143e3346eSAndrew Jeffery /* 2ff90606fSCédric Le Goater * ASPEED SoC family 343e3346eSAndrew Jeffery * 443e3346eSAndrew Jeffery * Andrew Jeffery <andrew@aj.id.au> 543e3346eSAndrew Jeffery * 643e3346eSAndrew Jeffery * Copyright 2016 IBM Corp. 743e3346eSAndrew Jeffery * 843e3346eSAndrew Jeffery * This code is licensed under the GPL version 2 or later. See 943e3346eSAndrew Jeffery * the COPYING file in the top-level directory. 1043e3346eSAndrew Jeffery */ 1143e3346eSAndrew Jeffery 12ff90606fSCédric Le Goater #ifndef ASPEED_SOC_H 13ff90606fSCédric Le Goater #define ASPEED_SOC_H 1443e3346eSAndrew Jeffery 15f25c0ae1SCédric Le Goater #include "hw/cpu/a15mpcore.h" 16356b230eSSteven Lee #include "hw/arm/armv7m.h" 1743e3346eSAndrew Jeffery #include "hw/intc/aspeed_vic.h" 185dd883abSJamin Lin #include "hw/intc/aspeed_intc.h" 19334973bbSAndrew Jeffery #include "hw/misc/aspeed_scu.h" 20199fd623SAndrew Jeffery #include "hw/adc/aspeed_adc.h" 21c2da8a8bSCédric Le Goater #include "hw/misc/aspeed_sdmc.h" 22118c82e7SEddie James #include "hw/misc/aspeed_xdma.h" 2343e3346eSAndrew Jeffery #include "hw/timer/aspeed_timer.h" 24ea5dcf4eSPhilippe Mathieu-Daudé #include "hw/rtc/aspeed_rtc.h" 2516020011SCédric Le Goater #include "hw/i2c/aspeed_i2c.h" 263222165dSTroy Lee #include "hw/misc/aspeed_i3c.h" 277c1c69bcSCédric Le Goater #include "hw/ssi/aspeed_smc.h" 28a3888d75SJoel Stanley #include "hw/misc/aspeed_hace.h" 29e1acf581SJoel Stanley #include "hw/misc/aspeed_sbc.h" 305dd883abSJamin Lin #include "hw/misc/aspeed_sli.h" 31013befe1SCédric Le Goater #include "hw/watchdog/wdt_aspeed.h" 32ea337c65SCédric Le Goater #include "hw/net/ftgmac100.h" 33ec150c7eSMarkus Armbruster #include "target/arm/cpu.h" 34fdcc7c06SRashmica Gupta #include "hw/gpio/aspeed_gpio.h" 352bea128cSEddie James #include "hw/sd/aspeed_sdhci.h" 36bfdd34f1SGuenter Roeck #include "hw/usb/hcd-ehci.h" 37db1015e9SEduardo Habkost #include "qom/object.h" 382ecf1726SCédric Le Goater #include "hw/misc/aspeed_lpc.h" 3980beb085SPeter Delevoryas #include "hw/misc/unimp.h" 4055c57023SPeter Delevoryas #include "hw/misc/aspeed_peci.h" 413fd941f3SNinad Palsule #include "hw/fsi/aspeed_apb2opb.h" 427e6b5497SBernhard Beschow #include "hw/char/serial-mm.h" 435dd883abSJamin Lin #include "hw/intc/arm_gicv3.h" 4443e3346eSAndrew Jeffery 45dbcabeebSCédric Le Goater #define ASPEED_SPIS_NUM 2 46bfdd34f1SGuenter Roeck #define ASPEED_EHCIS_NUM 2 475dd883abSJamin Lin #define ASPEED_WDTS_NUM 8 485dd883abSJamin Lin #define ASPEED_CPUS_NUM 4 49d300db02SJoel Stanley #define ASPEED_MACS_NUM 4 50d2b3eaefSPeter Delevoryas #define ASPEED_UARTS_NUM 13 5172006c61SPhilippe Mathieu-Daudé #define ASPEED_JTAG_NUM 2 52dbcabeebSCédric Le Goater 53db1015e9SEduardo Habkost struct AspeedSoCState { 5443e3346eSAndrew Jeffery DeviceState parent; 5543e3346eSAndrew Jeffery 564dd9d554SPeter Delevoryas MemoryRegion *memory; 5795b56e17SCédric Le Goater MemoryRegion *dram_mr; 58346160cbSCédric Le Goater MemoryRegion dram_container; 5974af4eecSCédric Le Goater MemoryRegion sram; 605aa281d7SCédric Le Goater MemoryRegion spi_boot_container; 615aa281d7SCédric Le Goater MemoryRegion spi_boot; 627436db10SJamin Lin AddressSpace dram_as; 6375fb4577SJoel Stanley AspeedRtcState rtc; 6443e3346eSAndrew Jeffery AspeedTimerCtrlState timerctrl; 6516020011SCédric Le Goater AspeedI2CState i2c; 663222165dSTroy Lee AspeedI3CState i3c; 67334973bbSAndrew Jeffery AspeedSCUState scu; 685dd883abSJamin Lin AspeedSCUState scuio; 69a3888d75SJoel Stanley AspeedHACEState hace; 70118c82e7SEddie James AspeedXDMAState xdma; 71199fd623SAndrew Jeffery AspeedADCState adc; 720e5803dfSCédric Le Goater AspeedSMCState fmc; 73dbcabeebSCédric Le Goater AspeedSMCState spi[ASPEED_SPIS_NUM]; 74bfdd34f1SGuenter Roeck EHCISysBusState ehci[ASPEED_EHCIS_NUM]; 75e1acf581SJoel Stanley AspeedSBCState sbc; 765dd883abSJamin Lin AspeedSLIState sli; 775dd883abSJamin Lin AspeedSLIState sliio; 786ba3dc25SPhilippe Mathieu-Daudé MemoryRegion secsram; 7980beb085SPeter Delevoryas UnimplementedDeviceState sbc_unimplemented; 80c2da8a8bSCédric Le Goater AspeedSDMCState sdmc; 81f986ee1dSJoel Stanley AspeedWDTState wdt[ASPEED_WDTS_NUM]; 8267340990SCédric Le Goater FTGMAC100State ftgmac100[ASPEED_MACS_NUM]; 83289251b0SCédric Le Goater AspeedMiiState mii[ASPEED_MACS_NUM]; 84fdcc7c06SRashmica Gupta AspeedGPIOState gpio; 85f25c0ae1SCédric Le Goater AspeedGPIOState gpio_1_8v; 862bea128cSEddie James AspeedSDHCIState sdhci; 87a29e3e12SAndrew Jeffery AspeedSDHCIState emmc; 882ecf1726SCédric Le Goater AspeedLPCState lpc; 8955c57023SPeter Delevoryas AspeedPECIState peci; 90d2b3eaefSPeter Delevoryas SerialMM uart[ASPEED_UARTS_NUM]; 91356b230eSSteven Lee Clock *sysclk; 9280beb085SPeter Delevoryas UnimplementedDeviceState iomem; 9380beb085SPeter Delevoryas UnimplementedDeviceState video; 9480beb085SPeter Delevoryas UnimplementedDeviceState emmc_boot_controller; 9580beb085SPeter Delevoryas UnimplementedDeviceState dpmcu; 9672006c61SPhilippe Mathieu-Daudé UnimplementedDeviceState pwm; 9772006c61SPhilippe Mathieu-Daudé UnimplementedDeviceState espi; 9872006c61SPhilippe Mathieu-Daudé UnimplementedDeviceState udc; 9972006c61SPhilippe Mathieu-Daudé UnimplementedDeviceState sgpiom; 10072006c61SPhilippe Mathieu-Daudé UnimplementedDeviceState jtag[ASPEED_JTAG_NUM]; 1013fd941f3SNinad Palsule AspeedAPB2OPBState fsi[2]; 102db1015e9SEduardo Habkost }; 10343e3346eSAndrew Jeffery 104ff90606fSCédric Le Goater #define TYPE_ASPEED_SOC "aspeed-soc" 105a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(AspeedSoCState, AspeedSoCClass, ASPEED_SOC) 10643e3346eSAndrew Jeffery 1071a94fae4SPhilippe Mathieu-Daudé struct Aspeed2400SoCState { 1081a94fae4SPhilippe Mathieu-Daudé AspeedSoCState parent; 109dd41ce7aSPhilippe Mathieu-Daudé 110dd41ce7aSPhilippe Mathieu-Daudé ARMCPU cpu[ASPEED_CPUS_NUM]; 111dd41ce7aSPhilippe Mathieu-Daudé AspeedVICState vic; 1121a94fae4SPhilippe Mathieu-Daudé }; 1131a94fae4SPhilippe Mathieu-Daudé 1141a94fae4SPhilippe Mathieu-Daudé #define TYPE_ASPEED2400_SOC "aspeed2400-soc" 1151a94fae4SPhilippe Mathieu-Daudé OBJECT_DECLARE_SIMPLE_TYPE(Aspeed2400SoCState, ASPEED2400_SOC) 1161a94fae4SPhilippe Mathieu-Daudé 1174fc5e806SPhilippe Mathieu-Daudé struct Aspeed2600SoCState { 1184fc5e806SPhilippe Mathieu-Daudé AspeedSoCState parent; 119c17fc025SPhilippe Mathieu-Daudé 120c17fc025SPhilippe Mathieu-Daudé A15MPPrivState a7mpcore; 121c17fc025SPhilippe Mathieu-Daudé ARMCPU cpu[ASPEED_CPUS_NUM]; /* XXX belong to a7mpcore */ 1224fc5e806SPhilippe Mathieu-Daudé }; 1234fc5e806SPhilippe Mathieu-Daudé 1244fc5e806SPhilippe Mathieu-Daudé #define TYPE_ASPEED2600_SOC "aspeed2600-soc" 1254fc5e806SPhilippe Mathieu-Daudé OBJECT_DECLARE_SIMPLE_TYPE(Aspeed2600SoCState, ASPEED2600_SOC) 1264fc5e806SPhilippe Mathieu-Daudé 1275dd883abSJamin Lin struct Aspeed27x0SoCState { 1285dd883abSJamin Lin AspeedSoCState parent; 1295dd883abSJamin Lin 1305dd883abSJamin Lin ARMCPU cpu[ASPEED_CPUS_NUM]; 131*cd99eda6SJamin Lin AspeedINTCState intc[2]; 1325dd883abSJamin Lin GICv3State gic; 1337436db10SJamin Lin MemoryRegion dram_empty; 1345dd883abSJamin Lin }; 1355dd883abSJamin Lin 1365dd883abSJamin Lin #define TYPE_ASPEED27X0_SOC "aspeed27x0-soc" 1375dd883abSJamin Lin OBJECT_DECLARE_SIMPLE_TYPE(Aspeed27x0SoCState, ASPEED27X0_SOC) 1385dd883abSJamin Lin 139df4ab076SPhilippe Mathieu-Daudé struct Aspeed10x0SoCState { 140df4ab076SPhilippe Mathieu-Daudé AspeedSoCState parent; 141a0c21030SPhilippe Mathieu-Daudé 142a0c21030SPhilippe Mathieu-Daudé ARMv7MState armv7m; 143df4ab076SPhilippe Mathieu-Daudé }; 144df4ab076SPhilippe Mathieu-Daudé 145df4ab076SPhilippe Mathieu-Daudé #define TYPE_ASPEED10X0_SOC "aspeed10x0-soc" 146df4ab076SPhilippe Mathieu-Daudé OBJECT_DECLARE_SIMPLE_TYPE(Aspeed10x0SoCState, ASPEED10X0_SOC) 147df4ab076SPhilippe Mathieu-Daudé 148db1015e9SEduardo Habkost struct AspeedSoCClass { 14954ecafb7SCédric Le Goater DeviceClass parent_class; 15054ecafb7SCédric Le Goater 151dc13909eSPhilippe Mathieu-Daudé /** valid_cpu_types: NULL terminated array of a single CPU type. */ 152dc13909eSPhilippe Mathieu-Daudé const char * const *valid_cpu_types; 153b033271fSCédric Le Goater uint32_t silicon_rev; 15474af4eecSCédric Le Goater uint64_t sram_size; 1556ba3dc25SPhilippe Mathieu-Daudé uint64_t secsram_size; 156dbcabeebSCédric Le Goater int spis_num; 157bfdd34f1SGuenter Roeck int ehcis_num; 158f986ee1dSJoel Stanley int wdts_num; 159d300db02SJoel Stanley int macs_num; 160c5e1bdb9SPeter Delevoryas int uarts_num; 161944128eeSJamin Lin int uarts_base; 162b456b113SCédric Le Goater const int *irqmap; 163d783d1feSCédric Le Goater const hwaddr *memmap; 164ece09beeSCédric Le Goater uint32_t num_cpus; 165699db715SCédric Le Goater qemu_irq (*get_irq)(AspeedSoCState *s, int dev); 166eea55625SCédric Le Goater bool (*boot_from_emmc)(AspeedSoCState *s); 167db1015e9SEduardo Habkost }; 168b033271fSCédric Le Goater 169d815649cSPhilippe Mathieu-Daudé const char *aspeed_soc_cpu_type(AspeedSoCClass *sc); 17043e3346eSAndrew Jeffery 171b456b113SCédric Le Goater enum { 1725aa281d7SCédric Le Goater ASPEED_DEV_SPI_BOOT, 173347df6f8SEduardo Habkost ASPEED_DEV_IOMEM, 174944128eeSJamin Lin ASPEED_DEV_UART0, 175347df6f8SEduardo Habkost ASPEED_DEV_UART1, 176347df6f8SEduardo Habkost ASPEED_DEV_UART2, 177347df6f8SEduardo Habkost ASPEED_DEV_UART3, 178347df6f8SEduardo Habkost ASPEED_DEV_UART4, 179347df6f8SEduardo Habkost ASPEED_DEV_UART5, 180ab5e8605SPeter Delevoryas ASPEED_DEV_UART6, 181ab5e8605SPeter Delevoryas ASPEED_DEV_UART7, 182ab5e8605SPeter Delevoryas ASPEED_DEV_UART8, 183ab5e8605SPeter Delevoryas ASPEED_DEV_UART9, 184ab5e8605SPeter Delevoryas ASPEED_DEV_UART10, 185ab5e8605SPeter Delevoryas ASPEED_DEV_UART11, 186ab5e8605SPeter Delevoryas ASPEED_DEV_UART12, 187ab5e8605SPeter Delevoryas ASPEED_DEV_UART13, 188347df6f8SEduardo Habkost ASPEED_DEV_VUART, 189347df6f8SEduardo Habkost ASPEED_DEV_FMC, 1905dd883abSJamin Lin ASPEED_DEV_SPI0, 191347df6f8SEduardo Habkost ASPEED_DEV_SPI1, 192347df6f8SEduardo Habkost ASPEED_DEV_SPI2, 193347df6f8SEduardo Habkost ASPEED_DEV_EHCI1, 194347df6f8SEduardo Habkost ASPEED_DEV_EHCI2, 195347df6f8SEduardo Habkost ASPEED_DEV_VIC, 1965dd883abSJamin Lin ASPEED_DEV_INTC, 197347df6f8SEduardo Habkost ASPEED_DEV_SDMC, 198347df6f8SEduardo Habkost ASPEED_DEV_SCU, 199347df6f8SEduardo Habkost ASPEED_DEV_ADC, 200e1acf581SJoel Stanley ASPEED_DEV_SBC, 2016ba3dc25SPhilippe Mathieu-Daudé ASPEED_DEV_SECSRAM, 202fe31a2ecSJoel Stanley ASPEED_DEV_EMMC_BC, 203347df6f8SEduardo Habkost ASPEED_DEV_VIDEO, 204347df6f8SEduardo Habkost ASPEED_DEV_SRAM, 205347df6f8SEduardo Habkost ASPEED_DEV_SDHCI, 206347df6f8SEduardo Habkost ASPEED_DEV_GPIO, 207347df6f8SEduardo Habkost ASPEED_DEV_GPIO_1_8V, 208347df6f8SEduardo Habkost ASPEED_DEV_RTC, 209347df6f8SEduardo Habkost ASPEED_DEV_TIMER1, 210347df6f8SEduardo Habkost ASPEED_DEV_TIMER2, 211347df6f8SEduardo Habkost ASPEED_DEV_TIMER3, 212347df6f8SEduardo Habkost ASPEED_DEV_TIMER4, 213347df6f8SEduardo Habkost ASPEED_DEV_TIMER5, 214347df6f8SEduardo Habkost ASPEED_DEV_TIMER6, 215347df6f8SEduardo Habkost ASPEED_DEV_TIMER7, 216347df6f8SEduardo Habkost ASPEED_DEV_TIMER8, 217347df6f8SEduardo Habkost ASPEED_DEV_WDT, 218347df6f8SEduardo Habkost ASPEED_DEV_PWM, 219347df6f8SEduardo Habkost ASPEED_DEV_LPC, 220347df6f8SEduardo Habkost ASPEED_DEV_IBT, 221347df6f8SEduardo Habkost ASPEED_DEV_I2C, 22255c57023SPeter Delevoryas ASPEED_DEV_PECI, 223347df6f8SEduardo Habkost ASPEED_DEV_ETH1, 224347df6f8SEduardo Habkost ASPEED_DEV_ETH2, 225347df6f8SEduardo Habkost ASPEED_DEV_ETH3, 226347df6f8SEduardo Habkost ASPEED_DEV_ETH4, 227347df6f8SEduardo Habkost ASPEED_DEV_MII1, 228347df6f8SEduardo Habkost ASPEED_DEV_MII2, 229347df6f8SEduardo Habkost ASPEED_DEV_MII3, 230347df6f8SEduardo Habkost ASPEED_DEV_MII4, 231347df6f8SEduardo Habkost ASPEED_DEV_SDRAM, 232347df6f8SEduardo Habkost ASPEED_DEV_XDMA, 233347df6f8SEduardo Habkost ASPEED_DEV_EMMC, 234c59f781eSAndrew Jeffery ASPEED_DEV_KCS, 235a3888d75SJoel Stanley ASPEED_DEV_HACE, 236d9e9cd59STroy Lee ASPEED_DEV_DPMCU, 237d9e9cd59STroy Lee ASPEED_DEV_DP, 2383222165dSTroy Lee ASPEED_DEV_I3C, 23972006c61SPhilippe Mathieu-Daudé ASPEED_DEV_ESPI, 24072006c61SPhilippe Mathieu-Daudé ASPEED_DEV_UDC, 24172006c61SPhilippe Mathieu-Daudé ASPEED_DEV_SGPIOM, 24272006c61SPhilippe Mathieu-Daudé ASPEED_DEV_JTAG0, 24372006c61SPhilippe Mathieu-Daudé ASPEED_DEV_JTAG1, 2443fd941f3SNinad Palsule ASPEED_DEV_FSI1, 2453fd941f3SNinad Palsule ASPEED_DEV_FSI2, 2465dd883abSJamin Lin ASPEED_DEV_SCUIO, 2475dd883abSJamin Lin ASPEED_DEV_SLI, 2485dd883abSJamin Lin ASPEED_DEV_SLIIO, 2495dd883abSJamin Lin ASPEED_GIC_DIST, 2505dd883abSJamin Lin ASPEED_GIC_REDIST, 251b456b113SCédric Le Goater }; 252b456b113SCédric Le Goater 253699db715SCédric Le Goater qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int dev); 254d2b3eaefSPeter Delevoryas bool aspeed_soc_uart_realize(AspeedSoCState *s, Error **errp); 255d2b3eaefSPeter Delevoryas void aspeed_soc_uart_set_chr(AspeedSoCState *s, int dev, Chardev *chr); 256346160cbSCédric Le Goater bool aspeed_soc_dram_init(AspeedSoCState *s, Error **errp); 2575bfcbda7SPeter Delevoryas void aspeed_mmio_map(AspeedSoCState *s, SysBusDevice *dev, int n, hwaddr addr); 25880beb085SPeter Delevoryas void aspeed_mmio_map_unimplemented(AspeedSoCState *s, SysBusDevice *dev, 25980beb085SPeter Delevoryas const char *name, hwaddr addr, 26080beb085SPeter Delevoryas uint64_t size); 2611099ad10SPeter Delevoryas void aspeed_board_init_flashes(AspeedSMCState *s, const char *flashtype, 2621099ad10SPeter Delevoryas unsigned int count, int unit0); 263699db715SCédric Le Goater 264944128eeSJamin Lin static inline int aspeed_uart_index(int uart_dev) 265944128eeSJamin Lin { 266944128eeSJamin Lin return uart_dev - ASPEED_DEV_UART0; 267944128eeSJamin Lin } 268944128eeSJamin Lin 269944128eeSJamin Lin static inline int aspeed_uart_first(AspeedSoCClass *sc) 270944128eeSJamin Lin { 271944128eeSJamin Lin return aspeed_uart_index(sc->uarts_base); 272944128eeSJamin Lin } 273944128eeSJamin Lin 274944128eeSJamin Lin static inline int aspeed_uart_last(AspeedSoCClass *sc) 275944128eeSJamin Lin { 276944128eeSJamin Lin return aspeed_uart_first(sc) + sc->uarts_num - 1; 277944128eeSJamin Lin } 278944128eeSJamin Lin 279ff90606fSCédric Le Goater #endif /* ASPEED_SOC_H */ 280