143e3346eSAndrew Jeffery /* 2ff90606fSCédric Le Goater * ASPEED SoC family 343e3346eSAndrew Jeffery * 443e3346eSAndrew Jeffery * Andrew Jeffery <andrew@aj.id.au> 543e3346eSAndrew Jeffery * 643e3346eSAndrew Jeffery * Copyright 2016 IBM Corp. 743e3346eSAndrew Jeffery * 843e3346eSAndrew Jeffery * This code is licensed under the GPL version 2 or later. See 943e3346eSAndrew Jeffery * the COPYING file in the top-level directory. 1043e3346eSAndrew Jeffery */ 1143e3346eSAndrew Jeffery 12ff90606fSCédric Le Goater #ifndef ASPEED_SOC_H 13ff90606fSCédric Le Goater #define ASPEED_SOC_H 1443e3346eSAndrew Jeffery 15f25c0ae1SCédric Le Goater #include "hw/cpu/a15mpcore.h" 16356b230eSSteven Lee #include "hw/arm/armv7m.h" 1743e3346eSAndrew Jeffery #include "hw/intc/aspeed_vic.h" 185dd883abSJamin Lin #include "hw/intc/aspeed_intc.h" 19334973bbSAndrew Jeffery #include "hw/misc/aspeed_scu.h" 20199fd623SAndrew Jeffery #include "hw/adc/aspeed_adc.h" 21c2da8a8bSCédric Le Goater #include "hw/misc/aspeed_sdmc.h" 22118c82e7SEddie James #include "hw/misc/aspeed_xdma.h" 2343e3346eSAndrew Jeffery #include "hw/timer/aspeed_timer.h" 24ea5dcf4eSPhilippe Mathieu-Daudé #include "hw/rtc/aspeed_rtc.h" 2516020011SCédric Le Goater #include "hw/i2c/aspeed_i2c.h" 263222165dSTroy Lee #include "hw/misc/aspeed_i3c.h" 277c1c69bcSCédric Le Goater #include "hw/ssi/aspeed_smc.h" 28a3888d75SJoel Stanley #include "hw/misc/aspeed_hace.h" 29e1acf581SJoel Stanley #include "hw/misc/aspeed_sbc.h" 305dd883abSJamin Lin #include "hw/misc/aspeed_sli.h" 31013befe1SCédric Le Goater #include "hw/watchdog/wdt_aspeed.h" 32ea337c65SCédric Le Goater #include "hw/net/ftgmac100.h" 33ec150c7eSMarkus Armbruster #include "target/arm/cpu.h" 34fdcc7c06SRashmica Gupta #include "hw/gpio/aspeed_gpio.h" 352bea128cSEddie James #include "hw/sd/aspeed_sdhci.h" 36bfdd34f1SGuenter Roeck #include "hw/usb/hcd-ehci.h" 37db1015e9SEduardo Habkost #include "qom/object.h" 382ecf1726SCédric Le Goater #include "hw/misc/aspeed_lpc.h" 3980beb085SPeter Delevoryas #include "hw/misc/unimp.h" 4055c57023SPeter Delevoryas #include "hw/misc/aspeed_peci.h" 413fd941f3SNinad Palsule #include "hw/fsi/aspeed_apb2opb.h" 427e6b5497SBernhard Beschow #include "hw/char/serial-mm.h" 435dd883abSJamin Lin #include "hw/intc/arm_gicv3.h" 4443e3346eSAndrew Jeffery 45d4dfb4ffSTroy Lee #define ASPEED_SPIS_NUM 3 46ba27ba30STroy Lee #define ASPEED_EHCIS_NUM 4 475dd883abSJamin Lin #define ASPEED_WDTS_NUM 8 485dd883abSJamin Lin #define ASPEED_CPUS_NUM 4 49d300db02SJoel Stanley #define ASPEED_MACS_NUM 4 50d2b3eaefSPeter Delevoryas #define ASPEED_UARTS_NUM 13 5172006c61SPhilippe Mathieu-Daudé #define ASPEED_JTAG_NUM 2 52dbcabeebSCédric Le Goater 53db1015e9SEduardo Habkost struct AspeedSoCState { 5443e3346eSAndrew Jeffery DeviceState parent; 5543e3346eSAndrew Jeffery 564dd9d554SPeter Delevoryas MemoryRegion *memory; 5795b56e17SCédric Le Goater MemoryRegion *dram_mr; 58346160cbSCédric Le Goater MemoryRegion dram_container; 5974af4eecSCédric Le Goater MemoryRegion sram; 605aa281d7SCédric Le Goater MemoryRegion spi_boot_container; 615aa281d7SCédric Le Goater MemoryRegion spi_boot; 622e143da2SJamin Lin MemoryRegion vbootrom; 637436db10SJamin Lin AddressSpace dram_as; 6475fb4577SJoel Stanley AspeedRtcState rtc; 6543e3346eSAndrew Jeffery AspeedTimerCtrlState timerctrl; 6616020011SCédric Le Goater AspeedI2CState i2c; 673222165dSTroy Lee AspeedI3CState i3c; 68334973bbSAndrew Jeffery AspeedSCUState scu; 695dd883abSJamin Lin AspeedSCUState scuio; 70a3888d75SJoel Stanley AspeedHACEState hace; 71118c82e7SEddie James AspeedXDMAState xdma; 72199fd623SAndrew Jeffery AspeedADCState adc; 730e5803dfSCédric Le Goater AspeedSMCState fmc; 74dbcabeebSCédric Le Goater AspeedSMCState spi[ASPEED_SPIS_NUM]; 75bfdd34f1SGuenter Roeck EHCISysBusState ehci[ASPEED_EHCIS_NUM]; 76e1acf581SJoel Stanley AspeedSBCState sbc; 775dd883abSJamin Lin AspeedSLIState sli; 785dd883abSJamin Lin AspeedSLIState sliio; 796ba3dc25SPhilippe Mathieu-Daudé MemoryRegion secsram; 8080beb085SPeter Delevoryas UnimplementedDeviceState sbc_unimplemented; 81c2da8a8bSCédric Le Goater AspeedSDMCState sdmc; 82f986ee1dSJoel Stanley AspeedWDTState wdt[ASPEED_WDTS_NUM]; 8367340990SCédric Le Goater FTGMAC100State ftgmac100[ASPEED_MACS_NUM]; 84289251b0SCédric Le Goater AspeedMiiState mii[ASPEED_MACS_NUM]; 85fdcc7c06SRashmica Gupta AspeedGPIOState gpio; 86f25c0ae1SCédric Le Goater AspeedGPIOState gpio_1_8v; 872bea128cSEddie James AspeedSDHCIState sdhci; 88a29e3e12SAndrew Jeffery AspeedSDHCIState emmc; 892ecf1726SCédric Le Goater AspeedLPCState lpc; 9055c57023SPeter Delevoryas AspeedPECIState peci; 91d2b3eaefSPeter Delevoryas SerialMM uart[ASPEED_UARTS_NUM]; 92356b230eSSteven Lee Clock *sysclk; 9380beb085SPeter Delevoryas UnimplementedDeviceState iomem; 9491064beaSSteven Lee UnimplementedDeviceState iomem0; 9591064beaSSteven Lee UnimplementedDeviceState iomem1; 9680beb085SPeter Delevoryas UnimplementedDeviceState video; 9780beb085SPeter Delevoryas UnimplementedDeviceState emmc_boot_controller; 9880beb085SPeter Delevoryas UnimplementedDeviceState dpmcu; 9972006c61SPhilippe Mathieu-Daudé UnimplementedDeviceState pwm; 10072006c61SPhilippe Mathieu-Daudé UnimplementedDeviceState espi; 10172006c61SPhilippe Mathieu-Daudé UnimplementedDeviceState udc; 10272006c61SPhilippe Mathieu-Daudé UnimplementedDeviceState sgpiom; 10391064beaSSteven Lee UnimplementedDeviceState ltpi; 10472006c61SPhilippe Mathieu-Daudé UnimplementedDeviceState jtag[ASPEED_JTAG_NUM]; 1053fd941f3SNinad Palsule AspeedAPB2OPBState fsi[2]; 106db1015e9SEduardo Habkost }; 10743e3346eSAndrew Jeffery 108ff90606fSCédric Le Goater #define TYPE_ASPEED_SOC "aspeed-soc" 109a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(AspeedSoCState, AspeedSoCClass, ASPEED_SOC) 11043e3346eSAndrew Jeffery 1111a94fae4SPhilippe Mathieu-Daudé struct Aspeed2400SoCState { 1121a94fae4SPhilippe Mathieu-Daudé AspeedSoCState parent; 113dd41ce7aSPhilippe Mathieu-Daudé 114dd41ce7aSPhilippe Mathieu-Daudé ARMCPU cpu[ASPEED_CPUS_NUM]; 115dd41ce7aSPhilippe Mathieu-Daudé AspeedVICState vic; 1161a94fae4SPhilippe Mathieu-Daudé }; 1171a94fae4SPhilippe Mathieu-Daudé 1181a94fae4SPhilippe Mathieu-Daudé #define TYPE_ASPEED2400_SOC "aspeed2400-soc" 1191a94fae4SPhilippe Mathieu-Daudé OBJECT_DECLARE_SIMPLE_TYPE(Aspeed2400SoCState, ASPEED2400_SOC) 1201a94fae4SPhilippe Mathieu-Daudé 1214fc5e806SPhilippe Mathieu-Daudé struct Aspeed2600SoCState { 1224fc5e806SPhilippe Mathieu-Daudé AspeedSoCState parent; 123c17fc025SPhilippe Mathieu-Daudé 124c17fc025SPhilippe Mathieu-Daudé A15MPPrivState a7mpcore; 125c17fc025SPhilippe Mathieu-Daudé ARMCPU cpu[ASPEED_CPUS_NUM]; /* XXX belong to a7mpcore */ 1264fc5e806SPhilippe Mathieu-Daudé }; 1274fc5e806SPhilippe Mathieu-Daudé 1284fc5e806SPhilippe Mathieu-Daudé #define TYPE_ASPEED2600_SOC "aspeed2600-soc" 1294fc5e806SPhilippe Mathieu-Daudé OBJECT_DECLARE_SIMPLE_TYPE(Aspeed2600SoCState, ASPEED2600_SOC) 1304fc5e806SPhilippe Mathieu-Daudé 1315dd883abSJamin Lin struct Aspeed27x0SoCState { 1325dd883abSJamin Lin AspeedSoCState parent; 1335dd883abSJamin Lin 1345dd883abSJamin Lin ARMCPU cpu[ASPEED_CPUS_NUM]; 135cd99eda6SJamin Lin AspeedINTCState intc[2]; 1365dd883abSJamin Lin GICv3State gic; 1377436db10SJamin Lin MemoryRegion dram_empty; 1385dd883abSJamin Lin }; 1395dd883abSJamin Lin 1405dd883abSJamin Lin #define TYPE_ASPEED27X0_SOC "aspeed27x0-soc" 1415dd883abSJamin Lin OBJECT_DECLARE_SIMPLE_TYPE(Aspeed27x0SoCState, ASPEED27X0_SOC) 1425dd883abSJamin Lin 143df4ab076SPhilippe Mathieu-Daudé struct Aspeed10x0SoCState { 144df4ab076SPhilippe Mathieu-Daudé AspeedSoCState parent; 145a0c21030SPhilippe Mathieu-Daudé 146a0c21030SPhilippe Mathieu-Daudé ARMv7MState armv7m; 147df4ab076SPhilippe Mathieu-Daudé }; 148df4ab076SPhilippe Mathieu-Daudé 149*541da260SSteven Lee struct Aspeed27x0SSPSoCState { 150*541da260SSteven Lee AspeedSoCState parent; 151*541da260SSteven Lee AspeedINTCState intc[2]; 152*541da260SSteven Lee UnimplementedDeviceState ipc[2]; 153*541da260SSteven Lee UnimplementedDeviceState scuio; 154*541da260SSteven Lee 155*541da260SSteven Lee ARMv7MState armv7m; 156*541da260SSteven Lee }; 157*541da260SSteven Lee 158*541da260SSteven Lee #define TYPE_ASPEED27X0SSP_SOC "aspeed27x0ssp-soc" 159*541da260SSteven Lee OBJECT_DECLARE_SIMPLE_TYPE(Aspeed27x0SSPSoCState, ASPEED27X0SSP_SOC) 160*541da260SSteven Lee 161df4ab076SPhilippe Mathieu-Daudé #define TYPE_ASPEED10X0_SOC "aspeed10x0-soc" 162df4ab076SPhilippe Mathieu-Daudé OBJECT_DECLARE_SIMPLE_TYPE(Aspeed10x0SoCState, ASPEED10X0_SOC) 163df4ab076SPhilippe Mathieu-Daudé 164db1015e9SEduardo Habkost struct AspeedSoCClass { 16554ecafb7SCédric Le Goater DeviceClass parent_class; 16654ecafb7SCédric Le Goater 167dc13909eSPhilippe Mathieu-Daudé /** valid_cpu_types: NULL terminated array of a single CPU type. */ 168dc13909eSPhilippe Mathieu-Daudé const char * const *valid_cpu_types; 169b033271fSCédric Le Goater uint32_t silicon_rev; 17074af4eecSCédric Le Goater uint64_t sram_size; 1716ba3dc25SPhilippe Mathieu-Daudé uint64_t secsram_size; 172dbcabeebSCédric Le Goater int spis_num; 173bfdd34f1SGuenter Roeck int ehcis_num; 174f986ee1dSJoel Stanley int wdts_num; 175d300db02SJoel Stanley int macs_num; 176c5e1bdb9SPeter Delevoryas int uarts_num; 177944128eeSJamin Lin int uarts_base; 178b456b113SCédric Le Goater const int *irqmap; 179d783d1feSCédric Le Goater const hwaddr *memmap; 180ece09beeSCédric Le Goater uint32_t num_cpus; 181699db715SCédric Le Goater qemu_irq (*get_irq)(AspeedSoCState *s, int dev); 182eea55625SCédric Le Goater bool (*boot_from_emmc)(AspeedSoCState *s); 183db1015e9SEduardo Habkost }; 184b033271fSCédric Le Goater 185d815649cSPhilippe Mathieu-Daudé const char *aspeed_soc_cpu_type(AspeedSoCClass *sc); 18643e3346eSAndrew Jeffery 187b456b113SCédric Le Goater enum { 1882e143da2SJamin Lin ASPEED_DEV_VBOOTROM, 1895aa281d7SCédric Le Goater ASPEED_DEV_SPI_BOOT, 190347df6f8SEduardo Habkost ASPEED_DEV_IOMEM, 19191064beaSSteven Lee ASPEED_DEV_IOMEM0, 19291064beaSSteven Lee ASPEED_DEV_IOMEM1, 19391064beaSSteven Lee ASPEED_DEV_LTPI, 194944128eeSJamin Lin ASPEED_DEV_UART0, 195347df6f8SEduardo Habkost ASPEED_DEV_UART1, 196347df6f8SEduardo Habkost ASPEED_DEV_UART2, 197347df6f8SEduardo Habkost ASPEED_DEV_UART3, 198347df6f8SEduardo Habkost ASPEED_DEV_UART4, 199347df6f8SEduardo Habkost ASPEED_DEV_UART5, 200ab5e8605SPeter Delevoryas ASPEED_DEV_UART6, 201ab5e8605SPeter Delevoryas ASPEED_DEV_UART7, 202ab5e8605SPeter Delevoryas ASPEED_DEV_UART8, 203ab5e8605SPeter Delevoryas ASPEED_DEV_UART9, 204ab5e8605SPeter Delevoryas ASPEED_DEV_UART10, 205ab5e8605SPeter Delevoryas ASPEED_DEV_UART11, 206ab5e8605SPeter Delevoryas ASPEED_DEV_UART12, 207ab5e8605SPeter Delevoryas ASPEED_DEV_UART13, 208347df6f8SEduardo Habkost ASPEED_DEV_VUART, 209347df6f8SEduardo Habkost ASPEED_DEV_FMC, 2105dd883abSJamin Lin ASPEED_DEV_SPI0, 211347df6f8SEduardo Habkost ASPEED_DEV_SPI1, 212347df6f8SEduardo Habkost ASPEED_DEV_SPI2, 213347df6f8SEduardo Habkost ASPEED_DEV_EHCI1, 214347df6f8SEduardo Habkost ASPEED_DEV_EHCI2, 215ba27ba30STroy Lee ASPEED_DEV_EHCI3, 216ba27ba30STroy Lee ASPEED_DEV_EHCI4, 217347df6f8SEduardo Habkost ASPEED_DEV_VIC, 2185dd883abSJamin Lin ASPEED_DEV_INTC, 2198107448dSJamin Lin ASPEED_DEV_INTCIO, 220347df6f8SEduardo Habkost ASPEED_DEV_SDMC, 221347df6f8SEduardo Habkost ASPEED_DEV_SCU, 222347df6f8SEduardo Habkost ASPEED_DEV_ADC, 223e1acf581SJoel Stanley ASPEED_DEV_SBC, 2246ba3dc25SPhilippe Mathieu-Daudé ASPEED_DEV_SECSRAM, 225fe31a2ecSJoel Stanley ASPEED_DEV_EMMC_BC, 226347df6f8SEduardo Habkost ASPEED_DEV_VIDEO, 227347df6f8SEduardo Habkost ASPEED_DEV_SRAM, 228347df6f8SEduardo Habkost ASPEED_DEV_SDHCI, 229347df6f8SEduardo Habkost ASPEED_DEV_GPIO, 230347df6f8SEduardo Habkost ASPEED_DEV_GPIO_1_8V, 231347df6f8SEduardo Habkost ASPEED_DEV_RTC, 232347df6f8SEduardo Habkost ASPEED_DEV_TIMER1, 233347df6f8SEduardo Habkost ASPEED_DEV_TIMER2, 234347df6f8SEduardo Habkost ASPEED_DEV_TIMER3, 235347df6f8SEduardo Habkost ASPEED_DEV_TIMER4, 236347df6f8SEduardo Habkost ASPEED_DEV_TIMER5, 237347df6f8SEduardo Habkost ASPEED_DEV_TIMER6, 238347df6f8SEduardo Habkost ASPEED_DEV_TIMER7, 239347df6f8SEduardo Habkost ASPEED_DEV_TIMER8, 240347df6f8SEduardo Habkost ASPEED_DEV_WDT, 241347df6f8SEduardo Habkost ASPEED_DEV_PWM, 242347df6f8SEduardo Habkost ASPEED_DEV_LPC, 243347df6f8SEduardo Habkost ASPEED_DEV_IBT, 244347df6f8SEduardo Habkost ASPEED_DEV_I2C, 24555c57023SPeter Delevoryas ASPEED_DEV_PECI, 246347df6f8SEduardo Habkost ASPEED_DEV_ETH1, 247347df6f8SEduardo Habkost ASPEED_DEV_ETH2, 248347df6f8SEduardo Habkost ASPEED_DEV_ETH3, 249347df6f8SEduardo Habkost ASPEED_DEV_ETH4, 250347df6f8SEduardo Habkost ASPEED_DEV_MII1, 251347df6f8SEduardo Habkost ASPEED_DEV_MII2, 252347df6f8SEduardo Habkost ASPEED_DEV_MII3, 253347df6f8SEduardo Habkost ASPEED_DEV_MII4, 254347df6f8SEduardo Habkost ASPEED_DEV_SDRAM, 255347df6f8SEduardo Habkost ASPEED_DEV_XDMA, 256347df6f8SEduardo Habkost ASPEED_DEV_EMMC, 257c59f781eSAndrew Jeffery ASPEED_DEV_KCS, 258a3888d75SJoel Stanley ASPEED_DEV_HACE, 259d9e9cd59STroy Lee ASPEED_DEV_DPMCU, 260d9e9cd59STroy Lee ASPEED_DEV_DP, 2613222165dSTroy Lee ASPEED_DEV_I3C, 26272006c61SPhilippe Mathieu-Daudé ASPEED_DEV_ESPI, 26372006c61SPhilippe Mathieu-Daudé ASPEED_DEV_UDC, 26472006c61SPhilippe Mathieu-Daudé ASPEED_DEV_SGPIOM, 26572006c61SPhilippe Mathieu-Daudé ASPEED_DEV_JTAG0, 26672006c61SPhilippe Mathieu-Daudé ASPEED_DEV_JTAG1, 2673fd941f3SNinad Palsule ASPEED_DEV_FSI1, 2683fd941f3SNinad Palsule ASPEED_DEV_FSI2, 2695dd883abSJamin Lin ASPEED_DEV_SCUIO, 2705dd883abSJamin Lin ASPEED_DEV_SLI, 2715dd883abSJamin Lin ASPEED_DEV_SLIIO, 2725dd883abSJamin Lin ASPEED_GIC_DIST, 2735dd883abSJamin Lin ASPEED_GIC_REDIST, 274*541da260SSteven Lee ASPEED_DEV_IPC0, 275*541da260SSteven Lee ASPEED_DEV_IPC1, 276b456b113SCédric Le Goater }; 277b456b113SCédric Le Goater 278699db715SCédric Le Goater qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int dev); 279d2b3eaefSPeter Delevoryas bool aspeed_soc_uart_realize(AspeedSoCState *s, Error **errp); 280d2b3eaefSPeter Delevoryas void aspeed_soc_uart_set_chr(AspeedSoCState *s, int dev, Chardev *chr); 281346160cbSCédric Le Goater bool aspeed_soc_dram_init(AspeedSoCState *s, Error **errp); 2825bfcbda7SPeter Delevoryas void aspeed_mmio_map(AspeedSoCState *s, SysBusDevice *dev, int n, hwaddr addr); 28380beb085SPeter Delevoryas void aspeed_mmio_map_unimplemented(AspeedSoCState *s, SysBusDevice *dev, 28480beb085SPeter Delevoryas const char *name, hwaddr addr, 28580beb085SPeter Delevoryas uint64_t size); 2861099ad10SPeter Delevoryas void aspeed_board_init_flashes(AspeedSMCState *s, const char *flashtype, 2871099ad10SPeter Delevoryas unsigned int count, int unit0); 288699db715SCédric Le Goater 289944128eeSJamin Lin static inline int aspeed_uart_index(int uart_dev) 290944128eeSJamin Lin { 291944128eeSJamin Lin return uart_dev - ASPEED_DEV_UART0; 292944128eeSJamin Lin } 293944128eeSJamin Lin 294944128eeSJamin Lin static inline int aspeed_uart_first(AspeedSoCClass *sc) 295944128eeSJamin Lin { 296944128eeSJamin Lin return aspeed_uart_index(sc->uarts_base); 297944128eeSJamin Lin } 298944128eeSJamin Lin 299944128eeSJamin Lin static inline int aspeed_uart_last(AspeedSoCClass *sc) 300944128eeSJamin Lin { 301944128eeSJamin Lin return aspeed_uart_first(sc) + sc->uarts_num - 1; 302944128eeSJamin Lin } 303944128eeSJamin Lin 304ff90606fSCédric Le Goater #endif /* ASPEED_SOC_H */ 305