143e3346eSAndrew Jeffery /* 2ff90606fSCédric Le Goater * ASPEED SoC family 343e3346eSAndrew Jeffery * 443e3346eSAndrew Jeffery * Andrew Jeffery <andrew@aj.id.au> 543e3346eSAndrew Jeffery * 643e3346eSAndrew Jeffery * Copyright 2016 IBM Corp. 743e3346eSAndrew Jeffery * 843e3346eSAndrew Jeffery * This code is licensed under the GPL version 2 or later. See 943e3346eSAndrew Jeffery * the COPYING file in the top-level directory. 1043e3346eSAndrew Jeffery */ 1143e3346eSAndrew Jeffery 12ff90606fSCédric Le Goater #ifndef ASPEED_SOC_H 13ff90606fSCédric Le Goater #define ASPEED_SOC_H 1443e3346eSAndrew Jeffery 15f25c0ae1SCédric Le Goater #include "hw/cpu/a15mpcore.h" 16356b230eSSteven Lee #include "hw/arm/armv7m.h" 1743e3346eSAndrew Jeffery #include "hw/intc/aspeed_vic.h" 18334973bbSAndrew Jeffery #include "hw/misc/aspeed_scu.h" 19199fd623SAndrew Jeffery #include "hw/adc/aspeed_adc.h" 20c2da8a8bSCédric Le Goater #include "hw/misc/aspeed_sdmc.h" 21118c82e7SEddie James #include "hw/misc/aspeed_xdma.h" 2243e3346eSAndrew Jeffery #include "hw/timer/aspeed_timer.h" 23ea5dcf4eSPhilippe Mathieu-Daudé #include "hw/rtc/aspeed_rtc.h" 2416020011SCédric Le Goater #include "hw/i2c/aspeed_i2c.h" 253222165dSTroy Lee #include "hw/misc/aspeed_i3c.h" 267c1c69bcSCédric Le Goater #include "hw/ssi/aspeed_smc.h" 27a3888d75SJoel Stanley #include "hw/misc/aspeed_hace.h" 28e1acf581SJoel Stanley #include "hw/misc/aspeed_sbc.h" 29013befe1SCédric Le Goater #include "hw/watchdog/wdt_aspeed.h" 30ea337c65SCédric Le Goater #include "hw/net/ftgmac100.h" 31ec150c7eSMarkus Armbruster #include "target/arm/cpu.h" 32fdcc7c06SRashmica Gupta #include "hw/gpio/aspeed_gpio.h" 332bea128cSEddie James #include "hw/sd/aspeed_sdhci.h" 34bfdd34f1SGuenter Roeck #include "hw/usb/hcd-ehci.h" 35db1015e9SEduardo Habkost #include "qom/object.h" 362ecf1726SCédric Le Goater #include "hw/misc/aspeed_lpc.h" 3743e3346eSAndrew Jeffery 38dbcabeebSCédric Le Goater #define ASPEED_SPIS_NUM 2 39bfdd34f1SGuenter Roeck #define ASPEED_EHCIS_NUM 2 406b2b2a70SJoel Stanley #define ASPEED_WDTS_NUM 4 41ece09beeSCédric Le Goater #define ASPEED_CPUS_NUM 2 42d300db02SJoel Stanley #define ASPEED_MACS_NUM 4 43dbcabeebSCédric Le Goater 44db1015e9SEduardo Habkost struct AspeedSoCState { 4543e3346eSAndrew Jeffery /*< private >*/ 4643e3346eSAndrew Jeffery DeviceState parent; 4743e3346eSAndrew Jeffery 4843e3346eSAndrew Jeffery /*< public >*/ 49ece09beeSCédric Le Goater ARMCPU cpu[ASPEED_CPUS_NUM]; 50f25c0ae1SCédric Le Goater A15MPPrivState a7mpcore; 51356b230eSSteven Lee ARMv7MState armv7m; 5295b56e17SCédric Le Goater MemoryRegion *dram_mr; 5374af4eecSCédric Le Goater MemoryRegion sram; 5443e3346eSAndrew Jeffery AspeedVICState vic; 5575fb4577SJoel Stanley AspeedRtcState rtc; 5643e3346eSAndrew Jeffery AspeedTimerCtrlState timerctrl; 5716020011SCédric Le Goater AspeedI2CState i2c; 583222165dSTroy Lee AspeedI3CState i3c; 59334973bbSAndrew Jeffery AspeedSCUState scu; 60a3888d75SJoel Stanley AspeedHACEState hace; 61118c82e7SEddie James AspeedXDMAState xdma; 62199fd623SAndrew Jeffery AspeedADCState adc; 630e5803dfSCédric Le Goater AspeedSMCState fmc; 64dbcabeebSCédric Le Goater AspeedSMCState spi[ASPEED_SPIS_NUM]; 65bfdd34f1SGuenter Roeck EHCISysBusState ehci[ASPEED_EHCIS_NUM]; 66e1acf581SJoel Stanley AspeedSBCState sbc; 67c2da8a8bSCédric Le Goater AspeedSDMCState sdmc; 68f986ee1dSJoel Stanley AspeedWDTState wdt[ASPEED_WDTS_NUM]; 6967340990SCédric Le Goater FTGMAC100State ftgmac100[ASPEED_MACS_NUM]; 70289251b0SCédric Le Goater AspeedMiiState mii[ASPEED_MACS_NUM]; 71fdcc7c06SRashmica Gupta AspeedGPIOState gpio; 72f25c0ae1SCédric Le Goater AspeedGPIOState gpio_1_8v; 732bea128cSEddie James AspeedSDHCIState sdhci; 74a29e3e12SAndrew Jeffery AspeedSDHCIState emmc; 752ecf1726SCédric Le Goater AspeedLPCState lpc; 765d63d0c7SPeter Delevoryas uint32_t uart_default; 77356b230eSSteven Lee Clock *sysclk; 78db1015e9SEduardo Habkost }; 7943e3346eSAndrew Jeffery 80ff90606fSCédric Le Goater #define TYPE_ASPEED_SOC "aspeed-soc" 81a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(AspeedSoCState, AspeedSoCClass, ASPEED_SOC) 8243e3346eSAndrew Jeffery 83db1015e9SEduardo Habkost struct AspeedSoCClass { 8454ecafb7SCédric Le Goater DeviceClass parent_class; 8554ecafb7SCédric Le Goater 86b033271fSCédric Le Goater const char *name; 87ba1ba5ccSIgor Mammedov const char *cpu_type; 88b033271fSCédric Le Goater uint32_t silicon_rev; 8974af4eecSCédric Le Goater uint64_t sram_size; 90dbcabeebSCédric Le Goater int spis_num; 91bfdd34f1SGuenter Roeck int ehcis_num; 92f986ee1dSJoel Stanley int wdts_num; 93d300db02SJoel Stanley int macs_num; 94c5e1bdb9SPeter Delevoryas int uarts_num; 95b456b113SCédric Le Goater const int *irqmap; 96d783d1feSCédric Le Goater const hwaddr *memmap; 97ece09beeSCédric Le Goater uint32_t num_cpus; 98699db715SCédric Le Goater qemu_irq (*get_irq)(AspeedSoCState *s, int dev); 99db1015e9SEduardo Habkost }; 100b033271fSCédric Le Goater 10143e3346eSAndrew Jeffery 102b456b113SCédric Le Goater enum { 103347df6f8SEduardo Habkost ASPEED_DEV_IOMEM, 104347df6f8SEduardo Habkost ASPEED_DEV_UART1, 105347df6f8SEduardo Habkost ASPEED_DEV_UART2, 106347df6f8SEduardo Habkost ASPEED_DEV_UART3, 107347df6f8SEduardo Habkost ASPEED_DEV_UART4, 108347df6f8SEduardo Habkost ASPEED_DEV_UART5, 109ab5e8605SPeter Delevoryas ASPEED_DEV_UART6, 110ab5e8605SPeter Delevoryas ASPEED_DEV_UART7, 111ab5e8605SPeter Delevoryas ASPEED_DEV_UART8, 112ab5e8605SPeter Delevoryas ASPEED_DEV_UART9, 113ab5e8605SPeter Delevoryas ASPEED_DEV_UART10, 114ab5e8605SPeter Delevoryas ASPEED_DEV_UART11, 115ab5e8605SPeter Delevoryas ASPEED_DEV_UART12, 116ab5e8605SPeter Delevoryas ASPEED_DEV_UART13, 117347df6f8SEduardo Habkost ASPEED_DEV_VUART, 118347df6f8SEduardo Habkost ASPEED_DEV_FMC, 119347df6f8SEduardo Habkost ASPEED_DEV_SPI1, 120347df6f8SEduardo Habkost ASPEED_DEV_SPI2, 121347df6f8SEduardo Habkost ASPEED_DEV_EHCI1, 122347df6f8SEduardo Habkost ASPEED_DEV_EHCI2, 123347df6f8SEduardo Habkost ASPEED_DEV_VIC, 124347df6f8SEduardo Habkost ASPEED_DEV_SDMC, 125347df6f8SEduardo Habkost ASPEED_DEV_SCU, 126347df6f8SEduardo Habkost ASPEED_DEV_ADC, 127e1acf581SJoel Stanley ASPEED_DEV_SBC, 128fe31a2ecSJoel Stanley ASPEED_DEV_EMMC_BC, 129347df6f8SEduardo Habkost ASPEED_DEV_VIDEO, 130347df6f8SEduardo Habkost ASPEED_DEV_SRAM, 131347df6f8SEduardo Habkost ASPEED_DEV_SDHCI, 132347df6f8SEduardo Habkost ASPEED_DEV_GPIO, 133347df6f8SEduardo Habkost ASPEED_DEV_GPIO_1_8V, 134347df6f8SEduardo Habkost ASPEED_DEV_RTC, 135347df6f8SEduardo Habkost ASPEED_DEV_TIMER1, 136347df6f8SEduardo Habkost ASPEED_DEV_TIMER2, 137347df6f8SEduardo Habkost ASPEED_DEV_TIMER3, 138347df6f8SEduardo Habkost ASPEED_DEV_TIMER4, 139347df6f8SEduardo Habkost ASPEED_DEV_TIMER5, 140347df6f8SEduardo Habkost ASPEED_DEV_TIMER6, 141347df6f8SEduardo Habkost ASPEED_DEV_TIMER7, 142347df6f8SEduardo Habkost ASPEED_DEV_TIMER8, 143347df6f8SEduardo Habkost ASPEED_DEV_WDT, 144347df6f8SEduardo Habkost ASPEED_DEV_PWM, 145347df6f8SEduardo Habkost ASPEED_DEV_LPC, 146347df6f8SEduardo Habkost ASPEED_DEV_IBT, 147347df6f8SEduardo Habkost ASPEED_DEV_I2C, 148347df6f8SEduardo Habkost ASPEED_DEV_ETH1, 149347df6f8SEduardo Habkost ASPEED_DEV_ETH2, 150347df6f8SEduardo Habkost ASPEED_DEV_ETH3, 151347df6f8SEduardo Habkost ASPEED_DEV_ETH4, 152347df6f8SEduardo Habkost ASPEED_DEV_MII1, 153347df6f8SEduardo Habkost ASPEED_DEV_MII2, 154347df6f8SEduardo Habkost ASPEED_DEV_MII3, 155347df6f8SEduardo Habkost ASPEED_DEV_MII4, 156347df6f8SEduardo Habkost ASPEED_DEV_SDRAM, 157347df6f8SEduardo Habkost ASPEED_DEV_XDMA, 158347df6f8SEduardo Habkost ASPEED_DEV_EMMC, 159c59f781eSAndrew Jeffery ASPEED_DEV_KCS, 160a3888d75SJoel Stanley ASPEED_DEV_HACE, 161d9e9cd59STroy Lee ASPEED_DEV_DPMCU, 162d9e9cd59STroy Lee ASPEED_DEV_DP, 1633222165dSTroy Lee ASPEED_DEV_I3C, 164b456b113SCédric Le Goater }; 165b456b113SCédric Le Goater 166699db715SCédric Le Goater qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int dev); 167*470253b6SPeter Delevoryas void aspeed_soc_uart_init(AspeedSoCState *s); 168699db715SCédric Le Goater 169ff90606fSCédric Le Goater #endif /* ASPEED_SOC_H */ 170