143e3346eSAndrew Jeffery /* 2ff90606fSCédric Le Goater * ASPEED SoC family 343e3346eSAndrew Jeffery * 443e3346eSAndrew Jeffery * Andrew Jeffery <andrew@aj.id.au> 543e3346eSAndrew Jeffery * 643e3346eSAndrew Jeffery * Copyright 2016 IBM Corp. 743e3346eSAndrew Jeffery * 843e3346eSAndrew Jeffery * This code is licensed under the GPL version 2 or later. See 943e3346eSAndrew Jeffery * the COPYING file in the top-level directory. 1043e3346eSAndrew Jeffery */ 1143e3346eSAndrew Jeffery 12ff90606fSCédric Le Goater #ifndef ASPEED_SOC_H 13ff90606fSCédric Le Goater #define ASPEED_SOC_H 1443e3346eSAndrew Jeffery 15f25c0ae1SCédric Le Goater #include "hw/cpu/a15mpcore.h" 16356b230eSSteven Lee #include "hw/arm/armv7m.h" 1743e3346eSAndrew Jeffery #include "hw/intc/aspeed_vic.h" 18334973bbSAndrew Jeffery #include "hw/misc/aspeed_scu.h" 19199fd623SAndrew Jeffery #include "hw/adc/aspeed_adc.h" 20c2da8a8bSCédric Le Goater #include "hw/misc/aspeed_sdmc.h" 21118c82e7SEddie James #include "hw/misc/aspeed_xdma.h" 2243e3346eSAndrew Jeffery #include "hw/timer/aspeed_timer.h" 23ea5dcf4eSPhilippe Mathieu-Daudé #include "hw/rtc/aspeed_rtc.h" 2416020011SCédric Le Goater #include "hw/i2c/aspeed_i2c.h" 253222165dSTroy Lee #include "hw/misc/aspeed_i3c.h" 267c1c69bcSCédric Le Goater #include "hw/ssi/aspeed_smc.h" 27a3888d75SJoel Stanley #include "hw/misc/aspeed_hace.h" 28e1acf581SJoel Stanley #include "hw/misc/aspeed_sbc.h" 29013befe1SCédric Le Goater #include "hw/watchdog/wdt_aspeed.h" 30ea337c65SCédric Le Goater #include "hw/net/ftgmac100.h" 31ec150c7eSMarkus Armbruster #include "target/arm/cpu.h" 32fdcc7c06SRashmica Gupta #include "hw/gpio/aspeed_gpio.h" 332bea128cSEddie James #include "hw/sd/aspeed_sdhci.h" 34bfdd34f1SGuenter Roeck #include "hw/usb/hcd-ehci.h" 35db1015e9SEduardo Habkost #include "qom/object.h" 362ecf1726SCédric Le Goater #include "hw/misc/aspeed_lpc.h" 3780beb085SPeter Delevoryas #include "hw/misc/unimp.h" 3855c57023SPeter Delevoryas #include "hw/misc/aspeed_peci.h" 39d2b3eaefSPeter Delevoryas #include "hw/char/serial.h" 4043e3346eSAndrew Jeffery 41dbcabeebSCédric Le Goater #define ASPEED_SPIS_NUM 2 42bfdd34f1SGuenter Roeck #define ASPEED_EHCIS_NUM 2 436b2b2a70SJoel Stanley #define ASPEED_WDTS_NUM 4 44ece09beeSCédric Le Goater #define ASPEED_CPUS_NUM 2 45d300db02SJoel Stanley #define ASPEED_MACS_NUM 4 46d2b3eaefSPeter Delevoryas #define ASPEED_UARTS_NUM 13 4772006c61SPhilippe Mathieu-Daudé #define ASPEED_JTAG_NUM 2 48dbcabeebSCédric Le Goater 49db1015e9SEduardo Habkost struct AspeedSoCState { 5043e3346eSAndrew Jeffery /*< private >*/ 5143e3346eSAndrew Jeffery DeviceState parent; 5243e3346eSAndrew Jeffery 5343e3346eSAndrew Jeffery /*< public >*/ 54ece09beeSCédric Le Goater ARMCPU cpu[ASPEED_CPUS_NUM]; 55f25c0ae1SCédric Le Goater A15MPPrivState a7mpcore; 56356b230eSSteven Lee ARMv7MState armv7m; 574dd9d554SPeter Delevoryas MemoryRegion *memory; 5895b56e17SCédric Le Goater MemoryRegion *dram_mr; 59346160cbSCédric Le Goater MemoryRegion dram_container; 6074af4eecSCédric Le Goater MemoryRegion sram; 615aa281d7SCédric Le Goater MemoryRegion spi_boot_container; 625aa281d7SCédric Le Goater MemoryRegion spi_boot; 6343e3346eSAndrew Jeffery AspeedVICState vic; 6475fb4577SJoel Stanley AspeedRtcState rtc; 6543e3346eSAndrew Jeffery AspeedTimerCtrlState timerctrl; 6616020011SCédric Le Goater AspeedI2CState i2c; 673222165dSTroy Lee AspeedI3CState i3c; 68334973bbSAndrew Jeffery AspeedSCUState scu; 69a3888d75SJoel Stanley AspeedHACEState hace; 70118c82e7SEddie James AspeedXDMAState xdma; 71199fd623SAndrew Jeffery AspeedADCState adc; 720e5803dfSCédric Le Goater AspeedSMCState fmc; 73dbcabeebSCédric Le Goater AspeedSMCState spi[ASPEED_SPIS_NUM]; 74bfdd34f1SGuenter Roeck EHCISysBusState ehci[ASPEED_EHCIS_NUM]; 75e1acf581SJoel Stanley AspeedSBCState sbc; 766ba3dc25SPhilippe Mathieu-Daudé MemoryRegion secsram; 7780beb085SPeter Delevoryas UnimplementedDeviceState sbc_unimplemented; 78c2da8a8bSCédric Le Goater AspeedSDMCState sdmc; 79f986ee1dSJoel Stanley AspeedWDTState wdt[ASPEED_WDTS_NUM]; 8067340990SCédric Le Goater FTGMAC100State ftgmac100[ASPEED_MACS_NUM]; 81289251b0SCédric Le Goater AspeedMiiState mii[ASPEED_MACS_NUM]; 82fdcc7c06SRashmica Gupta AspeedGPIOState gpio; 83f25c0ae1SCédric Le Goater AspeedGPIOState gpio_1_8v; 842bea128cSEddie James AspeedSDHCIState sdhci; 85a29e3e12SAndrew Jeffery AspeedSDHCIState emmc; 862ecf1726SCédric Le Goater AspeedLPCState lpc; 8755c57023SPeter Delevoryas AspeedPECIState peci; 88d2b3eaefSPeter Delevoryas SerialMM uart[ASPEED_UARTS_NUM]; 89356b230eSSteven Lee Clock *sysclk; 9080beb085SPeter Delevoryas UnimplementedDeviceState iomem; 9180beb085SPeter Delevoryas UnimplementedDeviceState video; 9280beb085SPeter Delevoryas UnimplementedDeviceState emmc_boot_controller; 9380beb085SPeter Delevoryas UnimplementedDeviceState dpmcu; 9472006c61SPhilippe Mathieu-Daudé UnimplementedDeviceState pwm; 9572006c61SPhilippe Mathieu-Daudé UnimplementedDeviceState espi; 9672006c61SPhilippe Mathieu-Daudé UnimplementedDeviceState udc; 9772006c61SPhilippe Mathieu-Daudé UnimplementedDeviceState sgpiom; 9872006c61SPhilippe Mathieu-Daudé UnimplementedDeviceState jtag[ASPEED_JTAG_NUM]; 99db1015e9SEduardo Habkost }; 10043e3346eSAndrew Jeffery 101ff90606fSCédric Le Goater #define TYPE_ASPEED_SOC "aspeed-soc" 102a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(AspeedSoCState, AspeedSoCClass, ASPEED_SOC) 10343e3346eSAndrew Jeffery 104*1a94fae4SPhilippe Mathieu-Daudé struct Aspeed2400SoCState { 105*1a94fae4SPhilippe Mathieu-Daudé AspeedSoCState parent; 106*1a94fae4SPhilippe Mathieu-Daudé }; 107*1a94fae4SPhilippe Mathieu-Daudé 108*1a94fae4SPhilippe Mathieu-Daudé #define TYPE_ASPEED2400_SOC "aspeed2400-soc" 109*1a94fae4SPhilippe Mathieu-Daudé OBJECT_DECLARE_SIMPLE_TYPE(Aspeed2400SoCState, ASPEED2400_SOC) 110*1a94fae4SPhilippe Mathieu-Daudé 1114fc5e806SPhilippe Mathieu-Daudé struct Aspeed2600SoCState { 1124fc5e806SPhilippe Mathieu-Daudé AspeedSoCState parent; 1134fc5e806SPhilippe Mathieu-Daudé }; 1144fc5e806SPhilippe Mathieu-Daudé 1154fc5e806SPhilippe Mathieu-Daudé #define TYPE_ASPEED2600_SOC "aspeed2600-soc" 1164fc5e806SPhilippe Mathieu-Daudé OBJECT_DECLARE_SIMPLE_TYPE(Aspeed2600SoCState, ASPEED2600_SOC) 1174fc5e806SPhilippe Mathieu-Daudé 118df4ab076SPhilippe Mathieu-Daudé struct Aspeed10x0SoCState { 119df4ab076SPhilippe Mathieu-Daudé AspeedSoCState parent; 120df4ab076SPhilippe Mathieu-Daudé }; 121df4ab076SPhilippe Mathieu-Daudé 122df4ab076SPhilippe Mathieu-Daudé #define TYPE_ASPEED10X0_SOC "aspeed10x0-soc" 123df4ab076SPhilippe Mathieu-Daudé OBJECT_DECLARE_SIMPLE_TYPE(Aspeed10x0SoCState, ASPEED10X0_SOC) 124df4ab076SPhilippe Mathieu-Daudé 125db1015e9SEduardo Habkost struct AspeedSoCClass { 12654ecafb7SCédric Le Goater DeviceClass parent_class; 12754ecafb7SCédric Le Goater 128b033271fSCédric Le Goater const char *name; 129ba1ba5ccSIgor Mammedov const char *cpu_type; 130b033271fSCédric Le Goater uint32_t silicon_rev; 13174af4eecSCédric Le Goater uint64_t sram_size; 1326ba3dc25SPhilippe Mathieu-Daudé uint64_t secsram_size; 133dbcabeebSCédric Le Goater int spis_num; 134bfdd34f1SGuenter Roeck int ehcis_num; 135f986ee1dSJoel Stanley int wdts_num; 136d300db02SJoel Stanley int macs_num; 137c5e1bdb9SPeter Delevoryas int uarts_num; 138b456b113SCédric Le Goater const int *irqmap; 139d783d1feSCédric Le Goater const hwaddr *memmap; 140ece09beeSCédric Le Goater uint32_t num_cpus; 141699db715SCédric Le Goater qemu_irq (*get_irq)(AspeedSoCState *s, int dev); 142db1015e9SEduardo Habkost }; 143b033271fSCédric Le Goater 14443e3346eSAndrew Jeffery 145b456b113SCédric Le Goater enum { 1465aa281d7SCédric Le Goater ASPEED_DEV_SPI_BOOT, 147347df6f8SEduardo Habkost ASPEED_DEV_IOMEM, 148347df6f8SEduardo Habkost ASPEED_DEV_UART1, 149347df6f8SEduardo Habkost ASPEED_DEV_UART2, 150347df6f8SEduardo Habkost ASPEED_DEV_UART3, 151347df6f8SEduardo Habkost ASPEED_DEV_UART4, 152347df6f8SEduardo Habkost ASPEED_DEV_UART5, 153ab5e8605SPeter Delevoryas ASPEED_DEV_UART6, 154ab5e8605SPeter Delevoryas ASPEED_DEV_UART7, 155ab5e8605SPeter Delevoryas ASPEED_DEV_UART8, 156ab5e8605SPeter Delevoryas ASPEED_DEV_UART9, 157ab5e8605SPeter Delevoryas ASPEED_DEV_UART10, 158ab5e8605SPeter Delevoryas ASPEED_DEV_UART11, 159ab5e8605SPeter Delevoryas ASPEED_DEV_UART12, 160ab5e8605SPeter Delevoryas ASPEED_DEV_UART13, 161347df6f8SEduardo Habkost ASPEED_DEV_VUART, 162347df6f8SEduardo Habkost ASPEED_DEV_FMC, 163347df6f8SEduardo Habkost ASPEED_DEV_SPI1, 164347df6f8SEduardo Habkost ASPEED_DEV_SPI2, 165347df6f8SEduardo Habkost ASPEED_DEV_EHCI1, 166347df6f8SEduardo Habkost ASPEED_DEV_EHCI2, 167347df6f8SEduardo Habkost ASPEED_DEV_VIC, 168347df6f8SEduardo Habkost ASPEED_DEV_SDMC, 169347df6f8SEduardo Habkost ASPEED_DEV_SCU, 170347df6f8SEduardo Habkost ASPEED_DEV_ADC, 171e1acf581SJoel Stanley ASPEED_DEV_SBC, 1726ba3dc25SPhilippe Mathieu-Daudé ASPEED_DEV_SECSRAM, 173fe31a2ecSJoel Stanley ASPEED_DEV_EMMC_BC, 174347df6f8SEduardo Habkost ASPEED_DEV_VIDEO, 175347df6f8SEduardo Habkost ASPEED_DEV_SRAM, 176347df6f8SEduardo Habkost ASPEED_DEV_SDHCI, 177347df6f8SEduardo Habkost ASPEED_DEV_GPIO, 178347df6f8SEduardo Habkost ASPEED_DEV_GPIO_1_8V, 179347df6f8SEduardo Habkost ASPEED_DEV_RTC, 180347df6f8SEduardo Habkost ASPEED_DEV_TIMER1, 181347df6f8SEduardo Habkost ASPEED_DEV_TIMER2, 182347df6f8SEduardo Habkost ASPEED_DEV_TIMER3, 183347df6f8SEduardo Habkost ASPEED_DEV_TIMER4, 184347df6f8SEduardo Habkost ASPEED_DEV_TIMER5, 185347df6f8SEduardo Habkost ASPEED_DEV_TIMER6, 186347df6f8SEduardo Habkost ASPEED_DEV_TIMER7, 187347df6f8SEduardo Habkost ASPEED_DEV_TIMER8, 188347df6f8SEduardo Habkost ASPEED_DEV_WDT, 189347df6f8SEduardo Habkost ASPEED_DEV_PWM, 190347df6f8SEduardo Habkost ASPEED_DEV_LPC, 191347df6f8SEduardo Habkost ASPEED_DEV_IBT, 192347df6f8SEduardo Habkost ASPEED_DEV_I2C, 19355c57023SPeter Delevoryas ASPEED_DEV_PECI, 194347df6f8SEduardo Habkost ASPEED_DEV_ETH1, 195347df6f8SEduardo Habkost ASPEED_DEV_ETH2, 196347df6f8SEduardo Habkost ASPEED_DEV_ETH3, 197347df6f8SEduardo Habkost ASPEED_DEV_ETH4, 198347df6f8SEduardo Habkost ASPEED_DEV_MII1, 199347df6f8SEduardo Habkost ASPEED_DEV_MII2, 200347df6f8SEduardo Habkost ASPEED_DEV_MII3, 201347df6f8SEduardo Habkost ASPEED_DEV_MII4, 202347df6f8SEduardo Habkost ASPEED_DEV_SDRAM, 203347df6f8SEduardo Habkost ASPEED_DEV_XDMA, 204347df6f8SEduardo Habkost ASPEED_DEV_EMMC, 205c59f781eSAndrew Jeffery ASPEED_DEV_KCS, 206a3888d75SJoel Stanley ASPEED_DEV_HACE, 207d9e9cd59STroy Lee ASPEED_DEV_DPMCU, 208d9e9cd59STroy Lee ASPEED_DEV_DP, 2093222165dSTroy Lee ASPEED_DEV_I3C, 21072006c61SPhilippe Mathieu-Daudé ASPEED_DEV_ESPI, 21172006c61SPhilippe Mathieu-Daudé ASPEED_DEV_UDC, 21272006c61SPhilippe Mathieu-Daudé ASPEED_DEV_SGPIOM, 21372006c61SPhilippe Mathieu-Daudé ASPEED_DEV_JTAG0, 21472006c61SPhilippe Mathieu-Daudé ASPEED_DEV_JTAG1, 215b456b113SCédric Le Goater }; 216b456b113SCédric Le Goater 2175aa281d7SCédric Le Goater #define ASPEED_SOC_SPI_BOOT_ADDR 0x0 2185aa281d7SCédric Le Goater 219699db715SCédric Le Goater qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int dev); 220d2b3eaefSPeter Delevoryas bool aspeed_soc_uart_realize(AspeedSoCState *s, Error **errp); 221d2b3eaefSPeter Delevoryas void aspeed_soc_uart_set_chr(AspeedSoCState *s, int dev, Chardev *chr); 222346160cbSCédric Le Goater bool aspeed_soc_dram_init(AspeedSoCState *s, Error **errp); 2235bfcbda7SPeter Delevoryas void aspeed_mmio_map(AspeedSoCState *s, SysBusDevice *dev, int n, hwaddr addr); 22480beb085SPeter Delevoryas void aspeed_mmio_map_unimplemented(AspeedSoCState *s, SysBusDevice *dev, 22580beb085SPeter Delevoryas const char *name, hwaddr addr, 22680beb085SPeter Delevoryas uint64_t size); 2271099ad10SPeter Delevoryas void aspeed_board_init_flashes(AspeedSMCState *s, const char *flashtype, 2281099ad10SPeter Delevoryas unsigned int count, int unit0); 229699db715SCédric Le Goater 230ff90606fSCédric Le Goater #endif /* ASPEED_SOC_H */ 231