172c194f7SMichael S. Tsirkin /* 272c194f7SMichael S. Tsirkin * This program is free software; you can redistribute it and/or modify 372c194f7SMichael S. Tsirkin * it under the terms of the GNU General Public License as published by 472c194f7SMichael S. Tsirkin * the Free Software Foundation; either version 2 of the License, or 572c194f7SMichael S. Tsirkin * (at your option) any later version. 672c194f7SMichael S. Tsirkin 772c194f7SMichael S. Tsirkin * This program is distributed in the hope that it will be useful, 872c194f7SMichael S. Tsirkin * but WITHOUT ANY WARRANTY; without even the implied warranty of 972c194f7SMichael S. Tsirkin * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1072c194f7SMichael S. Tsirkin * GNU General Public License for more details. 1172c194f7SMichael S. Tsirkin 1272c194f7SMichael S. Tsirkin * You should have received a copy of the GNU General Public License along 1372c194f7SMichael S. Tsirkin * with this program; if not, see <http://www.gnu.org/licenses/>. 1472c194f7SMichael S. Tsirkin */ 1572c194f7SMichael S. Tsirkin #ifndef QEMU_ACPI_DEFS_H 1672c194f7SMichael S. Tsirkin #define QEMU_ACPI_DEFS_H 1772c194f7SMichael S. Tsirkin 1872c194f7SMichael S. Tsirkin enum { 1972c194f7SMichael S. Tsirkin ACPI_FADT_F_WBINVD, 2072c194f7SMichael S. Tsirkin ACPI_FADT_F_WBINVD_FLUSH, 2172c194f7SMichael S. Tsirkin ACPI_FADT_F_PROC_C1, 2272c194f7SMichael S. Tsirkin ACPI_FADT_F_P_LVL2_UP, 2372c194f7SMichael S. Tsirkin ACPI_FADT_F_PWR_BUTTON, 2472c194f7SMichael S. Tsirkin ACPI_FADT_F_SLP_BUTTON, 2572c194f7SMichael S. Tsirkin ACPI_FADT_F_FIX_RTC, 2672c194f7SMichael S. Tsirkin ACPI_FADT_F_RTC_S4, 2772c194f7SMichael S. Tsirkin ACPI_FADT_F_TMR_VAL_EXT, 2872c194f7SMichael S. Tsirkin ACPI_FADT_F_DCK_CAP, 2972c194f7SMichael S. Tsirkin ACPI_FADT_F_RESET_REG_SUP, 3072c194f7SMichael S. Tsirkin ACPI_FADT_F_SEALED_CASE, 3172c194f7SMichael S. Tsirkin ACPI_FADT_F_HEADLESS, 3272c194f7SMichael S. Tsirkin ACPI_FADT_F_CPU_SW_SLP, 3372c194f7SMichael S. Tsirkin ACPI_FADT_F_PCI_EXP_WAK, 3472c194f7SMichael S. Tsirkin ACPI_FADT_F_USE_PLATFORM_CLOCK, 3572c194f7SMichael S. Tsirkin ACPI_FADT_F_S4_RTC_STS_VALID, 3672c194f7SMichael S. Tsirkin ACPI_FADT_F_REMOTE_POWER_ON_CAPABLE, 3772c194f7SMichael S. Tsirkin ACPI_FADT_F_FORCE_APIC_CLUSTER_MODEL, 3872c194f7SMichael S. Tsirkin ACPI_FADT_F_FORCE_APIC_PHYSICAL_DESTINATION_MODE, 3972c194f7SMichael S. Tsirkin ACPI_FADT_F_HW_REDUCED_ACPI, 4072c194f7SMichael S. Tsirkin ACPI_FADT_F_LOW_POWER_S0_IDLE_CAPABLE, 4172c194f7SMichael S. Tsirkin }; 4272c194f7SMichael S. Tsirkin 4372c194f7SMichael S. Tsirkin /* 4472c194f7SMichael S. Tsirkin * ACPI 2.0 Generic Address Space definition. 4572c194f7SMichael S. Tsirkin */ 4672c194f7SMichael S. Tsirkin struct Acpi20GenericAddress { 4772c194f7SMichael S. Tsirkin uint8_t address_space_id; 4872c194f7SMichael S. Tsirkin uint8_t register_bit_width; 4972c194f7SMichael S. Tsirkin uint8_t register_bit_offset; 5072c194f7SMichael S. Tsirkin uint8_t reserved; 5172c194f7SMichael S. Tsirkin uint64_t address; 5272c194f7SMichael S. Tsirkin } QEMU_PACKED; 5372c194f7SMichael S. Tsirkin typedef struct Acpi20GenericAddress Acpi20GenericAddress; 5472c194f7SMichael S. Tsirkin 5572c194f7SMichael S. Tsirkin struct AcpiRsdpDescriptor { /* Root System Descriptor Pointer */ 5672c194f7SMichael S. Tsirkin uint64_t signature; /* ACPI signature, contains "RSD PTR " */ 5772c194f7SMichael S. Tsirkin uint8_t checksum; /* To make sum of struct == 0 */ 5872c194f7SMichael S. Tsirkin uint8_t oem_id [6]; /* OEM identification */ 5972c194f7SMichael S. Tsirkin uint8_t revision; /* Must be 0 for 1.0, 2 for 2.0 */ 6072c194f7SMichael S. Tsirkin uint32_t rsdt_physical_address; /* 32-bit physical address of RSDT */ 6172c194f7SMichael S. Tsirkin uint32_t length; /* XSDT Length in bytes including hdr */ 6272c194f7SMichael S. Tsirkin uint64_t xsdt_physical_address; /* 64-bit physical address of XSDT */ 6372c194f7SMichael S. Tsirkin uint8_t extended_checksum; /* Checksum of entire table */ 6472c194f7SMichael S. Tsirkin uint8_t reserved [3]; /* Reserved field must be 0 */ 6572c194f7SMichael S. Tsirkin } QEMU_PACKED; 6672c194f7SMichael S. Tsirkin typedef struct AcpiRsdpDescriptor AcpiRsdpDescriptor; 6772c194f7SMichael S. Tsirkin 6872c194f7SMichael S. Tsirkin /* Table structure from Linux kernel (the ACPI tables are under the 6972c194f7SMichael S. Tsirkin BSD license) */ 7072c194f7SMichael S. Tsirkin 7172c194f7SMichael S. Tsirkin 7272c194f7SMichael S. Tsirkin #define ACPI_TABLE_HEADER_DEF /* ACPI common table header */ \ 7372c194f7SMichael S. Tsirkin uint32_t signature; /* ACPI signature (4 ASCII characters) */ \ 7472c194f7SMichael S. Tsirkin uint32_t length; /* Length of table, in bytes, including header */ \ 7572c194f7SMichael S. Tsirkin uint8_t revision; /* ACPI Specification minor version # */ \ 7672c194f7SMichael S. Tsirkin uint8_t checksum; /* To make sum of entire table == 0 */ \ 7772c194f7SMichael S. Tsirkin uint8_t oem_id [6]; /* OEM identification */ \ 7872c194f7SMichael S. Tsirkin uint8_t oem_table_id [8]; /* OEM table identification */ \ 7972c194f7SMichael S. Tsirkin uint32_t oem_revision; /* OEM revision number */ \ 8072c194f7SMichael S. Tsirkin uint8_t asl_compiler_id [4]; /* ASL compiler vendor ID */ \ 8172c194f7SMichael S. Tsirkin uint32_t asl_compiler_revision; /* ASL compiler revision number */ 8272c194f7SMichael S. Tsirkin 8372c194f7SMichael S. Tsirkin 8472c194f7SMichael S. Tsirkin struct AcpiTableHeader /* ACPI common table header */ 8572c194f7SMichael S. Tsirkin { 8672c194f7SMichael S. Tsirkin ACPI_TABLE_HEADER_DEF 8772c194f7SMichael S. Tsirkin } QEMU_PACKED; 8872c194f7SMichael S. Tsirkin typedef struct AcpiTableHeader AcpiTableHeader; 8972c194f7SMichael S. Tsirkin 9072c194f7SMichael S. Tsirkin /* 91c2f7c0c3SShannon Zhao * ACPI Fixed ACPI Description Table (FADT) 9272c194f7SMichael S. Tsirkin */ 93c2f7c0c3SShannon Zhao #define ACPI_FADT_COMMON_DEF /* FADT common definition */ \ 94c2f7c0c3SShannon Zhao ACPI_TABLE_HEADER_DEF /* ACPI common table header */ \ 95c2f7c0c3SShannon Zhao uint32_t firmware_ctrl; /* Physical address of FACS */ \ 96c2f7c0c3SShannon Zhao uint32_t dsdt; /* Physical address of DSDT */ \ 97c2f7c0c3SShannon Zhao uint8_t model; /* System Interrupt Model */ \ 98c2f7c0c3SShannon Zhao uint8_t reserved1; /* Reserved */ \ 99c2f7c0c3SShannon Zhao uint16_t sci_int; /* System vector of SCI interrupt */ \ 100c2f7c0c3SShannon Zhao uint32_t smi_cmd; /* Port address of SMI command port */ \ 101c2f7c0c3SShannon Zhao uint8_t acpi_enable; /* Value to write to smi_cmd to enable ACPI */ \ 102c2f7c0c3SShannon Zhao uint8_t acpi_disable; /* Value to write to smi_cmd to disable ACPI */ \ 103c2f7c0c3SShannon Zhao /* Value to write to SMI CMD to enter S4BIOS state */ \ 104c2f7c0c3SShannon Zhao uint8_t S4bios_req; \ 105c2f7c0c3SShannon Zhao uint8_t reserved2; /* Reserved - must be zero */ \ 106c2f7c0c3SShannon Zhao /* Port address of Power Mgt 1a acpi_event Reg Blk */ \ 107c2f7c0c3SShannon Zhao uint32_t pm1a_evt_blk; \ 108c2f7c0c3SShannon Zhao /* Port address of Power Mgt 1b acpi_event Reg Blk */ \ 109c2f7c0c3SShannon Zhao uint32_t pm1b_evt_blk; \ 110c2f7c0c3SShannon Zhao uint32_t pm1a_cnt_blk; /* Port address of Power Mgt 1a Control Reg Blk */ \ 111c2f7c0c3SShannon Zhao uint32_t pm1b_cnt_blk; /* Port address of Power Mgt 1b Control Reg Blk */ \ 112c2f7c0c3SShannon Zhao uint32_t pm2_cnt_blk; /* Port address of Power Mgt 2 Control Reg Blk */ \ 113c2f7c0c3SShannon Zhao uint32_t pm_tmr_blk; /* Port address of Power Mgt Timer Ctrl Reg Blk */ \ 114c2f7c0c3SShannon Zhao /* Port addr of General Purpose acpi_event 0 Reg Blk */ \ 115c2f7c0c3SShannon Zhao uint32_t gpe0_blk; \ 116c2f7c0c3SShannon Zhao /* Port addr of General Purpose acpi_event 1 Reg Blk */ \ 117c2f7c0c3SShannon Zhao uint32_t gpe1_blk; \ 118c2f7c0c3SShannon Zhao uint8_t pm1_evt_len; /* Byte length of ports at pm1_x_evt_blk */ \ 119c2f7c0c3SShannon Zhao uint8_t pm1_cnt_len; /* Byte length of ports at pm1_x_cnt_blk */ \ 120c2f7c0c3SShannon Zhao uint8_t pm2_cnt_len; /* Byte Length of ports at pm2_cnt_blk */ \ 121c2f7c0c3SShannon Zhao uint8_t pm_tmr_len; /* Byte Length of ports at pm_tm_blk */ \ 122c2f7c0c3SShannon Zhao uint8_t gpe0_blk_len; /* Byte Length of ports at gpe0_blk */ \ 123c2f7c0c3SShannon Zhao uint8_t gpe1_blk_len; /* Byte Length of ports at gpe1_blk */ \ 124c2f7c0c3SShannon Zhao uint8_t gpe1_base; /* Offset in gpe model where gpe1 events start */ \ 125c2f7c0c3SShannon Zhao uint8_t reserved3; /* Reserved */ \ 126c2f7c0c3SShannon Zhao uint16_t plvl2_lat; /* Worst case HW latency to enter/exit C2 state */ \ 127c2f7c0c3SShannon Zhao uint16_t plvl3_lat; /* Worst case HW latency to enter/exit C3 state */ \ 128c2f7c0c3SShannon Zhao uint16_t flush_size; /* Size of area read to flush caches */ \ 129c2f7c0c3SShannon Zhao uint16_t flush_stride; /* Stride used in flushing caches */ \ 130c2f7c0c3SShannon Zhao uint8_t duty_offset; /* Bit location of duty cycle field in p_cnt reg */ \ 131c2f7c0c3SShannon Zhao uint8_t duty_width; /* Bit width of duty cycle field in p_cnt reg */ \ 132c2f7c0c3SShannon Zhao uint8_t day_alrm; /* Index to day-of-month alarm in RTC CMOS RAM */ \ 133c2f7c0c3SShannon Zhao uint8_t mon_alrm; /* Index to month-of-year alarm in RTC CMOS RAM */ \ 134c2f7c0c3SShannon Zhao uint8_t century; /* Index to century in RTC CMOS RAM */ 135c2f7c0c3SShannon Zhao 13672c194f7SMichael S. Tsirkin struct AcpiFadtDescriptorRev1 13772c194f7SMichael S. Tsirkin { 138c2f7c0c3SShannon Zhao ACPI_FADT_COMMON_DEF 13972c194f7SMichael S. Tsirkin uint8_t reserved4; /* Reserved */ 14072c194f7SMichael S. Tsirkin uint8_t reserved4a; /* Reserved */ 14172c194f7SMichael S. Tsirkin uint8_t reserved4b; /* Reserved */ 14272c194f7SMichael S. Tsirkin uint32_t flags; 14372c194f7SMichael S. Tsirkin } QEMU_PACKED; 14472c194f7SMichael S. Tsirkin typedef struct AcpiFadtDescriptorRev1 AcpiFadtDescriptorRev1; 14572c194f7SMichael S. Tsirkin 146c2f7c0c3SShannon Zhao struct AcpiGenericAddress { 147c2f7c0c3SShannon Zhao uint8_t space_id; /* Address space where struct or register exists */ 148c2f7c0c3SShannon Zhao uint8_t bit_width; /* Size in bits of given register */ 149c2f7c0c3SShannon Zhao uint8_t bit_offset; /* Bit offset within the register */ 150c2f7c0c3SShannon Zhao uint8_t access_width; /* Minimum Access size (ACPI 3.0) */ 151c2f7c0c3SShannon Zhao uint64_t address; /* 64-bit address of struct or register */ 152c2f7c0c3SShannon Zhao } QEMU_PACKED; 153c2f7c0c3SShannon Zhao 154c2f7c0c3SShannon Zhao struct AcpiFadtDescriptorRev5_1 { 155c2f7c0c3SShannon Zhao ACPI_FADT_COMMON_DEF 156c2f7c0c3SShannon Zhao /* IA-PC Boot Architecture Flags (see below for individual flags) */ 157c2f7c0c3SShannon Zhao uint16_t boot_flags; 158c2f7c0c3SShannon Zhao uint8_t reserved; /* Reserved, must be zero */ 159c2f7c0c3SShannon Zhao /* Miscellaneous flag bits (see below for individual flags) */ 160c2f7c0c3SShannon Zhao uint32_t flags; 161c2f7c0c3SShannon Zhao /* 64-bit address of the Reset register */ 162c2f7c0c3SShannon Zhao struct AcpiGenericAddress reset_register; 163c2f7c0c3SShannon Zhao /* Value to write to the reset_register port to reset the system */ 164c2f7c0c3SShannon Zhao uint8_t reset_value; 165c2f7c0c3SShannon Zhao /* ARM-Specific Boot Flags (see below for individual flags) (ACPI 5.1) */ 166c2f7c0c3SShannon Zhao uint16_t arm_boot_flags; 167c2f7c0c3SShannon Zhao uint8_t minor_revision; /* FADT Minor Revision (ACPI 5.1) */ 168c2f7c0c3SShannon Zhao uint64_t Xfacs; /* 64-bit physical address of FACS */ 169c2f7c0c3SShannon Zhao uint64_t Xdsdt; /* 64-bit physical address of DSDT */ 170c2f7c0c3SShannon Zhao /* 64-bit Extended Power Mgt 1a Event Reg Blk address */ 171c2f7c0c3SShannon Zhao struct AcpiGenericAddress xpm1a_event_block; 172c2f7c0c3SShannon Zhao /* 64-bit Extended Power Mgt 1b Event Reg Blk address */ 173c2f7c0c3SShannon Zhao struct AcpiGenericAddress xpm1b_event_block; 174c2f7c0c3SShannon Zhao /* 64-bit Extended Power Mgt 1a Control Reg Blk address */ 175c2f7c0c3SShannon Zhao struct AcpiGenericAddress xpm1a_control_block; 176c2f7c0c3SShannon Zhao /* 64-bit Extended Power Mgt 1b Control Reg Blk address */ 177c2f7c0c3SShannon Zhao struct AcpiGenericAddress xpm1b_control_block; 178c2f7c0c3SShannon Zhao /* 64-bit Extended Power Mgt 2 Control Reg Blk address */ 179c2f7c0c3SShannon Zhao struct AcpiGenericAddress xpm2_control_block; 180c2f7c0c3SShannon Zhao /* 64-bit Extended Power Mgt Timer Ctrl Reg Blk address */ 181c2f7c0c3SShannon Zhao struct AcpiGenericAddress xpm_timer_block; 182c2f7c0c3SShannon Zhao /* 64-bit Extended General Purpose Event 0 Reg Blk address */ 183c2f7c0c3SShannon Zhao struct AcpiGenericAddress xgpe0_block; 184c2f7c0c3SShannon Zhao /* 64-bit Extended General Purpose Event 1 Reg Blk address */ 185c2f7c0c3SShannon Zhao struct AcpiGenericAddress xgpe1_block; 186c2f7c0c3SShannon Zhao /* 64-bit Sleep Control register (ACPI 5.0) */ 187c2f7c0c3SShannon Zhao struct AcpiGenericAddress sleep_control; 188c2f7c0c3SShannon Zhao /* 64-bit Sleep Status register (ACPI 5.0) */ 189c2f7c0c3SShannon Zhao struct AcpiGenericAddress sleep_status; 190c2f7c0c3SShannon Zhao } QEMU_PACKED; 191c2f7c0c3SShannon Zhao 192c2f7c0c3SShannon Zhao typedef struct AcpiFadtDescriptorRev5_1 AcpiFadtDescriptorRev5_1; 193c2f7c0c3SShannon Zhao 1948c92c6a4SAndrew Jones #define ACPI_FADT_ARM_PSCI_COMPLIANT (1 << 0) 1958c92c6a4SAndrew Jones #define ACPI_FADT_ARM_PSCI_USE_HVC (1 << 1) 196c2f7c0c3SShannon Zhao 19772c194f7SMichael S. Tsirkin /* 198b8a0d75eSAndrew Jones * Serial Port Console Redirection Table (SPCR), Rev. 1.02 199b8a0d75eSAndrew Jones * 200b8a0d75eSAndrew Jones * For .interface_type see Debug Port Table 2 (DBG2) serial port 201b8a0d75eSAndrew Jones * subtypes in Table 3, Rev. May 22, 2012 202b8a0d75eSAndrew Jones */ 203b8a0d75eSAndrew Jones struct AcpiSerialPortConsoleRedirection { 204b8a0d75eSAndrew Jones ACPI_TABLE_HEADER_DEF 205b8a0d75eSAndrew Jones uint8_t interface_type; 206b8a0d75eSAndrew Jones uint8_t reserved1[3]; 207b8a0d75eSAndrew Jones struct AcpiGenericAddress base_address; 208b8a0d75eSAndrew Jones uint8_t interrupt_types; 209b8a0d75eSAndrew Jones uint8_t irq; 210b8a0d75eSAndrew Jones uint32_t gsi; 211b8a0d75eSAndrew Jones uint8_t baud; 212b8a0d75eSAndrew Jones uint8_t parity; 213b8a0d75eSAndrew Jones uint8_t stopbits; 214b8a0d75eSAndrew Jones uint8_t flowctrl; 215b8a0d75eSAndrew Jones uint8_t term_type; 216b8a0d75eSAndrew Jones uint8_t reserved2; 217b8a0d75eSAndrew Jones uint16_t pci_device_id; 218b8a0d75eSAndrew Jones uint16_t pci_vendor_id; 219b8a0d75eSAndrew Jones uint8_t pci_bus; 220b8a0d75eSAndrew Jones uint8_t pci_slot; 221b8a0d75eSAndrew Jones uint8_t pci_func; 222b8a0d75eSAndrew Jones uint32_t pci_flags; 223b8a0d75eSAndrew Jones uint8_t pci_seg; 224b8a0d75eSAndrew Jones uint32_t reserved3; 225b8a0d75eSAndrew Jones } QEMU_PACKED; 226b8a0d75eSAndrew Jones typedef struct AcpiSerialPortConsoleRedirection 227b8a0d75eSAndrew Jones AcpiSerialPortConsoleRedirection; 228b8a0d75eSAndrew Jones 229b8a0d75eSAndrew Jones /* 23072c194f7SMichael S. Tsirkin * ACPI 1.0 Root System Description Table (RSDT) 23172c194f7SMichael S. Tsirkin */ 23272c194f7SMichael S. Tsirkin struct AcpiRsdtDescriptorRev1 23372c194f7SMichael S. Tsirkin { 23472c194f7SMichael S. Tsirkin ACPI_TABLE_HEADER_DEF /* ACPI common table header */ 23572c194f7SMichael S. Tsirkin uint32_t table_offset_entry[0]; /* Array of pointers to other */ 23672c194f7SMichael S. Tsirkin /* ACPI tables */ 23772c194f7SMichael S. Tsirkin } QEMU_PACKED; 23872c194f7SMichael S. Tsirkin typedef struct AcpiRsdtDescriptorRev1 AcpiRsdtDescriptorRev1; 23972c194f7SMichael S. Tsirkin 24072c194f7SMichael S. Tsirkin /* 24172c194f7SMichael S. Tsirkin * ACPI 1.0 Firmware ACPI Control Structure (FACS) 24272c194f7SMichael S. Tsirkin */ 24372c194f7SMichael S. Tsirkin struct AcpiFacsDescriptorRev1 24472c194f7SMichael S. Tsirkin { 24572c194f7SMichael S. Tsirkin uint32_t signature; /* ACPI Signature */ 24672c194f7SMichael S. Tsirkin uint32_t length; /* Length of structure, in bytes */ 24772c194f7SMichael S. Tsirkin uint32_t hardware_signature; /* Hardware configuration signature */ 24872c194f7SMichael S. Tsirkin uint32_t firmware_waking_vector; /* ACPI OS waking vector */ 24972c194f7SMichael S. Tsirkin uint32_t global_lock; /* Global Lock */ 25072c194f7SMichael S. Tsirkin uint32_t flags; 25172c194f7SMichael S. Tsirkin uint8_t resverved3 [40]; /* Reserved - must be zero */ 25272c194f7SMichael S. Tsirkin } QEMU_PACKED; 25372c194f7SMichael S. Tsirkin typedef struct AcpiFacsDescriptorRev1 AcpiFacsDescriptorRev1; 25472c194f7SMichael S. Tsirkin 25572c194f7SMichael S. Tsirkin /* 25672c194f7SMichael S. Tsirkin * Differentiated System Description Table (DSDT) 25772c194f7SMichael S. Tsirkin */ 25872c194f7SMichael S. Tsirkin 25972c194f7SMichael S. Tsirkin /* 26072c194f7SMichael S. Tsirkin * MADT values and structures 26172c194f7SMichael S. Tsirkin */ 26272c194f7SMichael S. Tsirkin 26372c194f7SMichael S. Tsirkin /* Values for MADT PCATCompat */ 26472c194f7SMichael S. Tsirkin 26572c194f7SMichael S. Tsirkin #define ACPI_DUAL_PIC 0 26672c194f7SMichael S. Tsirkin #define ACPI_MULTIPLE_APIC 1 26772c194f7SMichael S. Tsirkin 26872c194f7SMichael S. Tsirkin /* Master MADT */ 26972c194f7SMichael S. Tsirkin 27072c194f7SMichael S. Tsirkin struct AcpiMultipleApicTable 27172c194f7SMichael S. Tsirkin { 27272c194f7SMichael S. Tsirkin ACPI_TABLE_HEADER_DEF /* ACPI common table header */ 27372c194f7SMichael S. Tsirkin uint32_t local_apic_address; /* Physical address of local APIC */ 27472c194f7SMichael S. Tsirkin uint32_t flags; 27572c194f7SMichael S. Tsirkin } QEMU_PACKED; 27672c194f7SMichael S. Tsirkin typedef struct AcpiMultipleApicTable AcpiMultipleApicTable; 27772c194f7SMichael S. Tsirkin 27872c194f7SMichael S. Tsirkin /* Values for Type in APIC sub-headers */ 27972c194f7SMichael S. Tsirkin 28072c194f7SMichael S. Tsirkin #define ACPI_APIC_PROCESSOR 0 28172c194f7SMichael S. Tsirkin #define ACPI_APIC_IO 1 28272c194f7SMichael S. Tsirkin #define ACPI_APIC_XRUPT_OVERRIDE 2 28372c194f7SMichael S. Tsirkin #define ACPI_APIC_NMI 3 28472c194f7SMichael S. Tsirkin #define ACPI_APIC_LOCAL_NMI 4 28572c194f7SMichael S. Tsirkin #define ACPI_APIC_ADDRESS_OVERRIDE 5 28672c194f7SMichael S. Tsirkin #define ACPI_APIC_IO_SAPIC 6 28772c194f7SMichael S. Tsirkin #define ACPI_APIC_LOCAL_SAPIC 7 28872c194f7SMichael S. Tsirkin #define ACPI_APIC_XRUPT_SOURCE 8 289982d06c5SShannon Zhao #define ACPI_APIC_LOCAL_X2APIC 9 290982d06c5SShannon Zhao #define ACPI_APIC_LOCAL_X2APIC_NMI 10 2916e2ed65fSAndrew Jones #define ACPI_APIC_GENERIC_CPU_INTERFACE 11 292982d06c5SShannon Zhao #define ACPI_APIC_GENERIC_DISTRIBUTOR 12 293982d06c5SShannon Zhao #define ACPI_APIC_GENERIC_MSI_FRAME 13 294982d06c5SShannon Zhao #define ACPI_APIC_GENERIC_REDISTRIBUTOR 14 2951c2e4ea7SShannon Zhao #define ACPI_APIC_GENERIC_TRANSLATOR 15 2961c2e4ea7SShannon Zhao #define ACPI_APIC_RESERVED 16 /* 16 and greater are reserved */ 29772c194f7SMichael S. Tsirkin 29872c194f7SMichael S. Tsirkin /* 29972c194f7SMichael S. Tsirkin * MADT sub-structures (Follow MULTIPLE_APIC_DESCRIPTION_TABLE) 30072c194f7SMichael S. Tsirkin */ 30172c194f7SMichael S. Tsirkin #define ACPI_SUB_HEADER_DEF /* Common ACPI sub-structure header */\ 30272c194f7SMichael S. Tsirkin uint8_t type; \ 30372c194f7SMichael S. Tsirkin uint8_t length; 30472c194f7SMichael S. Tsirkin 30572c194f7SMichael S. Tsirkin /* Sub-structures for MADT */ 30672c194f7SMichael S. Tsirkin 30772c194f7SMichael S. Tsirkin struct AcpiMadtProcessorApic 30872c194f7SMichael S. Tsirkin { 30972c194f7SMichael S. Tsirkin ACPI_SUB_HEADER_DEF 31072c194f7SMichael S. Tsirkin uint8_t processor_id; /* ACPI processor id */ 31172c194f7SMichael S. Tsirkin uint8_t local_apic_id; /* Processor's local APIC id */ 31272c194f7SMichael S. Tsirkin uint32_t flags; 31372c194f7SMichael S. Tsirkin } QEMU_PACKED; 31472c194f7SMichael S. Tsirkin typedef struct AcpiMadtProcessorApic AcpiMadtProcessorApic; 31572c194f7SMichael S. Tsirkin 31672c194f7SMichael S. Tsirkin struct AcpiMadtIoApic 31772c194f7SMichael S. Tsirkin { 31872c194f7SMichael S. Tsirkin ACPI_SUB_HEADER_DEF 31972c194f7SMichael S. Tsirkin uint8_t io_apic_id; /* I/O APIC ID */ 32072c194f7SMichael S. Tsirkin uint8_t reserved; /* Reserved - must be zero */ 32172c194f7SMichael S. Tsirkin uint32_t address; /* APIC physical address */ 32272c194f7SMichael S. Tsirkin uint32_t interrupt; /* Global system interrupt where INTI 32372c194f7SMichael S. Tsirkin * lines start */ 32472c194f7SMichael S. Tsirkin } QEMU_PACKED; 32572c194f7SMichael S. Tsirkin typedef struct AcpiMadtIoApic AcpiMadtIoApic; 32672c194f7SMichael S. Tsirkin 32772c194f7SMichael S. Tsirkin struct AcpiMadtIntsrcovr { 32872c194f7SMichael S. Tsirkin ACPI_SUB_HEADER_DEF 32972c194f7SMichael S. Tsirkin uint8_t bus; 33072c194f7SMichael S. Tsirkin uint8_t source; 33172c194f7SMichael S. Tsirkin uint32_t gsi; 33272c194f7SMichael S. Tsirkin uint16_t flags; 33372c194f7SMichael S. Tsirkin } QEMU_PACKED; 33472c194f7SMichael S. Tsirkin typedef struct AcpiMadtIntsrcovr AcpiMadtIntsrcovr; 33572c194f7SMichael S. Tsirkin 33672c194f7SMichael S. Tsirkin struct AcpiMadtLocalNmi { 33772c194f7SMichael S. Tsirkin ACPI_SUB_HEADER_DEF 33872c194f7SMichael S. Tsirkin uint8_t processor_id; /* ACPI processor id */ 33972c194f7SMichael S. Tsirkin uint16_t flags; /* MPS INTI flags */ 34072c194f7SMichael S. Tsirkin uint8_t lint; /* Local APIC LINT# */ 34172c194f7SMichael S. Tsirkin } QEMU_PACKED; 34272c194f7SMichael S. Tsirkin typedef struct AcpiMadtLocalNmi AcpiMadtLocalNmi; 34372c194f7SMichael S. Tsirkin 344e2c95939SIgor Mammedov struct AcpiMadtProcessorX2Apic { 345e2c95939SIgor Mammedov ACPI_SUB_HEADER_DEF 346e2c95939SIgor Mammedov uint16_t reserved; 347e2c95939SIgor Mammedov uint32_t x2apic_id; /* Processor's local x2APIC ID */ 348e2c95939SIgor Mammedov uint32_t flags; 349e2c95939SIgor Mammedov uint32_t uid; /* Processor object _UID */ 350e2c95939SIgor Mammedov } QEMU_PACKED; 351e2c95939SIgor Mammedov typedef struct AcpiMadtProcessorX2Apic AcpiMadtProcessorX2Apic; 352e2c95939SIgor Mammedov 353e2c95939SIgor Mammedov struct AcpiMadtLocalX2ApicNmi { 354e2c95939SIgor Mammedov ACPI_SUB_HEADER_DEF 355e2c95939SIgor Mammedov uint16_t flags; /* MPS INTI flags */ 356e2c95939SIgor Mammedov uint32_t uid; /* Processor object _UID */ 357e2c95939SIgor Mammedov uint8_t lint; /* Local APIC LINT# */ 358e2c95939SIgor Mammedov uint8_t reserved[3]; /* Local APIC LINT# */ 359e2c95939SIgor Mammedov } QEMU_PACKED; 360e2c95939SIgor Mammedov typedef struct AcpiMadtLocalX2ApicNmi AcpiMadtLocalX2ApicNmi; 361e2c95939SIgor Mammedov 3626e2ed65fSAndrew Jones struct AcpiMadtGenericCpuInterface { 363982d06c5SShannon Zhao ACPI_SUB_HEADER_DEF 364982d06c5SShannon Zhao uint16_t reserved; 365982d06c5SShannon Zhao uint32_t cpu_interface_number; 366982d06c5SShannon Zhao uint32_t uid; 367982d06c5SShannon Zhao uint32_t flags; 368982d06c5SShannon Zhao uint32_t parking_version; 369982d06c5SShannon Zhao uint32_t performance_interrupt; 370982d06c5SShannon Zhao uint64_t parked_address; 371982d06c5SShannon Zhao uint64_t base_address; 372982d06c5SShannon Zhao uint64_t gicv_base_address; 373982d06c5SShannon Zhao uint64_t gich_base_address; 374982d06c5SShannon Zhao uint32_t vgic_interrupt; 375982d06c5SShannon Zhao uint64_t gicr_base_address; 376982d06c5SShannon Zhao uint64_t arm_mpidr; 377982d06c5SShannon Zhao } QEMU_PACKED; 378982d06c5SShannon Zhao 3796e2ed65fSAndrew Jones typedef struct AcpiMadtGenericCpuInterface AcpiMadtGenericCpuInterface; 3806e2ed65fSAndrew Jones 3816e2ed65fSAndrew Jones /* GICC CPU Interface Flags */ 3826e2ed65fSAndrew Jones #define ACPI_MADT_GICC_ENABLED 1 383982d06c5SShannon Zhao 384982d06c5SShannon Zhao struct AcpiMadtGenericDistributor { 385982d06c5SShannon Zhao ACPI_SUB_HEADER_DEF 386982d06c5SShannon Zhao uint16_t reserved; 387982d06c5SShannon Zhao uint32_t gic_id; 388982d06c5SShannon Zhao uint64_t base_address; 389982d06c5SShannon Zhao uint32_t global_irq_base; 390f06765a9SShannon Zhao /* ACPI 5.1 Errata 1228 Present GIC version in MADT table */ 391f06765a9SShannon Zhao uint8_t version; 392f06765a9SShannon Zhao uint8_t reserved2[3]; 393982d06c5SShannon Zhao } QEMU_PACKED; 394982d06c5SShannon Zhao 395982d06c5SShannon Zhao typedef struct AcpiMadtGenericDistributor AcpiMadtGenericDistributor; 396982d06c5SShannon Zhao 397ca793736SShannon Zhao struct AcpiMadtGenericMsiFrame { 398ca793736SShannon Zhao ACPI_SUB_HEADER_DEF 399ca793736SShannon Zhao uint16_t reserved; 400ca793736SShannon Zhao uint32_t gic_msi_frame_id; 401ca793736SShannon Zhao uint64_t base_address; 402ca793736SShannon Zhao uint32_t flags; 403ca793736SShannon Zhao uint16_t spi_count; 404ca793736SShannon Zhao uint16_t spi_base; 405ca793736SShannon Zhao } QEMU_PACKED; 406ca793736SShannon Zhao 407ca793736SShannon Zhao typedef struct AcpiMadtGenericMsiFrame AcpiMadtGenericMsiFrame; 408ca793736SShannon Zhao 409b92ad394SPavel Fedin struct AcpiMadtGenericRedistributor { 410b92ad394SPavel Fedin ACPI_SUB_HEADER_DEF 411b92ad394SPavel Fedin uint16_t reserved; 412b92ad394SPavel Fedin uint64_t base_address; 413b92ad394SPavel Fedin uint32_t range_length; 414b92ad394SPavel Fedin } QEMU_PACKED; 415b92ad394SPavel Fedin 416b92ad394SPavel Fedin typedef struct AcpiMadtGenericRedistributor AcpiMadtGenericRedistributor; 417b92ad394SPavel Fedin 4181c2e4ea7SShannon Zhao struct AcpiMadtGenericTranslator { 4191c2e4ea7SShannon Zhao ACPI_SUB_HEADER_DEF 4201c2e4ea7SShannon Zhao uint16_t reserved; 4211c2e4ea7SShannon Zhao uint32_t translation_id; 4221c2e4ea7SShannon Zhao uint64_t base_address; 4231c2e4ea7SShannon Zhao uint32_t reserved2; 4241c2e4ea7SShannon Zhao } QEMU_PACKED; 4251c2e4ea7SShannon Zhao 4261c2e4ea7SShannon Zhao typedef struct AcpiMadtGenericTranslator AcpiMadtGenericTranslator; 4271c2e4ea7SShannon Zhao 42872c194f7SMichael S. Tsirkin /* 429ee246400SShannon Zhao * Generic Timer Description Table (GTDT) 430ee246400SShannon Zhao */ 4318dd845d3SAndrew Jones #define ACPI_GTDT_INTERRUPT_MODE_LEVEL (0 << 0) 432aca4bbf4SAndrew Jones #define ACPI_GTDT_INTERRUPT_MODE_EDGE (1 << 0) 433aca4bbf4SAndrew Jones #define ACPI_GTDT_CAP_ALWAYS_ON (1 << 2) 434ee246400SShannon Zhao 435ee246400SShannon Zhao struct AcpiGenericTimerTable { 436ee246400SShannon Zhao ACPI_TABLE_HEADER_DEF 437ee246400SShannon Zhao uint64_t counter_block_addresss; 438ee246400SShannon Zhao uint32_t reserved; 439ee246400SShannon Zhao uint32_t secure_el1_interrupt; 440ee246400SShannon Zhao uint32_t secure_el1_flags; 441ee246400SShannon Zhao uint32_t non_secure_el1_interrupt; 442ee246400SShannon Zhao uint32_t non_secure_el1_flags; 443ee246400SShannon Zhao uint32_t virtual_timer_interrupt; 444ee246400SShannon Zhao uint32_t virtual_timer_flags; 445ee246400SShannon Zhao uint32_t non_secure_el2_interrupt; 446ee246400SShannon Zhao uint32_t non_secure_el2_flags; 447ee246400SShannon Zhao uint64_t counter_read_block_address; 448ee246400SShannon Zhao uint32_t platform_timer_count; 449ee246400SShannon Zhao uint32_t platform_timer_offset; 450ee246400SShannon Zhao } QEMU_PACKED; 451ee246400SShannon Zhao typedef struct AcpiGenericTimerTable AcpiGenericTimerTable; 452ee246400SShannon Zhao 453ee246400SShannon Zhao /* 45472c194f7SMichael S. Tsirkin * HPET Description Table 45572c194f7SMichael S. Tsirkin */ 45672c194f7SMichael S. Tsirkin struct Acpi20Hpet { 45772c194f7SMichael S. Tsirkin ACPI_TABLE_HEADER_DEF /* ACPI common table header */ 45872c194f7SMichael S. Tsirkin uint32_t timer_block_id; 45972c194f7SMichael S. Tsirkin Acpi20GenericAddress addr; 46072c194f7SMichael S. Tsirkin uint8_t hpet_number; 46172c194f7SMichael S. Tsirkin uint16_t min_tick; 46272c194f7SMichael S. Tsirkin uint8_t page_protect; 46372c194f7SMichael S. Tsirkin } QEMU_PACKED; 46472c194f7SMichael S. Tsirkin typedef struct Acpi20Hpet Acpi20Hpet; 46572c194f7SMichael S. Tsirkin 46672c194f7SMichael S. Tsirkin /* 46772c194f7SMichael S. Tsirkin * SRAT (NUMA topology description) table 46872c194f7SMichael S. Tsirkin */ 46972c194f7SMichael S. Tsirkin 47072c194f7SMichael S. Tsirkin struct AcpiSystemResourceAffinityTable 47172c194f7SMichael S. Tsirkin { 47272c194f7SMichael S. Tsirkin ACPI_TABLE_HEADER_DEF 47372c194f7SMichael S. Tsirkin uint32_t reserved1; 47472c194f7SMichael S. Tsirkin uint32_t reserved2[2]; 47572c194f7SMichael S. Tsirkin } QEMU_PACKED; 47672c194f7SMichael S. Tsirkin typedef struct AcpiSystemResourceAffinityTable AcpiSystemResourceAffinityTable; 47772c194f7SMichael S. Tsirkin 478e6e400d5SShannon Zhao #define ACPI_SRAT_PROCESSOR_APIC 0 47972c194f7SMichael S. Tsirkin #define ACPI_SRAT_MEMORY 1 480e6e400d5SShannon Zhao #define ACPI_SRAT_PROCESSOR_x2APIC 2 481e6e400d5SShannon Zhao #define ACPI_SRAT_PROCESSOR_GICC 3 48272c194f7SMichael S. Tsirkin 48372c194f7SMichael S. Tsirkin struct AcpiSratProcessorAffinity 48472c194f7SMichael S. Tsirkin { 48572c194f7SMichael S. Tsirkin ACPI_SUB_HEADER_DEF 48672c194f7SMichael S. Tsirkin uint8_t proximity_lo; 48772c194f7SMichael S. Tsirkin uint8_t local_apic_id; 48872c194f7SMichael S. Tsirkin uint32_t flags; 48972c194f7SMichael S. Tsirkin uint8_t local_sapic_eid; 49072c194f7SMichael S. Tsirkin uint8_t proximity_hi[3]; 49172c194f7SMichael S. Tsirkin uint32_t reserved; 49272c194f7SMichael S. Tsirkin } QEMU_PACKED; 49372c194f7SMichael S. Tsirkin typedef struct AcpiSratProcessorAffinity AcpiSratProcessorAffinity; 49472c194f7SMichael S. Tsirkin 4955eff33a2SIgor Mammedov struct AcpiSratProcessorX2ApicAffinity { 4965eff33a2SIgor Mammedov ACPI_SUB_HEADER_DEF 4975eff33a2SIgor Mammedov uint16_t reserved; 4985eff33a2SIgor Mammedov uint32_t proximity_domain; 4995eff33a2SIgor Mammedov uint32_t x2apic_id; 5005eff33a2SIgor Mammedov uint32_t flags; 5015eff33a2SIgor Mammedov uint32_t clk_domain; 5025eff33a2SIgor Mammedov uint32_t reserved2; 5035eff33a2SIgor Mammedov } QEMU_PACKED; 5045eff33a2SIgor Mammedov typedef struct AcpiSratProcessorX2ApicAffinity AcpiSratProcessorX2ApicAffinity; 5055eff33a2SIgor Mammedov 50672c194f7SMichael S. Tsirkin struct AcpiSratMemoryAffinity 50772c194f7SMichael S. Tsirkin { 50872c194f7SMichael S. Tsirkin ACPI_SUB_HEADER_DEF 509ea9fcbd7SShannon Zhao uint32_t proximity; 51072c194f7SMichael S. Tsirkin uint16_t reserved1; 51172c194f7SMichael S. Tsirkin uint64_t base_addr; 51272c194f7SMichael S. Tsirkin uint64_t range_length; 51372c194f7SMichael S. Tsirkin uint32_t reserved2; 51472c194f7SMichael S. Tsirkin uint32_t flags; 51572c194f7SMichael S. Tsirkin uint32_t reserved3[2]; 51672c194f7SMichael S. Tsirkin } QEMU_PACKED; 51772c194f7SMichael S. Tsirkin typedef struct AcpiSratMemoryAffinity AcpiSratMemoryAffinity; 51872c194f7SMichael S. Tsirkin 519e6e400d5SShannon Zhao struct AcpiSratProcessorGiccAffinity 520e6e400d5SShannon Zhao { 521e6e400d5SShannon Zhao ACPI_SUB_HEADER_DEF 522e6e400d5SShannon Zhao uint32_t proximity; 523e6e400d5SShannon Zhao uint32_t acpi_processor_uid; 524e6e400d5SShannon Zhao uint32_t flags; 525e6e400d5SShannon Zhao uint32_t clock_domain; 526e6e400d5SShannon Zhao } QEMU_PACKED; 527e6e400d5SShannon Zhao 528e6e400d5SShannon Zhao typedef struct AcpiSratProcessorGiccAffinity AcpiSratProcessorGiccAffinity; 529e6e400d5SShannon Zhao 53072c194f7SMichael S. Tsirkin /* PCI fw r3.0 MCFG table. */ 53172c194f7SMichael S. Tsirkin /* Subtable */ 53272c194f7SMichael S. Tsirkin struct AcpiMcfgAllocation { 53372c194f7SMichael S. Tsirkin uint64_t address; /* Base address, processor-relative */ 53472c194f7SMichael S. Tsirkin uint16_t pci_segment; /* PCI segment group number */ 53572c194f7SMichael S. Tsirkin uint8_t start_bus_number; /* Starting PCI Bus number */ 53672c194f7SMichael S. Tsirkin uint8_t end_bus_number; /* Final PCI Bus number */ 53772c194f7SMichael S. Tsirkin uint32_t reserved; 53872c194f7SMichael S. Tsirkin } QEMU_PACKED; 53972c194f7SMichael S. Tsirkin typedef struct AcpiMcfgAllocation AcpiMcfgAllocation; 54072c194f7SMichael S. Tsirkin 54172c194f7SMichael S. Tsirkin struct AcpiTableMcfg { 54272c194f7SMichael S. Tsirkin ACPI_TABLE_HEADER_DEF; 54372c194f7SMichael S. Tsirkin uint8_t reserved[8]; 54472c194f7SMichael S. Tsirkin AcpiMcfgAllocation allocation[0]; 54572c194f7SMichael S. Tsirkin } QEMU_PACKED; 54672c194f7SMichael S. Tsirkin typedef struct AcpiTableMcfg AcpiTableMcfg; 54772c194f7SMichael S. Tsirkin 548711b20b4SStefan Berger /* 549711b20b4SStefan Berger * TCPA Description Table 5505cb18b3dSStefan Berger * 5515cb18b3dSStefan Berger * Following Level 00, Rev 00.37 of specs: 5525cb18b3dSStefan Berger * http://www.trustedcomputinggroup.org/resources/tcg_acpi_specification 553711b20b4SStefan Berger */ 554711b20b4SStefan Berger struct Acpi20Tcpa { 555711b20b4SStefan Berger ACPI_TABLE_HEADER_DEF /* ACPI common table header */ 556711b20b4SStefan Berger uint16_t platform_class; 557711b20b4SStefan Berger uint32_t log_area_minimum_length; 558711b20b4SStefan Berger uint64_t log_area_start_address; 559711b20b4SStefan Berger } QEMU_PACKED; 560711b20b4SStefan Berger typedef struct Acpi20Tcpa Acpi20Tcpa; 561711b20b4SStefan Berger 5625cb18b3dSStefan Berger /* 5635cb18b3dSStefan Berger * TPM2 5645cb18b3dSStefan Berger * 5655cb18b3dSStefan Berger * Following Level 00, Rev 00.37 of specs: 5665cb18b3dSStefan Berger * http://www.trustedcomputinggroup.org/resources/tcg_acpi_specification 5675cb18b3dSStefan Berger */ 5685cb18b3dSStefan Berger struct Acpi20TPM2 { 5695cb18b3dSStefan Berger ACPI_TABLE_HEADER_DEF 5705cb18b3dSStefan Berger uint16_t platform_class; 5715cb18b3dSStefan Berger uint16_t reserved; 5725cb18b3dSStefan Berger uint64_t control_area_address; 5735cb18b3dSStefan Berger uint32_t start_method; 5745cb18b3dSStefan Berger } QEMU_PACKED; 5755cb18b3dSStefan Berger typedef struct Acpi20TPM2 Acpi20TPM2; 5765cb18b3dSStefan Berger 577d4eb9119SLe Tan /* DMAR - DMA Remapping table r2.2 */ 578d4eb9119SLe Tan struct AcpiTableDmar { 579d4eb9119SLe Tan ACPI_TABLE_HEADER_DEF 580d4eb9119SLe Tan uint8_t host_address_width; /* Maximum DMA physical addressability */ 581d4eb9119SLe Tan uint8_t flags; 582d4eb9119SLe Tan uint8_t reserved[10]; 583d4eb9119SLe Tan } QEMU_PACKED; 584d4eb9119SLe Tan typedef struct AcpiTableDmar AcpiTableDmar; 585d4eb9119SLe Tan 586d4eb9119SLe Tan /* Masks for Flags field above */ 587d4eb9119SLe Tan #define ACPI_DMAR_INTR_REMAP 1 588d4eb9119SLe Tan #define ACPI_DMAR_X2APIC_OPT_OUT (1 << 1) 589d4eb9119SLe Tan 590d4eb9119SLe Tan /* Values for sub-structure type for DMAR */ 591d4eb9119SLe Tan enum { 592d4eb9119SLe Tan ACPI_DMAR_TYPE_HARDWARE_UNIT = 0, /* DRHD */ 593d4eb9119SLe Tan ACPI_DMAR_TYPE_RESERVED_MEMORY = 1, /* RMRR */ 594d4eb9119SLe Tan ACPI_DMAR_TYPE_ATSR = 2, /* ATSR */ 595d4eb9119SLe Tan ACPI_DMAR_TYPE_HARDWARE_AFFINITY = 3, /* RHSR */ 596d4eb9119SLe Tan ACPI_DMAR_TYPE_ANDD = 4, /* ANDD */ 597d4eb9119SLe Tan ACPI_DMAR_TYPE_RESERVED = 5 /* Reserved for furture use */ 598d4eb9119SLe Tan }; 599d4eb9119SLe Tan 600d4eb9119SLe Tan /* 601d4eb9119SLe Tan * Sub-structures for DMAR 602d4eb9119SLe Tan */ 603cfc13df4SPeter Xu 604cfc13df4SPeter Xu /* Device scope structure for DRHD. */ 605cfc13df4SPeter Xu struct AcpiDmarDeviceScope { 606cfc13df4SPeter Xu uint8_t entry_type; 607cfc13df4SPeter Xu uint8_t length; 608cfc13df4SPeter Xu uint16_t reserved; 609cfc13df4SPeter Xu uint8_t enumeration_id; 610cfc13df4SPeter Xu uint8_t bus; 6111b39bc1cSPeter Xu struct { 6121b39bc1cSPeter Xu uint8_t device; 6131b39bc1cSPeter Xu uint8_t function; 6141b39bc1cSPeter Xu } path[0]; 615cfc13df4SPeter Xu } QEMU_PACKED; 616cfc13df4SPeter Xu typedef struct AcpiDmarDeviceScope AcpiDmarDeviceScope; 617cfc13df4SPeter Xu 618d4eb9119SLe Tan /* Type 0: Hardware Unit Definition */ 619d4eb9119SLe Tan struct AcpiDmarHardwareUnit { 620d4eb9119SLe Tan uint16_t type; 621d4eb9119SLe Tan uint16_t length; 622d4eb9119SLe Tan uint8_t flags; 623d4eb9119SLe Tan uint8_t reserved; 624d4eb9119SLe Tan uint16_t pci_segment; /* The PCI Segment associated with this unit */ 625d4eb9119SLe Tan uint64_t address; /* Base address of remapping hardware register-set */ 626cfc13df4SPeter Xu AcpiDmarDeviceScope scope[0]; 627d4eb9119SLe Tan } QEMU_PACKED; 628d4eb9119SLe Tan typedef struct AcpiDmarHardwareUnit AcpiDmarHardwareUnit; 629d4eb9119SLe Tan 630*bd2baaccSJason Wang /* Type 2: Root Port ATS Capability Reporting Structure */ 631*bd2baaccSJason Wang struct AcpiDmarRootPortATS { 632*bd2baaccSJason Wang uint16_t type; 633*bd2baaccSJason Wang uint16_t length; 634*bd2baaccSJason Wang uint8_t flags; 635*bd2baaccSJason Wang uint8_t reserved; 636*bd2baaccSJason Wang uint16_t pci_segment; 637*bd2baaccSJason Wang AcpiDmarDeviceScope scope[0]; 638*bd2baaccSJason Wang } QEMU_PACKED; 639*bd2baaccSJason Wang typedef struct AcpiDmarRootPortATS AcpiDmarRootPortATS; 640*bd2baaccSJason Wang 641d4eb9119SLe Tan /* Masks for Flags field above */ 642d4eb9119SLe Tan #define ACPI_DMAR_INCLUDE_PCI_ALL 1 643*bd2baaccSJason Wang #define ACPI_DMAR_ATSR_ALL_PORTS 1 644d4eb9119SLe Tan 64516fc326aSPrem Mallappa /* 64616fc326aSPrem Mallappa * Input Output Remapping Table (IORT) 64716fc326aSPrem Mallappa * Conforms to "IO Remapping Table System Software on ARM Platforms", 64816fc326aSPrem Mallappa * Document number: ARM DEN 0049B, October 2015 64916fc326aSPrem Mallappa */ 65016fc326aSPrem Mallappa 65116fc326aSPrem Mallappa struct AcpiIortTable { 65216fc326aSPrem Mallappa ACPI_TABLE_HEADER_DEF /* ACPI common table header */ 65316fc326aSPrem Mallappa uint32_t node_count; 65416fc326aSPrem Mallappa uint32_t node_offset; 65516fc326aSPrem Mallappa uint32_t reserved; 65616fc326aSPrem Mallappa } QEMU_PACKED; 65716fc326aSPrem Mallappa typedef struct AcpiIortTable AcpiIortTable; 65816fc326aSPrem Mallappa 65916fc326aSPrem Mallappa /* 66016fc326aSPrem Mallappa * IORT node types 66116fc326aSPrem Mallappa */ 66216fc326aSPrem Mallappa 66316fc326aSPrem Mallappa #define ACPI_IORT_NODE_HEADER_DEF /* Node format common fields */ \ 66416fc326aSPrem Mallappa uint8_t type; \ 66516fc326aSPrem Mallappa uint16_t length; \ 66616fc326aSPrem Mallappa uint8_t revision; \ 66716fc326aSPrem Mallappa uint32_t reserved; \ 66816fc326aSPrem Mallappa uint32_t mapping_count; \ 66916fc326aSPrem Mallappa uint32_t mapping_offset; 67016fc326aSPrem Mallappa 67116fc326aSPrem Mallappa /* Values for node Type above */ 67216fc326aSPrem Mallappa enum { 67316fc326aSPrem Mallappa ACPI_IORT_NODE_ITS_GROUP = 0x00, 67416fc326aSPrem Mallappa ACPI_IORT_NODE_NAMED_COMPONENT = 0x01, 67516fc326aSPrem Mallappa ACPI_IORT_NODE_PCI_ROOT_COMPLEX = 0x02, 67616fc326aSPrem Mallappa ACPI_IORT_NODE_SMMU = 0x03, 67716fc326aSPrem Mallappa ACPI_IORT_NODE_SMMU_V3 = 0x04 67816fc326aSPrem Mallappa }; 67916fc326aSPrem Mallappa 68016fc326aSPrem Mallappa struct AcpiIortIdMapping { 68116fc326aSPrem Mallappa uint32_t input_base; 68216fc326aSPrem Mallappa uint32_t id_count; 68316fc326aSPrem Mallappa uint32_t output_base; 68416fc326aSPrem Mallappa uint32_t output_reference; 68516fc326aSPrem Mallappa uint32_t flags; 68616fc326aSPrem Mallappa } QEMU_PACKED; 68716fc326aSPrem Mallappa typedef struct AcpiIortIdMapping AcpiIortIdMapping; 68816fc326aSPrem Mallappa 68916fc326aSPrem Mallappa struct AcpiIortMemoryAccess { 69016fc326aSPrem Mallappa uint32_t cache_coherency; 69116fc326aSPrem Mallappa uint8_t hints; 69216fc326aSPrem Mallappa uint16_t reserved; 69316fc326aSPrem Mallappa uint8_t memory_flags; 69416fc326aSPrem Mallappa } QEMU_PACKED; 69516fc326aSPrem Mallappa typedef struct AcpiIortMemoryAccess AcpiIortMemoryAccess; 69616fc326aSPrem Mallappa 69716fc326aSPrem Mallappa struct AcpiIortItsGroup { 69816fc326aSPrem Mallappa ACPI_IORT_NODE_HEADER_DEF 69916fc326aSPrem Mallappa uint32_t its_count; 70016fc326aSPrem Mallappa uint32_t identifiers[0]; 70116fc326aSPrem Mallappa } QEMU_PACKED; 70216fc326aSPrem Mallappa typedef struct AcpiIortItsGroup AcpiIortItsGroup; 70316fc326aSPrem Mallappa 70416fc326aSPrem Mallappa struct AcpiIortRC { 70516fc326aSPrem Mallappa ACPI_IORT_NODE_HEADER_DEF 70616fc326aSPrem Mallappa AcpiIortMemoryAccess memory_properties; 70716fc326aSPrem Mallappa uint32_t ats_attribute; 70816fc326aSPrem Mallappa uint32_t pci_segment_number; 70916fc326aSPrem Mallappa AcpiIortIdMapping id_mapping_array[0]; 71016fc326aSPrem Mallappa } QEMU_PACKED; 71116fc326aSPrem Mallappa typedef struct AcpiIortRC AcpiIortRC; 71216fc326aSPrem Mallappa 71372c194f7SMichael S. Tsirkin #endif 714