177fc6f5eSLluís Vilanova /* 277fc6f5eSLluís Vilanova * Generic intermediate code generation. 377fc6f5eSLluís Vilanova * 477fc6f5eSLluís Vilanova * Copyright (C) 2016-2017 Lluís Vilanova <vilanova@ac.upc.edu> 577fc6f5eSLluís Vilanova * 677fc6f5eSLluís Vilanova * This work is licensed under the terms of the GNU GPL, version 2 or later. 777fc6f5eSLluís Vilanova * See the COPYING file in the top-level directory. 877fc6f5eSLluís Vilanova */ 977fc6f5eSLluís Vilanova 1077fc6f5eSLluís Vilanova #ifndef EXEC__TRANSLATOR_H 1177fc6f5eSLluís Vilanova #define EXEC__TRANSLATOR_H 1277fc6f5eSLluís Vilanova 13bb2e0039SLluís Vilanova /* 14bb2e0039SLluís Vilanova * Include this header from a target-specific file, and add a 15bb2e0039SLluís Vilanova * 16bb2e0039SLluís Vilanova * DisasContextBase base; 17bb2e0039SLluís Vilanova * 18bb2e0039SLluís Vilanova * member in your target-specific DisasContext. 19bb2e0039SLluís Vilanova */ 20bb2e0039SLluís Vilanova 21bb2e0039SLluís Vilanova 22409c1a0bSEmilio G. Cota #include "qemu/bswap.h" 23bb2e0039SLluís Vilanova #include "exec/exec-all.h" 24409c1a0bSEmilio G. Cota #include "exec/cpu_ldst.h" 25f025692cSIlya Leoshkevich #include "exec/translate-all.h" 26bb2e0039SLluís Vilanova #include "tcg/tcg.h" 27bb2e0039SLluís Vilanova 28306c8721SRichard Henderson /** 29306c8721SRichard Henderson * gen_intermediate_code 30306c8721SRichard Henderson * @cpu: cpu context 31306c8721SRichard Henderson * @tb: translation block 32306c8721SRichard Henderson * @max_insns: max number of instructions to translate 33306c8721SRichard Henderson * @pc: guest virtual program counter address 34306c8721SRichard Henderson * @host_pc: host physical program counter address 35306c8721SRichard Henderson * 36306c8721SRichard Henderson * This function must be provided by the target, which should create 37306c8721SRichard Henderson * the target-specific DisasContext, and then invoke translator_loop. 38306c8721SRichard Henderson */ 39597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb, int *max_insns, 40306c8721SRichard Henderson target_ulong pc, void *host_pc); 41bb2e0039SLluís Vilanova 4277fc6f5eSLluís Vilanova /** 4377fc6f5eSLluís Vilanova * DisasJumpType: 4477fc6f5eSLluís Vilanova * @DISAS_NEXT: Next instruction in program order. 4577fc6f5eSLluís Vilanova * @DISAS_TOO_MANY: Too many instructions translated. 4677fc6f5eSLluís Vilanova * @DISAS_NORETURN: Following code is dead. 4777fc6f5eSLluís Vilanova * @DISAS_TARGET_*: Start of target-specific conditions. 4877fc6f5eSLluís Vilanova * 4977fc6f5eSLluís Vilanova * What instruction to disassemble next. 5077fc6f5eSLluís Vilanova */ 5177fc6f5eSLluís Vilanova typedef enum DisasJumpType { 5277fc6f5eSLluís Vilanova DISAS_NEXT, 5377fc6f5eSLluís Vilanova DISAS_TOO_MANY, 5477fc6f5eSLluís Vilanova DISAS_NORETURN, 5577fc6f5eSLluís Vilanova DISAS_TARGET_0, 5677fc6f5eSLluís Vilanova DISAS_TARGET_1, 5777fc6f5eSLluís Vilanova DISAS_TARGET_2, 5877fc6f5eSLluís Vilanova DISAS_TARGET_3, 5977fc6f5eSLluís Vilanova DISAS_TARGET_4, 6077fc6f5eSLluís Vilanova DISAS_TARGET_5, 6177fc6f5eSLluís Vilanova DISAS_TARGET_6, 6277fc6f5eSLluís Vilanova DISAS_TARGET_7, 6377fc6f5eSLluís Vilanova DISAS_TARGET_8, 6477fc6f5eSLluís Vilanova DISAS_TARGET_9, 6577fc6f5eSLluís Vilanova DISAS_TARGET_10, 6677fc6f5eSLluís Vilanova DISAS_TARGET_11, 6777fc6f5eSLluís Vilanova } DisasJumpType; 6877fc6f5eSLluís Vilanova 69bb2e0039SLluís Vilanova /** 70bb2e0039SLluís Vilanova * DisasContextBase: 71bb2e0039SLluís Vilanova * @tb: Translation block for this disassembly. 72bb2e0039SLluís Vilanova * @pc_first: Address of first guest instruction in this TB. 73bb2e0039SLluís Vilanova * @pc_next: Address of next guest instruction in this TB (current during 74bb2e0039SLluís Vilanova * disassembly). 75bb2e0039SLluís Vilanova * @is_jmp: What instruction to disassemble next. 76bb2e0039SLluís Vilanova * @num_insns: Number of translated instructions (including current). 77b542683dSEmilio G. Cota * @max_insns: Maximum number of instructions to be translated in this TB. 78bb2e0039SLluís Vilanova * @singlestep_enabled: "Hardware" single stepping enabled. 79bb2e0039SLluís Vilanova * 80bb2e0039SLluís Vilanova * Architecture-agnostic disassembly context. 81bb2e0039SLluís Vilanova */ 82bb2e0039SLluís Vilanova typedef struct DisasContextBase { 8350627f1bSRichard Henderson TranslationBlock *tb; 84bb2e0039SLluís Vilanova target_ulong pc_first; 85bb2e0039SLluís Vilanova target_ulong pc_next; 86bb2e0039SLluís Vilanova DisasJumpType is_jmp; 87b542683dSEmilio G. Cota int num_insns; 88b542683dSEmilio G. Cota int max_insns; 89bb2e0039SLluís Vilanova bool singlestep_enabled; 9050627f1bSRichard Henderson void *host_addr[2]; 91bb2e0039SLluís Vilanova } DisasContextBase; 92bb2e0039SLluís Vilanova 93bb2e0039SLluís Vilanova /** 94bb2e0039SLluís Vilanova * TranslatorOps: 95bb2e0039SLluís Vilanova * @init_disas_context: 96bb2e0039SLluís Vilanova * Initialize the target-specific portions of DisasContext struct. 97bb2e0039SLluís Vilanova * The generic DisasContextBase has already been initialized. 98bb2e0039SLluís Vilanova * 99bb2e0039SLluís Vilanova * @tb_start: 100bb2e0039SLluís Vilanova * Emit any code required before the start of the main loop, 101bb2e0039SLluís Vilanova * after the generic gen_tb_start(). 102bb2e0039SLluís Vilanova * 103bb2e0039SLluís Vilanova * @insn_start: 104bb2e0039SLluís Vilanova * Emit the tcg_gen_insn_start opcode. 105bb2e0039SLluís Vilanova * 106bb2e0039SLluís Vilanova * @translate_insn: 107bb2e0039SLluís Vilanova * Disassemble one instruction and set db->pc_next for the start 108bb2e0039SLluís Vilanova * of the following instruction. Set db->is_jmp as necessary to 109bb2e0039SLluís Vilanova * terminate the main loop. 110bb2e0039SLluís Vilanova * 111bb2e0039SLluís Vilanova * @tb_stop: 112bb2e0039SLluís Vilanova * Emit any opcodes required to exit the TB, based on db->is_jmp. 113bb2e0039SLluís Vilanova * 114bb2e0039SLluís Vilanova * @disas_log: 115bb2e0039SLluís Vilanova * Print instruction disassembly to log. 116bb2e0039SLluís Vilanova */ 117bb2e0039SLluís Vilanova typedef struct TranslatorOps { 118b542683dSEmilio G. Cota void (*init_disas_context)(DisasContextBase *db, CPUState *cpu); 119bb2e0039SLluís Vilanova void (*tb_start)(DisasContextBase *db, CPUState *cpu); 120bb2e0039SLluís Vilanova void (*insn_start)(DisasContextBase *db, CPUState *cpu); 121bb2e0039SLluís Vilanova void (*translate_insn)(DisasContextBase *db, CPUState *cpu); 122bb2e0039SLluís Vilanova void (*tb_stop)(DisasContextBase *db, CPUState *cpu); 1238eb806a7SRichard Henderson void (*disas_log)(const DisasContextBase *db, CPUState *cpu, FILE *f); 124bb2e0039SLluís Vilanova } TranslatorOps; 125bb2e0039SLluís Vilanova 126bb2e0039SLluís Vilanova /** 127bb2e0039SLluís Vilanova * translator_loop: 128bb2e0039SLluís Vilanova * @cpu: Target vCPU. 129bb2e0039SLluís Vilanova * @tb: Translation block. 1308b86d6d2SRichard Henderson * @max_insns: Maximum number of insns to translate. 131306c8721SRichard Henderson * @pc: guest virtual program counter address 132306c8721SRichard Henderson * @host_pc: host physical program counter address 133306c8721SRichard Henderson * @ops: Target-specific operations. 134306c8721SRichard Henderson * @db: Disassembly context. 135bb2e0039SLluís Vilanova * 136bb2e0039SLluís Vilanova * Generic translator loop. 137bb2e0039SLluís Vilanova * 138bb2e0039SLluís Vilanova * Translation will stop in the following cases (in order): 139bb2e0039SLluís Vilanova * - When is_jmp set by #TranslatorOps::breakpoint_check. 140bb2e0039SLluís Vilanova * - set to DISAS_TOO_MANY exits after translating one more insn 141bb2e0039SLluís Vilanova * - set to any other value than DISAS_NEXT exits immediately. 142bb2e0039SLluís Vilanova * - When is_jmp set by #TranslatorOps::translate_insn. 143bb2e0039SLluís Vilanova * - set to any value other than DISAS_NEXT exits immediately. 144bb2e0039SLluís Vilanova * - When the TCG operation buffer is full. 145bb2e0039SLluís Vilanova * - When single-stepping is enabled (system-wide or on the current vCPU). 146bb2e0039SLluís Vilanova * - When too many instructions have been translated. 147bb2e0039SLluís Vilanova */ 148597f9b2dSRichard Henderson void translator_loop(CPUState *cpu, TranslationBlock *tb, int *max_insns, 149306c8721SRichard Henderson target_ulong pc, void *host_pc, 150306c8721SRichard Henderson const TranslatorOps *ops, DisasContextBase *db); 151bb2e0039SLluís Vilanova 152d3a2a1d8SRichard Henderson /** 153d3a2a1d8SRichard Henderson * translator_use_goto_tb 154d3a2a1d8SRichard Henderson * @db: Disassembly context 155d3a2a1d8SRichard Henderson * @dest: target pc of the goto 156d3a2a1d8SRichard Henderson * 157d3a2a1d8SRichard Henderson * Return true if goto_tb is allowed between the current TB 158d3a2a1d8SRichard Henderson * and the destination PC. 159d3a2a1d8SRichard Henderson */ 160d3a2a1d8SRichard Henderson bool translator_use_goto_tb(DisasContextBase *db, target_ulong dest); 161d3a2a1d8SRichard Henderson 162dfd1b812SRichard Henderson /** 163dfd1b812SRichard Henderson * translator_io_start 164dfd1b812SRichard Henderson * @db: Disassembly context 165dfd1b812SRichard Henderson * 166dfd1b812SRichard Henderson * If icount is enabled, set cpu->can_to_io, adjust db->is_jmp to 167dfd1b812SRichard Henderson * DISAS_TOO_MANY if it is still DISAS_NEXT, and return true. 168dfd1b812SRichard Henderson * Otherwise return false. 169dfd1b812SRichard Henderson */ 170dfd1b812SRichard Henderson bool translator_io_start(DisasContextBase *db); 171dfd1b812SRichard Henderson 172409c1a0bSEmilio G. Cota /* 173409c1a0bSEmilio G. Cota * Translator Load Functions 174409c1a0bSEmilio G. Cota * 175a6d456dfSRichard Henderson * These are intended to replace the direct usage of the cpu_ld*_code 176a6d456dfSRichard Henderson * functions and are mandatory for front-ends that have been migrated 177a6d456dfSRichard Henderson * to the common translator_loop. These functions are only intended 178a6d456dfSRichard Henderson * to be called from the translation stage and should not be called 179a6d456dfSRichard Henderson * from helper functions. Those functions should be converted to encode 180a6d456dfSRichard Henderson * the relevant information at translation time. 181409c1a0bSEmilio G. Cota */ 182409c1a0bSEmilio G. Cota 18350627f1bSRichard Henderson uint8_t translator_ldub(CPUArchState *env, DisasContextBase *db, abi_ptr pc); 18450627f1bSRichard Henderson uint16_t translator_lduw(CPUArchState *env, DisasContextBase *db, abi_ptr pc); 18550627f1bSRichard Henderson uint32_t translator_ldl(CPUArchState *env, DisasContextBase *db, abi_ptr pc); 18650627f1bSRichard Henderson uint64_t translator_ldq(CPUArchState *env, DisasContextBase *db, abi_ptr pc); 18750627f1bSRichard Henderson 18850627f1bSRichard Henderson static inline uint16_t 18950627f1bSRichard Henderson translator_lduw_swap(CPUArchState *env, DisasContextBase *db, 19050627f1bSRichard Henderson abi_ptr pc, bool do_swap) 19150627f1bSRichard Henderson { 19250627f1bSRichard Henderson uint16_t ret = translator_lduw(env, db, pc); 19350627f1bSRichard Henderson if (do_swap) { 19450627f1bSRichard Henderson ret = bswap16(ret); 19550627f1bSRichard Henderson } 19650627f1bSRichard Henderson return ret; 197409c1a0bSEmilio G. Cota } 198409c1a0bSEmilio G. Cota 19950627f1bSRichard Henderson static inline uint32_t 20050627f1bSRichard Henderson translator_ldl_swap(CPUArchState *env, DisasContextBase *db, 20150627f1bSRichard Henderson abi_ptr pc, bool do_swap) 20250627f1bSRichard Henderson { 20350627f1bSRichard Henderson uint32_t ret = translator_ldl(env, db, pc); 20450627f1bSRichard Henderson if (do_swap) { 20550627f1bSRichard Henderson ret = bswap32(ret); 20650627f1bSRichard Henderson } 20750627f1bSRichard Henderson return ret; 20850627f1bSRichard Henderson } 209f025692cSIlya Leoshkevich 21050627f1bSRichard Henderson static inline uint64_t 21150627f1bSRichard Henderson translator_ldq_swap(CPUArchState *env, DisasContextBase *db, 21250627f1bSRichard Henderson abi_ptr pc, bool do_swap) 21350627f1bSRichard Henderson { 21450627f1bSRichard Henderson uint64_t ret = translator_ldq(env, db, pc); 21550627f1bSRichard Henderson if (do_swap) { 21650627f1bSRichard Henderson ret = bswap64(ret); 21750627f1bSRichard Henderson } 21850627f1bSRichard Henderson return ret; 21950627f1bSRichard Henderson } 220409c1a0bSEmilio G. Cota 2219fa97e04SAlex Bennée /** 2229fa97e04SAlex Bennée * translator_fake_ldb - fake instruction load 2239fa97e04SAlex Bennée * @insn8: byte of instruction 2249fa97e04SAlex Bennée * @pc: program counter of instruction 2259fa97e04SAlex Bennée * 2269fa97e04SAlex Bennée * This is a special case helper used where the instruction we are 2279fa97e04SAlex Bennée * about to translate comes from somewhere else (e.g. being 2289fa97e04SAlex Bennée * re-synthesised for s390x "ex"). It ensures we update other areas of 2299fa97e04SAlex Bennée * the translator with details of the executed instruction. 2309fa97e04SAlex Bennée */ 231*309e014dSRichard Henderson void translator_fake_ldb(uint8_t insn8, abi_ptr pc); 2329fa97e04SAlex Bennée 233f3b2b81bSIlya Leoshkevich /* 234f3b2b81bSIlya Leoshkevich * Return whether addr is on the same page as where disassembly started. 235f3b2b81bSIlya Leoshkevich * Translators can use this to enforce the rule that only single-insn 236f3b2b81bSIlya Leoshkevich * translation blocks are allowed to cross page boundaries. 237f3b2b81bSIlya Leoshkevich */ 238f3b2b81bSIlya Leoshkevich static inline bool is_same_page(const DisasContextBase *db, target_ulong addr) 239f3b2b81bSIlya Leoshkevich { 240f3b2b81bSIlya Leoshkevich return ((addr ^ db->pc_first) & TARGET_PAGE_MASK) == 0; 241f3b2b81bSIlya Leoshkevich } 242f3b2b81bSIlya Leoshkevich 24377fc6f5eSLluís Vilanova #endif /* EXEC__TRANSLATOR_H */ 244