xref: /qemu/include/exec/cpu-defs.h (revision 8ed558ec0cbcc29ecf490e93c54dd65d276e8e69)
1ab93bbe2Sbellard /*
2ab93bbe2Sbellard  * common defines for all CPUs
3ab93bbe2Sbellard  *
4ab93bbe2Sbellard  * Copyright (c) 2003 Fabrice Bellard
5ab93bbe2Sbellard  *
6ab93bbe2Sbellard  * This library is free software; you can redistribute it and/or
7ab93bbe2Sbellard  * modify it under the terms of the GNU Lesser General Public
8ab93bbe2Sbellard  * License as published by the Free Software Foundation; either
9d6ea4236SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
10ab93bbe2Sbellard  *
11ab93bbe2Sbellard  * This library is distributed in the hope that it will be useful,
12ab93bbe2Sbellard  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13ab93bbe2Sbellard  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14ab93bbe2Sbellard  * Lesser General Public License for more details.
15ab93bbe2Sbellard  *
16ab93bbe2Sbellard  * You should have received a copy of the GNU Lesser General Public
178167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18ab93bbe2Sbellard  */
19ab93bbe2Sbellard #ifndef CPU_DEFS_H
20ab93bbe2Sbellard #define CPU_DEFS_H
21ab93bbe2Sbellard 
2287ecb68bSpbrook #ifndef NEED_CPU_H
2387ecb68bSpbrook #error cpu.h included from common code
2487ecb68bSpbrook #endif
2587ecb68bSpbrook 
2687776ab7SPaolo Bonzini #include "qemu/host-utils.h"
2771aec354SEmilio G. Cota #include "qemu/thread.h"
28ce927ed9SAndreas Färber #ifndef CONFIG_USER_ONLY
29022c62cbSPaolo Bonzini #include "exec/hwaddr.h"
30ce927ed9SAndreas Färber #endif
31fadc1cbeSPeter Maydell #include "exec/memattrs.h"
322e5b09fdSMarkus Armbruster #include "hw/core/cpu.h"
33ab93bbe2Sbellard 
3474433bf0SRichard Henderson #include "cpu-param.h"
3574433bf0SRichard Henderson 
3635b66fc4Sbellard #ifndef TARGET_LONG_BITS
3774433bf0SRichard Henderson # error TARGET_LONG_BITS must be defined in cpu-param.h
3874433bf0SRichard Henderson #endif
3974433bf0SRichard Henderson #ifndef NB_MMU_MODES
4074433bf0SRichard Henderson # error NB_MMU_MODES must be defined in cpu-param.h
4174433bf0SRichard Henderson #endif
4274433bf0SRichard Henderson #ifndef TARGET_PHYS_ADDR_SPACE_BITS
4374433bf0SRichard Henderson # error TARGET_PHYS_ADDR_SPACE_BITS must be defined in cpu-param.h
4474433bf0SRichard Henderson #endif
4574433bf0SRichard Henderson #ifndef TARGET_VIRT_ADDR_SPACE_BITS
4674433bf0SRichard Henderson # error TARGET_VIRT_ADDR_SPACE_BITS must be defined in cpu-param.h
4774433bf0SRichard Henderson #endif
4874433bf0SRichard Henderson #ifndef TARGET_PAGE_BITS
4974433bf0SRichard Henderson # ifdef TARGET_PAGE_BITS_VARY
5074433bf0SRichard Henderson #  ifndef TARGET_PAGE_BITS_MIN
5174433bf0SRichard Henderson #   error TARGET_PAGE_BITS_MIN must be defined in cpu-param.h
5274433bf0SRichard Henderson #  endif
5374433bf0SRichard Henderson # else
5474433bf0SRichard Henderson #  error TARGET_PAGE_BITS must be defined in cpu-param.h
5574433bf0SRichard Henderson # endif
5635b66fc4Sbellard #endif
57*8ed558ecSRichard Henderson #ifndef TARGET_TB_PCREL
58*8ed558ecSRichard Henderson # define TARGET_TB_PCREL 0
59*8ed558ecSRichard Henderson #endif
6035b66fc4Sbellard 
6135b66fc4Sbellard #define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8)
6235b66fc4Sbellard 
63ab6d960fSbellard /* target_ulong is the type of a virtual address */
6435b66fc4Sbellard #if TARGET_LONG_SIZE == 4
656cfd9b52SPaolo Bonzini typedef int32_t target_long;
666cfd9b52SPaolo Bonzini typedef uint32_t target_ulong;
67c27004ecSbellard #define TARGET_FMT_lx "%08x"
68b62b461bSj_mayer #define TARGET_FMT_ld "%d"
6971c8b8fdSj_mayer #define TARGET_FMT_lu "%u"
7035b66fc4Sbellard #elif TARGET_LONG_SIZE == 8
716cfd9b52SPaolo Bonzini typedef int64_t target_long;
726cfd9b52SPaolo Bonzini typedef uint64_t target_ulong;
7326a76461Sbellard #define TARGET_FMT_lx "%016" PRIx64
74b62b461bSj_mayer #define TARGET_FMT_ld "%" PRId64
7571c8b8fdSj_mayer #define TARGET_FMT_lu "%" PRIu64
7635b66fc4Sbellard #else
7735b66fc4Sbellard #error TARGET_LONG_SIZE undefined
7835b66fc4Sbellard #endif
7935b66fc4Sbellard 
80b11ec7f2SYang Zhong #if !defined(CONFIG_USER_ONLY) && defined(CONFIG_TCG)
81a40ec84eSRichard Henderson 
8288e89a57SXin Tong /* use a fully associative victim tlb of 8 entries */
8388e89a57SXin Tong #define CPU_VTLB_SIZE 8
84ab93bbe2Sbellard 
85355b1943SPaul Brook #if HOST_LONG_BITS == 32 && TARGET_LONG_BITS == 32
86d656469fSbellard #define CPU_TLB_ENTRY_BITS 4
87d656469fSbellard #else
88d656469fSbellard #define CPU_TLB_ENTRY_BITS 5
89d656469fSbellard #endif
90d656469fSbellard 
9186e1eff8SEmilio G. Cota #define CPU_TLB_DYN_MIN_BITS 6
9286e1eff8SEmilio G. Cota #define CPU_TLB_DYN_DEFAULT_BITS 8
9386e1eff8SEmilio G. Cota 
9486e1eff8SEmilio G. Cota # if HOST_LONG_BITS == 32
9586e1eff8SEmilio G. Cota /* Make sure we do not require a double-word shift for the TLB load */
9686e1eff8SEmilio G. Cota #  define CPU_TLB_DYN_MAX_BITS (32 - TARGET_PAGE_BITS)
9786e1eff8SEmilio G. Cota # else /* HOST_LONG_BITS == 64 */
9886e1eff8SEmilio G. Cota /*
9986e1eff8SEmilio G. Cota  * Assuming TARGET_PAGE_BITS==12, with 2**22 entries we can cover 2**(22+12) ==
10086e1eff8SEmilio G. Cota  * 2**34 == 16G of address space. This is roughly what one would expect a
10186e1eff8SEmilio G. Cota  * TLB to cover in a modern (as of 2018) x86_64 CPU. For instance, Intel
10286e1eff8SEmilio G. Cota  * Skylake's Level-2 STLB has 16 1G entries.
10386e1eff8SEmilio G. Cota  * Also, make sure we do not size the TLB past the guest's address space.
10486e1eff8SEmilio G. Cota  */
105f9919116SEric Blake #  ifdef TARGET_PAGE_BITS_VARY
10686e1eff8SEmilio G. Cota #   define CPU_TLB_DYN_MAX_BITS                                  \
10786e1eff8SEmilio G. Cota     MIN(22, TARGET_VIRT_ADDR_SPACE_BITS - TARGET_PAGE_BITS)
108f9919116SEric Blake #  else
109f9919116SEric Blake #   define CPU_TLB_DYN_MAX_BITS                                  \
110f9919116SEric Blake     MIN_CONST(22, TARGET_VIRT_ADDR_SPACE_BITS - TARGET_PAGE_BITS)
111f9919116SEric Blake #  endif
11286e1eff8SEmilio G. Cota # endif
11386e1eff8SEmilio G. Cota 
11425d3ec58SRichard Henderson /* Minimalized TLB entry for use by TCG fast path. */
115ab93bbe2Sbellard typedef struct CPUTLBEntry {
1160f459d16Spbrook     /* bit TARGET_LONG_BITS to TARGET_PAGE_BITS : virtual address
1170f459d16Spbrook        bit TARGET_PAGE_BITS-1..4  : Nonzero for accesses that should not
1180f459d16Spbrook                                     go directly to ram.
119db8d7466Sbellard        bit 3                      : indicates that the entry is invalid
120db8d7466Sbellard        bit 2..0                   : zero
121db8d7466Sbellard     */
122b4a4b8d0SPeter Crosthwaite     union {
123b4a4b8d0SPeter Crosthwaite         struct {
12484b7b8e7Sbellard             target_ulong addr_read;
12584b7b8e7Sbellard             target_ulong addr_write;
12684b7b8e7Sbellard             target_ulong addr_code;
127355b1943SPaul Brook             /* Addend to virtual address to get host address.  IO accesses
128ee50add9Spbrook                use the corresponding iotlb value.  */
1293b2992e4SStefan Weil             uintptr_t addend;
130b4a4b8d0SPeter Crosthwaite         };
131d656469fSbellard         /* padding to get a power of two size */
132b4a4b8d0SPeter Crosthwaite         uint8_t dummy[1 << CPU_TLB_ENTRY_BITS];
133b4a4b8d0SPeter Crosthwaite     };
134ab93bbe2Sbellard } CPUTLBEntry;
135ab93bbe2Sbellard 
136e85ef538SRichard Henderson QEMU_BUILD_BUG_ON(sizeof(CPUTLBEntry) != (1 << CPU_TLB_ENTRY_BITS));
137355b1943SPaul Brook 
138ace41090SPeter Maydell /*
13925d3ec58SRichard Henderson  * The full TLB entry, which is not accessed by generated TCG code,
14025d3ec58SRichard Henderson  * so the layout is not as critical as that of CPUTLBEntry. This is
14125d3ec58SRichard Henderson  * also why we don't want to combine the two structs.
14225d3ec58SRichard Henderson  */
14325d3ec58SRichard Henderson typedef struct CPUTLBEntryFull {
14425d3ec58SRichard Henderson     /*
14525d3ec58SRichard Henderson      * @xlat_section contains:
146ace41090SPeter Maydell      *  - in the lower TARGET_PAGE_BITS, a physical section number
147ace41090SPeter Maydell      *  - with the lower TARGET_PAGE_BITS masked off, an offset which
148ace41090SPeter Maydell      *    must be added to the virtual address to obtain:
149ace41090SPeter Maydell      *     + the ram_addr_t of the target RAM (if the physical section
150ace41090SPeter Maydell      *       number is PHYS_SECTION_NOTDIRTY or PHYS_SECTION_ROM)
151ace41090SPeter Maydell      *     + the offset within the target MemoryRegion (otherwise)
152ace41090SPeter Maydell      */
15325d3ec58SRichard Henderson     hwaddr xlat_section;
15440473689SRichard Henderson 
15540473689SRichard Henderson     /*
15640473689SRichard Henderson      * @phys_addr contains the physical address in the address space
15740473689SRichard Henderson      * given by cpu_asidx_from_attrs(cpu, @attrs).
15840473689SRichard Henderson      */
15940473689SRichard Henderson     hwaddr phys_addr;
16040473689SRichard Henderson 
16140473689SRichard Henderson     /* @attrs contains the memory transaction attributes for the page. */
162fadc1cbeSPeter Maydell     MemTxAttrs attrs;
16340473689SRichard Henderson 
16440473689SRichard Henderson     /* @prot contains the complete protections for the page. */
16540473689SRichard Henderson     uint8_t prot;
16640473689SRichard Henderson 
16740473689SRichard Henderson     /* @lg_page_size contains the log2 of the page size. */
16840473689SRichard Henderson     uint8_t lg_page_size;
1698c6953cfSRichard Henderson 
1708c6953cfSRichard Henderson     /*
1718c6953cfSRichard Henderson      * Allow target-specific additions to this structure.
1728c6953cfSRichard Henderson      * This may be used to cache items from the guest cpu
1738c6953cfSRichard Henderson      * page tables for later use by the implementation.
1748c6953cfSRichard Henderson      */
1758c6953cfSRichard Henderson #ifdef TARGET_PAGE_ENTRY_EXTRA
1768c6953cfSRichard Henderson     TARGET_PAGE_ENTRY_EXTRA
1778c6953cfSRichard Henderson #endif
17825d3ec58SRichard Henderson } CPUTLBEntryFull;
179e469b22fSPeter Maydell 
180a40ec84eSRichard Henderson /*
181a40ec84eSRichard Henderson  * Data elements that are per MMU mode, minus the bits accessed by
182a40ec84eSRichard Henderson  * the TCG fast path.
183a40ec84eSRichard Henderson  */
1841308e026SRichard Henderson typedef struct CPUTLBDesc {
1851308e026SRichard Henderson     /*
1861308e026SRichard Henderson      * Describe a region covering all of the large pages allocated
1871308e026SRichard Henderson      * into the tlb.  When any page within this region is flushed,
1881308e026SRichard Henderson      * we must flush the entire tlb.  The region is matched if
1891308e026SRichard Henderson      * (addr & large_page_mask) == large_page_addr.
1901308e026SRichard Henderson      */
1911308e026SRichard Henderson     target_ulong large_page_addr;
1921308e026SRichard Henderson     target_ulong large_page_mask;
19379e42085SRichard Henderson     /* host time (in ns) at the beginning of the time window */
19479e42085SRichard Henderson     int64_t window_begin_ns;
19579e42085SRichard Henderson     /* maximum number of entries observed in the window */
19679e42085SRichard Henderson     size_t window_max_entries;
197a40ec84eSRichard Henderson     size_t n_used_entries;
198d5363e58SRichard Henderson     /* The next index to use in the tlb victim table.  */
199d5363e58SRichard Henderson     size_t vindex;
200a40ec84eSRichard Henderson     /* The tlb victim table, in two parts.  */
201a40ec84eSRichard Henderson     CPUTLBEntry vtable[CPU_VTLB_SIZE];
20225d3ec58SRichard Henderson     CPUTLBEntryFull vfulltlb[CPU_VTLB_SIZE];
20325d3ec58SRichard Henderson     CPUTLBEntryFull *fulltlb;
2041308e026SRichard Henderson } CPUTLBDesc;
2051308e026SRichard Henderson 
20653d28455SRichard Henderson /*
207a40ec84eSRichard Henderson  * Data elements that are per MMU mode, accessed by the fast path.
208269bd5d8SRichard Henderson  * The structure is aligned to aid loading the pair with one insn.
209a40ec84eSRichard Henderson  */
210a40ec84eSRichard Henderson typedef struct CPUTLBDescFast {
211a40ec84eSRichard Henderson     /* Contains (n_entries - 1) << CPU_TLB_ENTRY_BITS */
212a40ec84eSRichard Henderson     uintptr_t mask;
213a40ec84eSRichard Henderson     /* The array of tlb entries itself. */
214a40ec84eSRichard Henderson     CPUTLBEntry *table;
215269bd5d8SRichard Henderson } CPUTLBDescFast QEMU_ALIGNED(2 * sizeof(void *));
216a40ec84eSRichard Henderson 
217a40ec84eSRichard Henderson /*
21853d28455SRichard Henderson  * Data elements that are shared between all MMU modes.
21953d28455SRichard Henderson  */
22053d28455SRichard Henderson typedef struct CPUTLBCommon {
221a40ec84eSRichard Henderson     /* Serialize updates to f.table and d.vtable, and others as noted. */
22253d28455SRichard Henderson     QemuSpin lock;
22360a2ad7dSRichard Henderson     /*
2243d1523ceSRichard Henderson      * Within dirty, for each bit N, modifications have been made to
2253d1523ceSRichard Henderson      * mmu_idx N since the last time that mmu_idx was flushed.
2263d1523ceSRichard Henderson      * Protected by tlb_c.lock.
2273d1523ceSRichard Henderson      */
2283d1523ceSRichard Henderson     uint16_t dirty;
229e09de0a2SRichard Henderson     /*
230e09de0a2SRichard Henderson      * Statistics.  These are not lock protected, but are read and
231e09de0a2SRichard Henderson      * written atomically.  This allows the monitor to print a snapshot
232e09de0a2SRichard Henderson      * of the stats without interfering with the cpu.
233e09de0a2SRichard Henderson      */
234e09de0a2SRichard Henderson     size_t full_flush_count;
235e09de0a2SRichard Henderson     size_t part_flush_count;
236e09de0a2SRichard Henderson     size_t elide_flush_count;
23753d28455SRichard Henderson } CPUTLBCommon;
23853d28455SRichard Henderson 
23953d28455SRichard Henderson /*
240a40ec84eSRichard Henderson  * The entire softmmu tlb, for all MMU modes.
24153d28455SRichard Henderson  * The meaning of each of the MMU modes is defined in the target code.
242269bd5d8SRichard Henderson  * Since this is placed within CPUNegativeOffsetState, the smallest
243269bd5d8SRichard Henderson  * negative offsets are at the end of the struct.
24453d28455SRichard Henderson  */
245e6d86bedSEmilio G. Cota 
246a40ec84eSRichard Henderson typedef struct CPUTLB {
247a40ec84eSRichard Henderson     CPUTLBCommon c;
248269bd5d8SRichard Henderson     CPUTLBDesc d[NB_MMU_MODES];
249269bd5d8SRichard Henderson     CPUTLBDescFast f[NB_MMU_MODES];
250a40ec84eSRichard Henderson } CPUTLB;
251a40ec84eSRichard Henderson 
252269bd5d8SRichard Henderson /* This will be used by TCG backends to compute offsets.  */
253269bd5d8SRichard Henderson #define TLB_MASK_TABLE_OFS(IDX) \
254269bd5d8SRichard Henderson     ((int)offsetof(ArchCPU, neg.tlb.f[IDX]) - (int)offsetof(ArchCPU, env))
25520cb400dSPaul Brook 
25620cb400dSPaul Brook #else
25720cb400dSPaul Brook 
258269bd5d8SRichard Henderson typedef struct CPUTLB { } CPUTLB;
25920cb400dSPaul Brook 
260a40ec84eSRichard Henderson #endif  /* !CONFIG_USER_ONLY && CONFIG_TCG */
261a316d335Sbellard 
2625b146dc7SRichard Henderson /*
2631eb21c42SAlex Bennée  * This structure must be placed in ArchCPU immediately
2645b146dc7SRichard Henderson  * before CPUArchState, as a field named "neg".
2655b146dc7SRichard Henderson  */
2665b146dc7SRichard Henderson typedef struct CPUNegativeOffsetState {
267269bd5d8SRichard Henderson     CPUTLB tlb;
2685e140196SRichard Henderson     IcountDecr icount_decr;
2695b146dc7SRichard Henderson } CPUNegativeOffsetState;
2705b146dc7SRichard Henderson 
271ab93bbe2Sbellard #endif
272