xref: /qemu/include/accel/tcg/cpu-ops.h (revision f168808d7d100ed96c52c4438c4ddb557bd086bf)
178271684SClaudio Fontana /*
278271684SClaudio Fontana  * TCG CPU-specific operations
378271684SClaudio Fontana  *
478271684SClaudio Fontana  * Copyright 2021 SUSE LLC
578271684SClaudio Fontana  *
678271684SClaudio Fontana  * This work is licensed under the terms of the GNU GPL, version 2 or later.
778271684SClaudio Fontana  * See the COPYING file in the top-level directory.
878271684SClaudio Fontana  */
978271684SClaudio Fontana 
1078271684SClaudio Fontana #ifndef TCG_CPU_OPS_H
1178271684SClaudio Fontana #define TCG_CPU_OPS_H
1278271684SClaudio Fontana 
1376d07d32SPhilippe Mathieu-Daudé #include "exec/breakpoint.h"
1476d07d32SPhilippe Mathieu-Daudé #include "exec/hwaddr.h"
1576d07d32SPhilippe Mathieu-Daudé #include "exec/memattrs.h"
16*f168808dSRichard Henderson #include "exec/memop.h"
1776d07d32SPhilippe Mathieu-Daudé #include "exec/mmu-access-type.h"
1876d07d32SPhilippe Mathieu-Daudé #include "exec/vaddr.h"
1978271684SClaudio Fontana 
2078271684SClaudio Fontana struct TCGCPUOps {
2178271684SClaudio Fontana     /**
22669dcb60SMichael Tokarev      * @initialize: Initialize TCG state
2378271684SClaudio Fontana      *
2478271684SClaudio Fontana      * Called when the first CPU is realized.
2578271684SClaudio Fontana      */
2678271684SClaudio Fontana     void (*initialize)(void);
2778271684SClaudio Fontana     /**
2878271684SClaudio Fontana      * @synchronize_from_tb: Synchronize state from a TCG #TranslationBlock
2978271684SClaudio Fontana      *
3078271684SClaudio Fontana      * This is called when we abandon execution of a TB before starting it,
3178271684SClaudio Fontana      * and must set all parts of the CPU state which the previous TB in the
3278271684SClaudio Fontana      * chain may not have updated.
3378271684SClaudio Fontana      * By default, when this is NULL, a call is made to @set_pc(tb->pc).
3478271684SClaudio Fontana      *
3578271684SClaudio Fontana      * If more state needs to be restored, the target must implement a
3678271684SClaudio Fontana      * function to restore all the state, and register it here.
3778271684SClaudio Fontana      */
388349d2aeSRichard Henderson     void (*synchronize_from_tb)(CPUState *cpu, const TranslationBlock *tb);
39d2925689SRichard Henderson     /**
40d2925689SRichard Henderson      * @restore_state_to_opc: Synchronize state from INDEX_op_start_insn
41d2925689SRichard Henderson      *
42d2925689SRichard Henderson      * This is called when we unwind state in the middle of a TB,
43d2925689SRichard Henderson      * usually before raising an exception.  Set all part of the CPU
44d2925689SRichard Henderson      * state which are tracked insn-by-insn in the target-specific
45d2925689SRichard Henderson      * arguments to start_insn, passed as @data.
46d2925689SRichard Henderson      */
47d2925689SRichard Henderson     void (*restore_state_to_opc)(CPUState *cpu, const TranslationBlock *tb,
48d2925689SRichard Henderson                                  const uint64_t *data);
49d2925689SRichard Henderson 
5078271684SClaudio Fontana     /** @cpu_exec_enter: Callback for cpu_exec preparation */
5178271684SClaudio Fontana     void (*cpu_exec_enter)(CPUState *cpu);
5278271684SClaudio Fontana     /** @cpu_exec_exit: Callback for cpu_exec cleanup */
5378271684SClaudio Fontana     void (*cpu_exec_exit)(CPUState *cpu);
5478271684SClaudio Fontana     /** @debug_excp_handler: Callback for handling debug exceptions */
5578271684SClaudio Fontana     void (*debug_excp_handler)(CPUState *cpu);
5678271684SClaudio Fontana 
57fd3f7d24SAnton Johansson #ifdef CONFIG_USER_ONLY
5812096421SPhilippe Mathieu-Daudé     /**
5912096421SPhilippe Mathieu-Daudé      * @fake_user_interrupt: Callback for 'fake exception' handling.
6012096421SPhilippe Mathieu-Daudé      *
6112096421SPhilippe Mathieu-Daudé      * Simulate 'fake exception' which will be handled outside the
6212096421SPhilippe Mathieu-Daudé      * cpu execution loop (hack for x86 user mode).
6312096421SPhilippe Mathieu-Daudé      */
6412096421SPhilippe Mathieu-Daudé     void (*fake_user_interrupt)(CPUState *cpu);
65fd3f7d24SAnton Johansson 
6675fe97b4SPhilippe Mathieu-Daudé     /**
6775fe97b4SPhilippe Mathieu-Daudé      * record_sigsegv:
6875fe97b4SPhilippe Mathieu-Daudé      * @cpu: cpu context
6975fe97b4SPhilippe Mathieu-Daudé      * @addr: faulting guest address
7075fe97b4SPhilippe Mathieu-Daudé      * @access_type: access was read/write/execute
7175fe97b4SPhilippe Mathieu-Daudé      * @maperr: true for invalid page, false for permission fault
7275fe97b4SPhilippe Mathieu-Daudé      * @ra: host pc for unwinding
7375fe97b4SPhilippe Mathieu-Daudé      *
7475fe97b4SPhilippe Mathieu-Daudé      * We are about to raise SIGSEGV with si_code set for @maperr,
7575fe97b4SPhilippe Mathieu-Daudé      * and si_addr set for @addr.  Record anything further needed
7675fe97b4SPhilippe Mathieu-Daudé      * for the signal ucontext_t.
7775fe97b4SPhilippe Mathieu-Daudé      *
7875fe97b4SPhilippe Mathieu-Daudé      * If the emulated kernel does not provide anything to the signal
7975fe97b4SPhilippe Mathieu-Daudé      * handler with anything besides the user context registers, and
8075fe97b4SPhilippe Mathieu-Daudé      * the siginfo_t, then this hook need do nothing and may be omitted.
8175fe97b4SPhilippe Mathieu-Daudé      * Otherwise, record the data and return; the caller will raise
8275fe97b4SPhilippe Mathieu-Daudé      * the signal, unwind the cpu state, and return to the main loop.
8375fe97b4SPhilippe Mathieu-Daudé      *
8475fe97b4SPhilippe Mathieu-Daudé      * If it is simpler to re-use the sysemu tlb_fill code, @ra is provided
8575fe97b4SPhilippe Mathieu-Daudé      * so that a "normal" cpu exception can be raised.  In this case,
8675fe97b4SPhilippe Mathieu-Daudé      * the signal must be raised by the architecture cpu_loop.
8775fe97b4SPhilippe Mathieu-Daudé      */
8875fe97b4SPhilippe Mathieu-Daudé     void (*record_sigsegv)(CPUState *cpu, vaddr addr,
8975fe97b4SPhilippe Mathieu-Daudé                            MMUAccessType access_type,
9075fe97b4SPhilippe Mathieu-Daudé                            bool maperr, uintptr_t ra);
9175fe97b4SPhilippe Mathieu-Daudé     /**
9275fe97b4SPhilippe Mathieu-Daudé      * record_sigbus:
9375fe97b4SPhilippe Mathieu-Daudé      * @cpu: cpu context
9475fe97b4SPhilippe Mathieu-Daudé      * @addr: misaligned guest address
9575fe97b4SPhilippe Mathieu-Daudé      * @access_type: access was read/write/execute
9675fe97b4SPhilippe Mathieu-Daudé      * @ra: host pc for unwinding
9775fe97b4SPhilippe Mathieu-Daudé      *
9875fe97b4SPhilippe Mathieu-Daudé      * We are about to raise SIGBUS with si_code BUS_ADRALN,
9975fe97b4SPhilippe Mathieu-Daudé      * and si_addr set for @addr.  Record anything further needed
10075fe97b4SPhilippe Mathieu-Daudé      * for the signal ucontext_t.
10175fe97b4SPhilippe Mathieu-Daudé      *
10275fe97b4SPhilippe Mathieu-Daudé      * If the emulated kernel does not provide the signal handler with
10375fe97b4SPhilippe Mathieu-Daudé      * anything besides the user context registers, and the siginfo_t,
10475fe97b4SPhilippe Mathieu-Daudé      * then this hook need do nothing and may be omitted.
10575fe97b4SPhilippe Mathieu-Daudé      * Otherwise, record the data and return; the caller will raise
10675fe97b4SPhilippe Mathieu-Daudé      * the signal, unwind the cpu state, and return to the main loop.
10775fe97b4SPhilippe Mathieu-Daudé      *
10875fe97b4SPhilippe Mathieu-Daudé      * If it is simpler to re-use the sysemu do_unaligned_access code,
10975fe97b4SPhilippe Mathieu-Daudé      * @ra is provided so that a "normal" cpu exception can be raised.
11075fe97b4SPhilippe Mathieu-Daudé      * In this case, the signal must be raised by the architecture cpu_loop.
11175fe97b4SPhilippe Mathieu-Daudé      */
11275fe97b4SPhilippe Mathieu-Daudé     void (*record_sigbus)(CPUState *cpu, vaddr addr,
11375fe97b4SPhilippe Mathieu-Daudé                           MMUAccessType access_type, uintptr_t ra);
11475fe97b4SPhilippe Mathieu-Daudé #else
115b11cdf27SAnton Johansson     /** @do_interrupt: Callback for interrupt handling.  */
116b11cdf27SAnton Johansson     void (*do_interrupt)(CPUState *cpu);
11777c0fc4eSPhilippe Mathieu-Daudé     /** @cpu_exec_interrupt: Callback for processing interrupts in cpu_exec */
11877c0fc4eSPhilippe Mathieu-Daudé     bool (*cpu_exec_interrupt)(CPUState *cpu, int interrupt_request);
119408b2b3dSPeter Maydell     /**
120408b2b3dSPeter Maydell      * @cpu_exec_halt: Callback for handling halt in cpu_exec.
121408b2b3dSPeter Maydell      *
122408b2b3dSPeter Maydell      * The target CPU should do any special processing here that it needs
123408b2b3dSPeter Maydell      * to do when the CPU is in the halted state.
124408b2b3dSPeter Maydell      *
125408b2b3dSPeter Maydell      * Return true to indicate that the CPU should now leave halt, false
1260487c631SPeter Maydell      * if it should remain in the halted state. (This should generally
1270487c631SPeter Maydell      * be the same value that cpu_has_work() would return.)
128408b2b3dSPeter Maydell      *
1290487c631SPeter Maydell      * This method must be provided. If the target does not need to
1300487c631SPeter Maydell      * do anything special for halt, the same function used for its
1310487c631SPeter Maydell      * CPUClass::has_work method can be used here, as they have the
1320487c631SPeter Maydell      * same function signature.
133408b2b3dSPeter Maydell      */
134408b2b3dSPeter Maydell     bool (*cpu_exec_halt)(CPUState *cpu);
13578271684SClaudio Fontana     /**
136*f168808dSRichard Henderson      * @tlb_fill_align: Handle a softmmu tlb miss
137*f168808dSRichard Henderson      * @cpu: cpu context
138*f168808dSRichard Henderson      * @out: output page properties
139*f168808dSRichard Henderson      * @addr: virtual address
140*f168808dSRichard Henderson      * @access_type: read, write or execute
141*f168808dSRichard Henderson      * @mmu_idx: mmu context
142*f168808dSRichard Henderson      * @memop: memory operation for the access
143*f168808dSRichard Henderson      * @size: memory access size, or 0 for whole page
144*f168808dSRichard Henderson      * @probe: test only, no fault
145*f168808dSRichard Henderson      * @ra: host return address for exception unwind
146*f168808dSRichard Henderson      *
147*f168808dSRichard Henderson      * If the access is valid, fill in @out and return true.
148*f168808dSRichard Henderson      * Otherwise if probe is true, return false.
149*f168808dSRichard Henderson      * Otherwise raise an exception and do not return.
150*f168808dSRichard Henderson      *
151*f168808dSRichard Henderson      * The alignment check for the access is deferred to this hook,
152*f168808dSRichard Henderson      * so that the target can determine the priority of any alignment
153*f168808dSRichard Henderson      * fault with respect to other potential faults from paging.
154*f168808dSRichard Henderson      * Zero may be passed for @memop to skip any alignment check
155*f168808dSRichard Henderson      * for non-memory-access operations such as probing.
156*f168808dSRichard Henderson      */
157*f168808dSRichard Henderson     bool (*tlb_fill_align)(CPUState *cpu, CPUTLBEntryFull *out, vaddr addr,
158*f168808dSRichard Henderson                            MMUAccessType access_type, int mmu_idx,
159*f168808dSRichard Henderson                            MemOp memop, int size, bool probe, uintptr_t ra);
160*f168808dSRichard Henderson     /**
161eeca7dc5SRichard Henderson      * @tlb_fill: Handle a softmmu tlb miss
162eeca7dc5SRichard Henderson      *
163eeca7dc5SRichard Henderson      * If the access is valid, call tlb_set_page and return true;
164eeca7dc5SRichard Henderson      * if the access is invalid and probe is true, return false;
165eeca7dc5SRichard Henderson      * otherwise raise an exception and do not return.
166eeca7dc5SRichard Henderson      */
167eeca7dc5SRichard Henderson     bool (*tlb_fill)(CPUState *cpu, vaddr address, int size,
168eeca7dc5SRichard Henderson                      MMUAccessType access_type, int mmu_idx,
169eeca7dc5SRichard Henderson                      bool probe, uintptr_t retaddr);
170eeca7dc5SRichard Henderson     /**
17178271684SClaudio Fontana      * @do_transaction_failed: Callback for handling failed memory transactions
17278271684SClaudio Fontana      * (ie bus faults or external aborts; not MMU faults)
17378271684SClaudio Fontana      */
17478271684SClaudio Fontana     void (*do_transaction_failed)(CPUState *cpu, hwaddr physaddr, vaddr addr,
17578271684SClaudio Fontana                                   unsigned size, MMUAccessType access_type,
17678271684SClaudio Fontana                                   int mmu_idx, MemTxAttrs attrs,
17778271684SClaudio Fontana                                   MemTxResult response, uintptr_t retaddr);
17878271684SClaudio Fontana     /**
17978271684SClaudio Fontana      * @do_unaligned_access: Callback for unaligned access handling
180fa947a66SRichard Henderson      * The callback must exit via raising an exception.
18178271684SClaudio Fontana      */
1828905770bSMarc-André Lureau     G_NORETURN void (*do_unaligned_access)(CPUState *cpu, vaddr addr,
18378271684SClaudio Fontana                                            MMUAccessType access_type,
1848905770bSMarc-André Lureau                                            int mmu_idx, uintptr_t retaddr);
18578271684SClaudio Fontana 
18678271684SClaudio Fontana     /**
18778271684SClaudio Fontana      * @adjust_watchpoint_address: hack for cpu_check_watchpoint used by ARM
18878271684SClaudio Fontana      */
18978271684SClaudio Fontana     vaddr (*adjust_watchpoint_address)(CPUState *cpu, vaddr addr, int len);
19078271684SClaudio Fontana 
19178271684SClaudio Fontana     /**
19278271684SClaudio Fontana      * @debug_check_watchpoint: return true if the architectural
19378271684SClaudio Fontana      * watchpoint whose address has matched should really fire, used by ARM
194013577deSBin Meng      * and RISC-V
19578271684SClaudio Fontana      */
19678271684SClaudio Fontana     bool (*debug_check_watchpoint)(CPUState *cpu, CPUWatchpoint *wp);
19778271684SClaudio Fontana 
198d9bcb58aSRichard Henderson     /**
199e3f7c801SRichard Henderson      * @debug_check_breakpoint: return true if the architectural
200e3f7c801SRichard Henderson      * breakpoint whose PC has matched should really fire.
201e3f7c801SRichard Henderson      */
202e3f7c801SRichard Henderson     bool (*debug_check_breakpoint)(CPUState *cpu);
203e3f7c801SRichard Henderson 
204e3f7c801SRichard Henderson     /**
205d9bcb58aSRichard Henderson      * @io_recompile_replay_branch: Callback for cpu_io_recompile.
206d9bcb58aSRichard Henderson      *
207d9bcb58aSRichard Henderson      * The cpu has been stopped, and cpu_restore_state_from_tb has been
208d9bcb58aSRichard Henderson      * called.  If the faulting instruction is in a delay slot, and the
209d9bcb58aSRichard Henderson      * target architecture requires re-execution of the branch, then
210d9bcb58aSRichard Henderson      * adjust the cpu state as required and return true.
211d9bcb58aSRichard Henderson      */
212d9bcb58aSRichard Henderson     bool (*io_recompile_replay_branch)(CPUState *cpu,
213d9bcb58aSRichard Henderson                                        const TranslationBlock *tb);
2140fdc69b7SPhilippe Mathieu-Daudé     /**
2150fdc69b7SPhilippe Mathieu-Daudé      * @need_replay_interrupt: Return %true if @interrupt_request
2160fdc69b7SPhilippe Mathieu-Daudé      * needs to be recorded for replay purposes.
2170fdc69b7SPhilippe Mathieu-Daudé      */
2180fdc69b7SPhilippe Mathieu-Daudé     bool (*need_replay_interrupt)(int interrupt_request);
21975fe97b4SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */
22078271684SClaudio Fontana };
22178271684SClaudio Fontana 
2226eece7f5SPhilippe Mathieu-Daudé #if defined(CONFIG_USER_ONLY)
2236eece7f5SPhilippe Mathieu-Daudé 
2246eece7f5SPhilippe Mathieu-Daudé static inline void cpu_check_watchpoint(CPUState *cpu, vaddr addr, vaddr len,
2256eece7f5SPhilippe Mathieu-Daudé                                         MemTxAttrs atr, int fl, uintptr_t ra)
2266eece7f5SPhilippe Mathieu-Daudé {
2276eece7f5SPhilippe Mathieu-Daudé }
2286eece7f5SPhilippe Mathieu-Daudé 
2296eece7f5SPhilippe Mathieu-Daudé static inline int cpu_watchpoint_address_matches(CPUState *cpu,
2306eece7f5SPhilippe Mathieu-Daudé                                                  vaddr addr, vaddr len)
2316eece7f5SPhilippe Mathieu-Daudé {
2326eece7f5SPhilippe Mathieu-Daudé     return 0;
2336eece7f5SPhilippe Mathieu-Daudé }
2346eece7f5SPhilippe Mathieu-Daudé 
2356eece7f5SPhilippe Mathieu-Daudé #else
2366eece7f5SPhilippe Mathieu-Daudé 
2376eece7f5SPhilippe Mathieu-Daudé /**
2386eece7f5SPhilippe Mathieu-Daudé  * cpu_check_watchpoint:
2396eece7f5SPhilippe Mathieu-Daudé  * @cpu: cpu context
2406eece7f5SPhilippe Mathieu-Daudé  * @addr: guest virtual address
2416eece7f5SPhilippe Mathieu-Daudé  * @len: access length
2426eece7f5SPhilippe Mathieu-Daudé  * @attrs: memory access attributes
2436eece7f5SPhilippe Mathieu-Daudé  * @flags: watchpoint access type
2446eece7f5SPhilippe Mathieu-Daudé  * @ra: unwind return address
2456eece7f5SPhilippe Mathieu-Daudé  *
2466eece7f5SPhilippe Mathieu-Daudé  * Check for a watchpoint hit in [addr, addr+len) of the type
2476eece7f5SPhilippe Mathieu-Daudé  * specified by @flags.  Exit via exception with a hit.
2486eece7f5SPhilippe Mathieu-Daudé  */
2496eece7f5SPhilippe Mathieu-Daudé void cpu_check_watchpoint(CPUState *cpu, vaddr addr, vaddr len,
2506eece7f5SPhilippe Mathieu-Daudé                           MemTxAttrs attrs, int flags, uintptr_t ra);
2516eece7f5SPhilippe Mathieu-Daudé 
2526eece7f5SPhilippe Mathieu-Daudé /**
2536eece7f5SPhilippe Mathieu-Daudé  * cpu_watchpoint_address_matches:
2546eece7f5SPhilippe Mathieu-Daudé  * @cpu: cpu context
2556eece7f5SPhilippe Mathieu-Daudé  * @addr: guest virtual address
2566eece7f5SPhilippe Mathieu-Daudé  * @len: access length
2576eece7f5SPhilippe Mathieu-Daudé  *
2586eece7f5SPhilippe Mathieu-Daudé  * Return the watchpoint flags that apply to [addr, addr+len).
2596eece7f5SPhilippe Mathieu-Daudé  * If no watchpoint is registered for the range, the result is 0.
2606eece7f5SPhilippe Mathieu-Daudé  */
2616eece7f5SPhilippe Mathieu-Daudé int cpu_watchpoint_address_matches(CPUState *cpu, vaddr addr, vaddr len);
2626eece7f5SPhilippe Mathieu-Daudé 
2636eece7f5SPhilippe Mathieu-Daudé #endif
2646eece7f5SPhilippe Mathieu-Daudé 
26578271684SClaudio Fontana #endif /* TCG_CPU_OPS_H */
266