xref: /qemu/include/accel/tcg/cpu-ldst.h (revision f83bcecb1ffe25a18367409eaf4ba1453c835c48)
1f08b6170SPaolo Bonzini /*
2f08b6170SPaolo Bonzini  *  Software MMU support
3f08b6170SPaolo Bonzini  *
4f08b6170SPaolo Bonzini  * This library is free software; you can redistribute it and/or
5f08b6170SPaolo Bonzini  * modify it under the terms of the GNU Lesser General Public
6f08b6170SPaolo Bonzini  * License as published by the Free Software Foundation; either
7d6ea4236SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
8f08b6170SPaolo Bonzini  *
9f08b6170SPaolo Bonzini  * This library is distributed in the hope that it will be useful,
10f08b6170SPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11f08b6170SPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
12f08b6170SPaolo Bonzini  * Lesser General Public License for more details.
13f08b6170SPaolo Bonzini  *
14f08b6170SPaolo Bonzini  * You should have received a copy of the GNU Lesser General Public
15f08b6170SPaolo Bonzini  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
16f08b6170SPaolo Bonzini  *
17f08b6170SPaolo Bonzini  */
18f08b6170SPaolo Bonzini 
19f08b6170SPaolo Bonzini /*
20f08b6170SPaolo Bonzini  * Generate inline load/store functions for all MMU modes (typically
21f08b6170SPaolo Bonzini  * at least _user and _kernel) as well as _data versions, for all data
22f08b6170SPaolo Bonzini  * sizes.
23f08b6170SPaolo Bonzini  *
24f08b6170SPaolo Bonzini  * Used by target op helpers.
25f08b6170SPaolo Bonzini  *
26db5fd8d7SPeter Maydell  * The syntax for the accessors is:
27db5fd8d7SPeter Maydell  *
28b9e60257SRichard Henderson  * load:  cpu_ld{sign}{size}{end}_{mmusuffix}(env, ptr)
29b9e60257SRichard Henderson  *        cpu_ld{sign}{size}{end}_{mmusuffix}_ra(env, ptr, retaddr)
30b9e60257SRichard Henderson  *        cpu_ld{sign}{size}{end}_mmuidx_ra(env, ptr, mmu_idx, retaddr)
31f83bcecbSRichard Henderson  *        cpu_ld{sign}{size}{end}_mmu(env, ptr, oi, retaddr)
32db5fd8d7SPeter Maydell  *
33b9e60257SRichard Henderson  * store: cpu_st{size}{end}_{mmusuffix}(env, ptr, val)
34b9e60257SRichard Henderson  *        cpu_st{size}{end}_{mmusuffix}_ra(env, ptr, val, retaddr)
35b9e60257SRichard Henderson  *        cpu_st{size}{end}_mmuidx_ra(env, ptr, val, mmu_idx, retaddr)
36f83bcecbSRichard Henderson  *        cpu_st{size}{end}_mmu(env, ptr, val, oi, retaddr)
37db5fd8d7SPeter Maydell  *
38db5fd8d7SPeter Maydell  * sign is:
39db5fd8d7SPeter Maydell  * (empty): for 32 and 64 bit sizes
40db5fd8d7SPeter Maydell  *   u    : unsigned
41db5fd8d7SPeter Maydell  *   s    : signed
42db5fd8d7SPeter Maydell  *
43db5fd8d7SPeter Maydell  * size is:
44db5fd8d7SPeter Maydell  *   b: 8 bits
45db5fd8d7SPeter Maydell  *   w: 16 bits
46db5fd8d7SPeter Maydell  *   l: 32 bits
47db5fd8d7SPeter Maydell  *   q: 64 bits
48db5fd8d7SPeter Maydell  *
49b9e60257SRichard Henderson  * end is:
50b9e60257SRichard Henderson  * (empty): for target native endian, or for 8 bit access
51b9e60257SRichard Henderson  *     _be: for forced big endian
52b9e60257SRichard Henderson  *     _le: for forced little endian
53b9e60257SRichard Henderson  *
54f4e1bae2SRichard Henderson  * mmusuffix is one of the generic suffixes "data" or "code", or "mmuidx".
55f4e1bae2SRichard Henderson  * The "mmuidx" suffix carries an extra mmu_idx argument that specifies
56f4e1bae2SRichard Henderson  * the index to use; the "data" and "code" suffixes take the index from
57f4e1bae2SRichard Henderson  * cpu_mmu_index().
58f83bcecbSRichard Henderson  *
59f83bcecbSRichard Henderson  * The "mmu" suffix carries the full MemOpIdx, with both mmu_idx and the
60f83bcecbSRichard Henderson  * MemOp including alignment requirements.  The alignment will be enforced.
61f08b6170SPaolo Bonzini  */
62f08b6170SPaolo Bonzini #ifndef CPU_LDST_H
63f08b6170SPaolo Bonzini #define CPU_LDST_H
64f08b6170SPaolo Bonzini 
65f83bcecbSRichard Henderson #include "exec/memopidx.h"
66f83bcecbSRichard Henderson 
67c773828aSPaolo Bonzini #if defined(CONFIG_USER_ONLY)
683e23de15SLaurent Vivier /* sparc32plus has 64bit long but 32bit space address
693e23de15SLaurent Vivier  * this can make bad result with g2h() and h2g()
703e23de15SLaurent Vivier  */
713e23de15SLaurent Vivier #if TARGET_VIRT_ADDR_SPACE_BITS <= 32
723e23de15SLaurent Vivier typedef uint32_t abi_ptr;
733e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr "%x"
743e23de15SLaurent Vivier #else
753e23de15SLaurent Vivier typedef uint64_t abi_ptr;
763e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr "%"PRIx64
773e23de15SLaurent Vivier #endif
783e23de15SLaurent Vivier 
79141a56d8SRichard Henderson #ifndef TARGET_TAGGED_ADDRESSES
80141a56d8SRichard Henderson static inline abi_ptr cpu_untagged_addr(CPUState *cs, abi_ptr x)
81141a56d8SRichard Henderson {
82141a56d8SRichard Henderson     return x;
83141a56d8SRichard Henderson }
84141a56d8SRichard Henderson #endif
85141a56d8SRichard Henderson 
86c773828aSPaolo Bonzini /* All direct uses of g2h and h2g need to go away for usermode softmmu.  */
873e8f1628SRichard Henderson static inline void *g2h_untagged(abi_ptr x)
883e8f1628SRichard Henderson {
893e8f1628SRichard Henderson     return (void *)((uintptr_t)(x) + guest_base);
903e8f1628SRichard Henderson }
913e8f1628SRichard Henderson 
923e8f1628SRichard Henderson static inline void *g2h(CPUState *cs, abi_ptr x)
933e8f1628SRichard Henderson {
943e8f1628SRichard Henderson     return g2h_untagged(cpu_untagged_addr(cs, x));
953e8f1628SRichard Henderson }
96c773828aSPaolo Bonzini 
9746b12f46SRichard Henderson static inline bool guest_addr_valid_untagged(abi_ulong x)
98a78a6363SRichard Henderson {
99a78a6363SRichard Henderson     return x <= GUEST_ADDR_MAX;
100a78a6363SRichard Henderson }
101ebf9a363SMax Filippov 
10246b12f46SRichard Henderson static inline bool guest_range_valid_untagged(abi_ulong start, abi_ulong len)
103ebf9a363SMax Filippov {
104ebf9a363SMax Filippov     return len - 1 <= GUEST_ADDR_MAX && start <= GUEST_ADDR_MAX - len + 1;
105ebf9a363SMax Filippov }
106f08b6170SPaolo Bonzini 
10757096f29SRichard Henderson #define h2g_valid(x) \
10857096f29SRichard Henderson     (HOST_LONG_BITS <= TARGET_VIRT_ADDR_SPACE_BITS || \
10957096f29SRichard Henderson      (uintptr_t)(x) - guest_base <= GUEST_ADDR_MAX)
11057096f29SRichard Henderson 
111c773828aSPaolo Bonzini #define h2g_nocheck(x) ({ \
1129abf09ffSRichard Henderson     uintptr_t __ret = (uintptr_t)(x) - guest_base; \
1133e23de15SLaurent Vivier     (abi_ptr)__ret; \
114c773828aSPaolo Bonzini })
115c773828aSPaolo Bonzini 
116c773828aSPaolo Bonzini #define h2g(x) ({ \
117c773828aSPaolo Bonzini     /* Check if given address fits target address space */ \
118c773828aSPaolo Bonzini     assert(h2g_valid(x)); \
119c773828aSPaolo Bonzini     h2g_nocheck(x); \
120c773828aSPaolo Bonzini })
1213e23de15SLaurent Vivier #else
1223e23de15SLaurent Vivier typedef target_ulong abi_ptr;
1233e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr TARGET_ABI_FMT_lx
124c773828aSPaolo Bonzini #endif
125c773828aSPaolo Bonzini 
126ed4cfbcdSRichard Henderson uint32_t cpu_ldub_data(CPUArchState *env, abi_ptr ptr);
127ed4cfbcdSRichard Henderson int cpu_ldsb_data(CPUArchState *env, abi_ptr ptr);
128b9e60257SRichard Henderson uint32_t cpu_lduw_be_data(CPUArchState *env, abi_ptr ptr);
129b9e60257SRichard Henderson int cpu_ldsw_be_data(CPUArchState *env, abi_ptr ptr);
130b9e60257SRichard Henderson uint32_t cpu_ldl_be_data(CPUArchState *env, abi_ptr ptr);
131b9e60257SRichard Henderson uint64_t cpu_ldq_be_data(CPUArchState *env, abi_ptr ptr);
132b9e60257SRichard Henderson uint32_t cpu_lduw_le_data(CPUArchState *env, abi_ptr ptr);
133b9e60257SRichard Henderson int cpu_ldsw_le_data(CPUArchState *env, abi_ptr ptr);
134b9e60257SRichard Henderson uint32_t cpu_ldl_le_data(CPUArchState *env, abi_ptr ptr);
135b9e60257SRichard Henderson uint64_t cpu_ldq_le_data(CPUArchState *env, abi_ptr ptr);
136b9e60257SRichard Henderson 
137b9e60257SRichard Henderson uint32_t cpu_ldub_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
138b9e60257SRichard Henderson int cpu_ldsb_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
139b9e60257SRichard Henderson uint32_t cpu_lduw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
140b9e60257SRichard Henderson int cpu_ldsw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
141b9e60257SRichard Henderson uint32_t cpu_ldl_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
142b9e60257SRichard Henderson uint64_t cpu_ldq_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
143b9e60257SRichard Henderson uint32_t cpu_lduw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
144b9e60257SRichard Henderson int cpu_ldsw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
145b9e60257SRichard Henderson uint32_t cpu_ldl_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
146b9e60257SRichard Henderson uint64_t cpu_ldq_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
147c773828aSPaolo Bonzini 
148ed4cfbcdSRichard Henderson void cpu_stb_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
149b9e60257SRichard Henderson void cpu_stw_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
150b9e60257SRichard Henderson void cpu_stl_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
151b9e60257SRichard Henderson void cpu_stq_be_data(CPUArchState *env, abi_ptr ptr, uint64_t val);
152b9e60257SRichard Henderson void cpu_stw_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
153b9e60257SRichard Henderson void cpu_stl_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
154b9e60257SRichard Henderson void cpu_stq_le_data(CPUArchState *env, abi_ptr ptr, uint64_t val);
155c773828aSPaolo Bonzini 
156ed4cfbcdSRichard Henderson void cpu_stb_data_ra(CPUArchState *env, abi_ptr ptr,
157b9e60257SRichard Henderson                      uint32_t val, uintptr_t ra);
158b9e60257SRichard Henderson void cpu_stw_be_data_ra(CPUArchState *env, abi_ptr ptr,
159b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
160b9e60257SRichard Henderson void cpu_stl_be_data_ra(CPUArchState *env, abi_ptr ptr,
161b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
162b9e60257SRichard Henderson void cpu_stq_be_data_ra(CPUArchState *env, abi_ptr ptr,
163b9e60257SRichard Henderson                         uint64_t val, uintptr_t ra);
164b9e60257SRichard Henderson void cpu_stw_le_data_ra(CPUArchState *env, abi_ptr ptr,
165b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
166b9e60257SRichard Henderson void cpu_stl_le_data_ra(CPUArchState *env, abi_ptr ptr,
167b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
168b9e60257SRichard Henderson void cpu_stq_le_data_ra(CPUArchState *env, abi_ptr ptr,
169b9e60257SRichard Henderson                         uint64_t val, uintptr_t ra);
170c773828aSPaolo Bonzini 
171f83bcecbSRichard Henderson uint32_t cpu_ldub_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
172f83bcecbSRichard Henderson                             int mmu_idx, uintptr_t ra);
173f83bcecbSRichard Henderson int cpu_ldsb_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
174f83bcecbSRichard Henderson                        int mmu_idx, uintptr_t ra);
175f83bcecbSRichard Henderson uint32_t cpu_lduw_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
176f83bcecbSRichard Henderson                                int mmu_idx, uintptr_t ra);
177f83bcecbSRichard Henderson int cpu_ldsw_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
178f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
179f83bcecbSRichard Henderson uint32_t cpu_ldl_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
180f83bcecbSRichard Henderson                               int mmu_idx, uintptr_t ra);
181f83bcecbSRichard Henderson uint64_t cpu_ldq_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
182f83bcecbSRichard Henderson                               int mmu_idx, uintptr_t ra);
183f83bcecbSRichard Henderson uint32_t cpu_lduw_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
184f83bcecbSRichard Henderson                                int mmu_idx, uintptr_t ra);
185f83bcecbSRichard Henderson int cpu_ldsw_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
186f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
187f83bcecbSRichard Henderson uint32_t cpu_ldl_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
188f83bcecbSRichard Henderson                               int mmu_idx, uintptr_t ra);
189f83bcecbSRichard Henderson uint64_t cpu_ldq_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
190f83bcecbSRichard Henderson                               int mmu_idx, uintptr_t ra);
191f83bcecbSRichard Henderson 
192f83bcecbSRichard Henderson void cpu_stb_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val,
193f83bcecbSRichard Henderson                        int mmu_idx, uintptr_t ra);
194f83bcecbSRichard Henderson void cpu_stw_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val,
195f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
196f83bcecbSRichard Henderson void cpu_stl_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val,
197f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
198f83bcecbSRichard Henderson void cpu_stq_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint64_t val,
199f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
200f83bcecbSRichard Henderson void cpu_stw_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val,
201f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
202f83bcecbSRichard Henderson void cpu_stl_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val,
203f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
204f83bcecbSRichard Henderson void cpu_stq_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint64_t val,
205f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
206f83bcecbSRichard Henderson 
207f83bcecbSRichard Henderson uint8_t cpu_ldb_mmu(CPUArchState *env, abi_ptr ptr, MemOpIdx oi, uintptr_t ra);
208f83bcecbSRichard Henderson uint16_t cpu_ldw_be_mmu(CPUArchState *env, abi_ptr ptr,
209f83bcecbSRichard Henderson                         MemOpIdx oi, uintptr_t ra);
210f83bcecbSRichard Henderson uint32_t cpu_ldl_be_mmu(CPUArchState *env, abi_ptr ptr,
211f83bcecbSRichard Henderson                         MemOpIdx oi, uintptr_t ra);
212f83bcecbSRichard Henderson uint64_t cpu_ldq_be_mmu(CPUArchState *env, abi_ptr ptr,
213f83bcecbSRichard Henderson                         MemOpIdx oi, uintptr_t ra);
214f83bcecbSRichard Henderson uint16_t cpu_ldw_le_mmu(CPUArchState *env, abi_ptr ptr,
215f83bcecbSRichard Henderson                         MemOpIdx oi, uintptr_t ra);
216f83bcecbSRichard Henderson uint32_t cpu_ldl_le_mmu(CPUArchState *env, abi_ptr ptr,
217f83bcecbSRichard Henderson                         MemOpIdx oi, uintptr_t ra);
218f83bcecbSRichard Henderson uint64_t cpu_ldq_le_mmu(CPUArchState *env, abi_ptr ptr,
219f83bcecbSRichard Henderson                         MemOpIdx oi, uintptr_t ra);
220f83bcecbSRichard Henderson 
221f83bcecbSRichard Henderson void cpu_stb_mmu(CPUArchState *env, abi_ptr ptr, uint8_t val,
222f83bcecbSRichard Henderson                  MemOpIdx oi, uintptr_t ra);
223f83bcecbSRichard Henderson void cpu_stw_be_mmu(CPUArchState *env, abi_ptr ptr, uint16_t val,
224f83bcecbSRichard Henderson                     MemOpIdx oi, uintptr_t ra);
225f83bcecbSRichard Henderson void cpu_stl_be_mmu(CPUArchState *env, abi_ptr ptr, uint32_t val,
226f83bcecbSRichard Henderson                     MemOpIdx oi, uintptr_t ra);
227f83bcecbSRichard Henderson void cpu_stq_be_mmu(CPUArchState *env, abi_ptr ptr, uint64_t val,
228f83bcecbSRichard Henderson                     MemOpIdx oi, uintptr_t ra);
229f83bcecbSRichard Henderson void cpu_stw_le_mmu(CPUArchState *env, abi_ptr ptr, uint16_t val,
230f83bcecbSRichard Henderson                     MemOpIdx oi, uintptr_t ra);
231f83bcecbSRichard Henderson void cpu_stl_le_mmu(CPUArchState *env, abi_ptr ptr, uint32_t val,
232f83bcecbSRichard Henderson                     MemOpIdx oi, uintptr_t ra);
233f83bcecbSRichard Henderson void cpu_stq_le_mmu(CPUArchState *env, abi_ptr ptr, uint64_t val,
234f83bcecbSRichard Henderson                     MemOpIdx oi, uintptr_t ra);
235f83bcecbSRichard Henderson 
236cfe04a4bSRichard Henderson #if defined(CONFIG_USER_ONLY)
237cfe04a4bSRichard Henderson 
238cfe04a4bSRichard Henderson extern __thread uintptr_t helper_retaddr;
239cfe04a4bSRichard Henderson 
240cfe04a4bSRichard Henderson static inline void set_helper_retaddr(uintptr_t ra)
241cfe04a4bSRichard Henderson {
242cfe04a4bSRichard Henderson     helper_retaddr = ra;
243cfe04a4bSRichard Henderson     /*
244cfe04a4bSRichard Henderson      * Ensure that this write is visible to the SIGSEGV handler that
245cfe04a4bSRichard Henderson      * may be invoked due to a subsequent invalid memory operation.
246cfe04a4bSRichard Henderson      */
247cfe04a4bSRichard Henderson     signal_barrier();
248cfe04a4bSRichard Henderson }
249cfe04a4bSRichard Henderson 
250cfe04a4bSRichard Henderson static inline void clear_helper_retaddr(void)
251cfe04a4bSRichard Henderson {
252cfe04a4bSRichard Henderson     /*
253cfe04a4bSRichard Henderson      * Ensure that previous memory operations have succeeded before
254cfe04a4bSRichard Henderson      * removing the data visible to the signal handler.
255cfe04a4bSRichard Henderson      */
256cfe04a4bSRichard Henderson     signal_barrier();
257cfe04a4bSRichard Henderson     helper_retaddr = 0;
258cfe04a4bSRichard Henderson }
259cfe04a4bSRichard Henderson 
260c773828aSPaolo Bonzini #else
261c773828aSPaolo Bonzini 
262d03f1408SRichard Henderson /* Needed for TCG_OVERSIZED_GUEST */
263dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg.h"
264c773828aSPaolo Bonzini 
265403f290cSEmilio G. Cota static inline target_ulong tlb_addr_write(const CPUTLBEntry *entry)
266403f290cSEmilio G. Cota {
267403f290cSEmilio G. Cota #if TCG_OVERSIZED_GUEST
268403f290cSEmilio G. Cota     return entry->addr_write;
269403f290cSEmilio G. Cota #else
270d73415a3SStefan Hajnoczi     return qatomic_read(&entry->addr_write);
271403f290cSEmilio G. Cota #endif
272403f290cSEmilio G. Cota }
273403f290cSEmilio G. Cota 
27486e1eff8SEmilio G. Cota /* Find the TLB index corresponding to the mmu_idx + address pair.  */
27586e1eff8SEmilio G. Cota static inline uintptr_t tlb_index(CPUArchState *env, uintptr_t mmu_idx,
27686e1eff8SEmilio G. Cota                                   target_ulong addr)
27786e1eff8SEmilio G. Cota {
278a40ec84eSRichard Henderson     uintptr_t size_mask = env_tlb(env)->f[mmu_idx].mask >> CPU_TLB_ENTRY_BITS;
27986e1eff8SEmilio G. Cota 
28086e1eff8SEmilio G. Cota     return (addr >> TARGET_PAGE_BITS) & size_mask;
28186e1eff8SEmilio G. Cota }
28286e1eff8SEmilio G. Cota 
283383beda9SRichard Henderson /* Find the TLB entry corresponding to the mmu_idx + address pair.  */
284383beda9SRichard Henderson static inline CPUTLBEntry *tlb_entry(CPUArchState *env, uintptr_t mmu_idx,
285383beda9SRichard Henderson                                      target_ulong addr)
286383beda9SRichard Henderson {
287a40ec84eSRichard Henderson     return &env_tlb(env)->f[mmu_idx].table[tlb_index(env, mmu_idx, addr)];
288383beda9SRichard Henderson }
289383beda9SRichard Henderson 
290ed4cfbcdSRichard Henderson #endif /* defined(CONFIG_USER_ONLY) */
291ed4cfbcdSRichard Henderson 
292b9e60257SRichard Henderson #ifdef TARGET_WORDS_BIGENDIAN
293b9e60257SRichard Henderson # define cpu_lduw_data        cpu_lduw_be_data
294b9e60257SRichard Henderson # define cpu_ldsw_data        cpu_ldsw_be_data
295b9e60257SRichard Henderson # define cpu_ldl_data         cpu_ldl_be_data
296b9e60257SRichard Henderson # define cpu_ldq_data         cpu_ldq_be_data
297b9e60257SRichard Henderson # define cpu_lduw_data_ra     cpu_lduw_be_data_ra
298b9e60257SRichard Henderson # define cpu_ldsw_data_ra     cpu_ldsw_be_data_ra
299b9e60257SRichard Henderson # define cpu_ldl_data_ra      cpu_ldl_be_data_ra
300b9e60257SRichard Henderson # define cpu_ldq_data_ra      cpu_ldq_be_data_ra
301b9e60257SRichard Henderson # define cpu_lduw_mmuidx_ra   cpu_lduw_be_mmuidx_ra
302b9e60257SRichard Henderson # define cpu_ldsw_mmuidx_ra   cpu_ldsw_be_mmuidx_ra
303b9e60257SRichard Henderson # define cpu_ldl_mmuidx_ra    cpu_ldl_be_mmuidx_ra
304b9e60257SRichard Henderson # define cpu_ldq_mmuidx_ra    cpu_ldq_be_mmuidx_ra
305f83bcecbSRichard Henderson # define cpu_ldw_mmu          cpu_ldw_be_mmu
306f83bcecbSRichard Henderson # define cpu_ldl_mmu          cpu_ldl_be_mmu
307f83bcecbSRichard Henderson # define cpu_ldq_mmu          cpu_ldq_be_mmu
308b9e60257SRichard Henderson # define cpu_stw_data         cpu_stw_be_data
309b9e60257SRichard Henderson # define cpu_stl_data         cpu_stl_be_data
310b9e60257SRichard Henderson # define cpu_stq_data         cpu_stq_be_data
311b9e60257SRichard Henderson # define cpu_stw_data_ra      cpu_stw_be_data_ra
312b9e60257SRichard Henderson # define cpu_stl_data_ra      cpu_stl_be_data_ra
313b9e60257SRichard Henderson # define cpu_stq_data_ra      cpu_stq_be_data_ra
314b9e60257SRichard Henderson # define cpu_stw_mmuidx_ra    cpu_stw_be_mmuidx_ra
315b9e60257SRichard Henderson # define cpu_stl_mmuidx_ra    cpu_stl_be_mmuidx_ra
316b9e60257SRichard Henderson # define cpu_stq_mmuidx_ra    cpu_stq_be_mmuidx_ra
317f83bcecbSRichard Henderson # define cpu_stw_mmu          cpu_stw_be_mmu
318f83bcecbSRichard Henderson # define cpu_stl_mmu          cpu_stl_be_mmu
319f83bcecbSRichard Henderson # define cpu_stq_mmu          cpu_stq_be_mmu
320b9e60257SRichard Henderson #else
321b9e60257SRichard Henderson # define cpu_lduw_data        cpu_lduw_le_data
322b9e60257SRichard Henderson # define cpu_ldsw_data        cpu_ldsw_le_data
323b9e60257SRichard Henderson # define cpu_ldl_data         cpu_ldl_le_data
324b9e60257SRichard Henderson # define cpu_ldq_data         cpu_ldq_le_data
325b9e60257SRichard Henderson # define cpu_lduw_data_ra     cpu_lduw_le_data_ra
326b9e60257SRichard Henderson # define cpu_ldsw_data_ra     cpu_ldsw_le_data_ra
327b9e60257SRichard Henderson # define cpu_ldl_data_ra      cpu_ldl_le_data_ra
328b9e60257SRichard Henderson # define cpu_ldq_data_ra      cpu_ldq_le_data_ra
329b9e60257SRichard Henderson # define cpu_lduw_mmuidx_ra   cpu_lduw_le_mmuidx_ra
330b9e60257SRichard Henderson # define cpu_ldsw_mmuidx_ra   cpu_ldsw_le_mmuidx_ra
331b9e60257SRichard Henderson # define cpu_ldl_mmuidx_ra    cpu_ldl_le_mmuidx_ra
332b9e60257SRichard Henderson # define cpu_ldq_mmuidx_ra    cpu_ldq_le_mmuidx_ra
333f83bcecbSRichard Henderson # define cpu_ldw_mmu          cpu_ldw_le_mmu
334f83bcecbSRichard Henderson # define cpu_ldl_mmu          cpu_ldl_le_mmu
335f83bcecbSRichard Henderson # define cpu_ldq_mmu          cpu_ldq_le_mmu
336b9e60257SRichard Henderson # define cpu_stw_data         cpu_stw_le_data
337b9e60257SRichard Henderson # define cpu_stl_data         cpu_stl_le_data
338b9e60257SRichard Henderson # define cpu_stq_data         cpu_stq_le_data
339b9e60257SRichard Henderson # define cpu_stw_data_ra      cpu_stw_le_data_ra
340b9e60257SRichard Henderson # define cpu_stl_data_ra      cpu_stl_le_data_ra
341b9e60257SRichard Henderson # define cpu_stq_data_ra      cpu_stq_le_data_ra
342b9e60257SRichard Henderson # define cpu_stw_mmuidx_ra    cpu_stw_le_mmuidx_ra
343b9e60257SRichard Henderson # define cpu_stl_mmuidx_ra    cpu_stl_le_mmuidx_ra
344b9e60257SRichard Henderson # define cpu_stq_mmuidx_ra    cpu_stq_le_mmuidx_ra
345f83bcecbSRichard Henderson # define cpu_stw_mmu          cpu_stw_le_mmu
346f83bcecbSRichard Henderson # define cpu_stl_mmu          cpu_stl_le_mmu
347f83bcecbSRichard Henderson # define cpu_stq_mmu          cpu_stq_le_mmu
348b9e60257SRichard Henderson #endif
349b9e60257SRichard Henderson 
350fc4120a3SRichard Henderson uint32_t cpu_ldub_code(CPUArchState *env, abi_ptr addr);
351fc4120a3SRichard Henderson uint32_t cpu_lduw_code(CPUArchState *env, abi_ptr addr);
352fc4120a3SRichard Henderson uint32_t cpu_ldl_code(CPUArchState *env, abi_ptr addr);
353fc4120a3SRichard Henderson uint64_t cpu_ldq_code(CPUArchState *env, abi_ptr addr);
354c773828aSPaolo Bonzini 
355fc4120a3SRichard Henderson static inline int cpu_ldsb_code(CPUArchState *env, abi_ptr addr)
356fc4120a3SRichard Henderson {
357fc4120a3SRichard Henderson     return (int8_t)cpu_ldub_code(env, addr);
358fc4120a3SRichard Henderson }
359c773828aSPaolo Bonzini 
360fc4120a3SRichard Henderson static inline int cpu_ldsw_code(CPUArchState *env, abi_ptr addr)
361fc4120a3SRichard Henderson {
362fc4120a3SRichard Henderson     return (int16_t)cpu_lduw_code(env, addr);
363fc4120a3SRichard Henderson }
364c773828aSPaolo Bonzini 
365c773828aSPaolo Bonzini /**
366c773828aSPaolo Bonzini  * tlb_vaddr_to_host:
367c773828aSPaolo Bonzini  * @env: CPUArchState
368c773828aSPaolo Bonzini  * @addr: guest virtual address to look up
369c773828aSPaolo Bonzini  * @access_type: 0 for read, 1 for write, 2 for execute
370c773828aSPaolo Bonzini  * @mmu_idx: MMU index to use for lookup
371c773828aSPaolo Bonzini  *
372c773828aSPaolo Bonzini  * Look up the specified guest virtual index in the TCG softmmu TLB.
3734811e909SRichard Henderson  * If we can translate a host virtual address suitable for direct RAM
3744811e909SRichard Henderson  * access, without causing a guest exception, then return it.
3754811e909SRichard Henderson  * Otherwise (TLB entry is for an I/O access, guest software
3764811e909SRichard Henderson  * TLB fill required, etc) return NULL.
377c773828aSPaolo Bonzini  */
3784811e909SRichard Henderson #ifdef CONFIG_USER_ONLY
3793e23de15SLaurent Vivier static inline void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr,
3804811e909SRichard Henderson                                       MMUAccessType access_type, int mmu_idx)
381c773828aSPaolo Bonzini {
3823e8f1628SRichard Henderson     return g2h(env_cpu(env), addr);
3834811e909SRichard Henderson }
3842e83c496SAurelien Jarno #else
3854811e909SRichard Henderson void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr,
3864811e909SRichard Henderson                         MMUAccessType access_type, int mmu_idx);
3874811e909SRichard Henderson #endif
388c773828aSPaolo Bonzini 
389f08b6170SPaolo Bonzini #endif /* CPU_LDST_H */
390