xref: /qemu/include/accel/tcg/cpu-ldst.h (revision ed4cfbcd505290430bc7c064490ae310e729f623)
1f08b6170SPaolo Bonzini /*
2f08b6170SPaolo Bonzini  *  Software MMU support
3f08b6170SPaolo Bonzini  *
4f08b6170SPaolo Bonzini  * This library is free software; you can redistribute it and/or
5f08b6170SPaolo Bonzini  * modify it under the terms of the GNU Lesser General Public
6f08b6170SPaolo Bonzini  * License as published by the Free Software Foundation; either
7f08b6170SPaolo Bonzini  * version 2 of the License, or (at your option) any later version.
8f08b6170SPaolo Bonzini  *
9f08b6170SPaolo Bonzini  * This library is distributed in the hope that it will be useful,
10f08b6170SPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11f08b6170SPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
12f08b6170SPaolo Bonzini  * Lesser General Public License for more details.
13f08b6170SPaolo Bonzini  *
14f08b6170SPaolo Bonzini  * You should have received a copy of the GNU Lesser General Public
15f08b6170SPaolo Bonzini  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
16f08b6170SPaolo Bonzini  *
17f08b6170SPaolo Bonzini  */
18f08b6170SPaolo Bonzini 
19f08b6170SPaolo Bonzini /*
20f08b6170SPaolo Bonzini  * Generate inline load/store functions for all MMU modes (typically
21f08b6170SPaolo Bonzini  * at least _user and _kernel) as well as _data versions, for all data
22f08b6170SPaolo Bonzini  * sizes.
23f08b6170SPaolo Bonzini  *
24f08b6170SPaolo Bonzini  * Used by target op helpers.
25f08b6170SPaolo Bonzini  *
26db5fd8d7SPeter Maydell  * The syntax for the accessors is:
27db5fd8d7SPeter Maydell  *
28db5fd8d7SPeter Maydell  * load:  cpu_ld{sign}{size}_{mmusuffix}(env, ptr)
29f4e1bae2SRichard Henderson  *        cpu_ld{sign}{size}_{mmusuffix}_ra(env, ptr, retaddr)
30f4e1bae2SRichard Henderson  *        cpu_ld{sign}{size}_mmuidx_ra(env, ptr, mmu_idx, retaddr)
31db5fd8d7SPeter Maydell  *
32f4e1bae2SRichard Henderson  * store: cpu_st{size}_{mmusuffix}(env, ptr, val)
33f4e1bae2SRichard Henderson  *        cpu_st{size}_{mmusuffix}_ra(env, ptr, val, retaddr)
34f4e1bae2SRichard Henderson  *        cpu_st{size}_mmuidx_ra(env, ptr, val, mmu_idx, retaddr)
35db5fd8d7SPeter Maydell  *
36db5fd8d7SPeter Maydell  * sign is:
37db5fd8d7SPeter Maydell  * (empty): for 32 and 64 bit sizes
38db5fd8d7SPeter Maydell  *   u    : unsigned
39db5fd8d7SPeter Maydell  *   s    : signed
40db5fd8d7SPeter Maydell  *
41db5fd8d7SPeter Maydell  * size is:
42db5fd8d7SPeter Maydell  *   b: 8 bits
43db5fd8d7SPeter Maydell  *   w: 16 bits
44db5fd8d7SPeter Maydell  *   l: 32 bits
45db5fd8d7SPeter Maydell  *   q: 64 bits
46db5fd8d7SPeter Maydell  *
47f4e1bae2SRichard Henderson  * mmusuffix is one of the generic suffixes "data" or "code", or "mmuidx".
48f4e1bae2SRichard Henderson  * The "mmuidx" suffix carries an extra mmu_idx argument that specifies
49f4e1bae2SRichard Henderson  * the index to use; the "data" and "code" suffixes take the index from
50f4e1bae2SRichard Henderson  * cpu_mmu_index().
51f08b6170SPaolo Bonzini  */
52f08b6170SPaolo Bonzini #ifndef CPU_LDST_H
53f08b6170SPaolo Bonzini #define CPU_LDST_H
54f08b6170SPaolo Bonzini 
55c773828aSPaolo Bonzini #if defined(CONFIG_USER_ONLY)
563e23de15SLaurent Vivier /* sparc32plus has 64bit long but 32bit space address
573e23de15SLaurent Vivier  * this can make bad result with g2h() and h2g()
583e23de15SLaurent Vivier  */
593e23de15SLaurent Vivier #if TARGET_VIRT_ADDR_SPACE_BITS <= 32
603e23de15SLaurent Vivier typedef uint32_t abi_ptr;
613e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr "%x"
623e23de15SLaurent Vivier #else
633e23de15SLaurent Vivier typedef uint64_t abi_ptr;
643e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr "%"PRIx64
653e23de15SLaurent Vivier #endif
663e23de15SLaurent Vivier 
67c773828aSPaolo Bonzini /* All direct uses of g2h and h2g need to go away for usermode softmmu.  */
683e23de15SLaurent Vivier #define g2h(x) ((void *)((unsigned long)(abi_ptr)(x) + guest_base))
69c773828aSPaolo Bonzini 
700acd4ab8SRémi Denis-Courmont #if HOST_LONG_BITS <= TARGET_VIRT_ADDR_SPACE_BITS
710acd4ab8SRémi Denis-Courmont #define guest_addr_valid(x) (1)
720acd4ab8SRémi Denis-Courmont #else
73ebf9a363SMax Filippov #define guest_addr_valid(x) ((x) <= GUEST_ADDR_MAX)
740acd4ab8SRémi Denis-Courmont #endif
75ebf9a363SMax Filippov #define h2g_valid(x) guest_addr_valid((unsigned long)(x) - guest_base)
76ebf9a363SMax Filippov 
77ebf9a363SMax Filippov static inline int guest_range_valid(unsigned long start, unsigned long len)
78ebf9a363SMax Filippov {
79ebf9a363SMax Filippov     return len - 1 <= GUEST_ADDR_MAX && start <= GUEST_ADDR_MAX - len + 1;
80ebf9a363SMax Filippov }
81f08b6170SPaolo Bonzini 
82c773828aSPaolo Bonzini #define h2g_nocheck(x) ({ \
83b76f21a7SLaurent Vivier     unsigned long __ret = (unsigned long)(x) - guest_base; \
843e23de15SLaurent Vivier     (abi_ptr)__ret; \
85c773828aSPaolo Bonzini })
86c773828aSPaolo Bonzini 
87c773828aSPaolo Bonzini #define h2g(x) ({ \
88c773828aSPaolo Bonzini     /* Check if given address fits target address space */ \
89c773828aSPaolo Bonzini     assert(h2g_valid(x)); \
90c773828aSPaolo Bonzini     h2g_nocheck(x); \
91c773828aSPaolo Bonzini })
923e23de15SLaurent Vivier #else
933e23de15SLaurent Vivier typedef target_ulong abi_ptr;
943e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr TARGET_ABI_FMT_lx
95c773828aSPaolo Bonzini #endif
96c773828aSPaolo Bonzini 
97c773828aSPaolo Bonzini #if defined(CONFIG_USER_ONLY)
98c773828aSPaolo Bonzini 
99ec603b55SRichard Henderson extern __thread uintptr_t helper_retaddr;
100ec603b55SRichard Henderson 
10108b97f7fSRichard Henderson static inline void set_helper_retaddr(uintptr_t ra)
10208b97f7fSRichard Henderson {
10308b97f7fSRichard Henderson     helper_retaddr = ra;
10408b97f7fSRichard Henderson     /*
10508b97f7fSRichard Henderson      * Ensure that this write is visible to the SIGSEGV handler that
10608b97f7fSRichard Henderson      * may be invoked due to a subsequent invalid memory operation.
10708b97f7fSRichard Henderson      */
10808b97f7fSRichard Henderson     signal_barrier();
10908b97f7fSRichard Henderson }
11008b97f7fSRichard Henderson 
11108b97f7fSRichard Henderson static inline void clear_helper_retaddr(void)
11208b97f7fSRichard Henderson {
11308b97f7fSRichard Henderson     /*
11408b97f7fSRichard Henderson      * Ensure that previous memory operations have succeeded before
11508b97f7fSRichard Henderson      * removing the data visible to the signal handler.
11608b97f7fSRichard Henderson      */
11708b97f7fSRichard Henderson     signal_barrier();
11808b97f7fSRichard Henderson     helper_retaddr = 0;
11908b97f7fSRichard Henderson }
12008b97f7fSRichard Henderson 
1219220fe54SPeter Maydell /* In user-only mode we provide only the _code and _data accessors. */
122c773828aSPaolo Bonzini 
123ed4cfbcdSRichard Henderson uint32_t cpu_ldub_data(CPUArchState *env, abi_ptr ptr);
124ed4cfbcdSRichard Henderson uint32_t cpu_lduw_data(CPUArchState *env, abi_ptr ptr);
125ed4cfbcdSRichard Henderson uint32_t cpu_ldl_data(CPUArchState *env, abi_ptr ptr);
126ed4cfbcdSRichard Henderson uint64_t cpu_ldq_data(CPUArchState *env, abi_ptr ptr);
127ed4cfbcdSRichard Henderson int cpu_ldsb_data(CPUArchState *env, abi_ptr ptr);
128ed4cfbcdSRichard Henderson int cpu_ldsw_data(CPUArchState *env, abi_ptr ptr);
129c773828aSPaolo Bonzini 
130ed4cfbcdSRichard Henderson uint32_t cpu_ldub_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr);
131ed4cfbcdSRichard Henderson uint32_t cpu_lduw_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr);
132ed4cfbcdSRichard Henderson uint32_t cpu_ldl_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr);
133ed4cfbcdSRichard Henderson uint64_t cpu_ldq_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr);
134ed4cfbcdSRichard Henderson int cpu_ldsb_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr);
135ed4cfbcdSRichard Henderson int cpu_ldsw_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr);
136c773828aSPaolo Bonzini 
137ed4cfbcdSRichard Henderson void cpu_stb_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
138ed4cfbcdSRichard Henderson void cpu_stw_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
139ed4cfbcdSRichard Henderson void cpu_stl_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
140ed4cfbcdSRichard Henderson void cpu_stq_data(CPUArchState *env, abi_ptr ptr, uint64_t val);
141c773828aSPaolo Bonzini 
142ed4cfbcdSRichard Henderson void cpu_stb_data_ra(CPUArchState *env, abi_ptr ptr,
143ed4cfbcdSRichard Henderson                      uint32_t val, uintptr_t retaddr);
144ed4cfbcdSRichard Henderson void cpu_stw_data_ra(CPUArchState *env, abi_ptr ptr,
145ed4cfbcdSRichard Henderson                      uint32_t val, uintptr_t retaddr);
146ed4cfbcdSRichard Henderson void cpu_stl_data_ra(CPUArchState *env, abi_ptr ptr,
147ed4cfbcdSRichard Henderson                      uint32_t val, uintptr_t retaddr);
148ed4cfbcdSRichard Henderson void cpu_stq_data_ra(CPUArchState *env, abi_ptr ptr,
149ed4cfbcdSRichard Henderson                      uint64_t val, uintptr_t retaddr);
150c773828aSPaolo Bonzini 
151f4e1bae2SRichard Henderson /*
152f4e1bae2SRichard Henderson  * Provide the same *_mmuidx_ra interface as for softmmu.
153f4e1bae2SRichard Henderson  * The mmu_idx argument is ignored.
154f4e1bae2SRichard Henderson  */
155f4e1bae2SRichard Henderson 
156f4e1bae2SRichard Henderson static inline uint32_t cpu_ldub_mmuidx_ra(CPUArchState *env, abi_ptr addr,
157f4e1bae2SRichard Henderson                                           int mmu_idx, uintptr_t ra)
158f4e1bae2SRichard Henderson {
159f4e1bae2SRichard Henderson     return cpu_ldub_data_ra(env, addr, ra);
160f4e1bae2SRichard Henderson }
161f4e1bae2SRichard Henderson 
162f4e1bae2SRichard Henderson static inline uint32_t cpu_lduw_mmuidx_ra(CPUArchState *env, abi_ptr addr,
163f4e1bae2SRichard Henderson                                           int mmu_idx, uintptr_t ra)
164f4e1bae2SRichard Henderson {
165f4e1bae2SRichard Henderson     return cpu_lduw_data_ra(env, addr, ra);
166f4e1bae2SRichard Henderson }
167f4e1bae2SRichard Henderson 
168f4e1bae2SRichard Henderson static inline uint32_t cpu_ldl_mmuidx_ra(CPUArchState *env, abi_ptr addr,
169f4e1bae2SRichard Henderson                                          int mmu_idx, uintptr_t ra)
170f4e1bae2SRichard Henderson {
171f4e1bae2SRichard Henderson     return cpu_ldl_data_ra(env, addr, ra);
172f4e1bae2SRichard Henderson }
173f4e1bae2SRichard Henderson 
174f4e1bae2SRichard Henderson static inline uint64_t cpu_ldq_mmuidx_ra(CPUArchState *env, abi_ptr addr,
175f4e1bae2SRichard Henderson                                          int mmu_idx, uintptr_t ra)
176f4e1bae2SRichard Henderson {
177f4e1bae2SRichard Henderson     return cpu_ldq_data_ra(env, addr, ra);
178f4e1bae2SRichard Henderson }
179f4e1bae2SRichard Henderson 
180f4e1bae2SRichard Henderson static inline int cpu_ldsb_mmuidx_ra(CPUArchState *env, abi_ptr addr,
181f4e1bae2SRichard Henderson                                      int mmu_idx, uintptr_t ra)
182f4e1bae2SRichard Henderson {
183f4e1bae2SRichard Henderson     return cpu_ldsb_data_ra(env, addr, ra);
184f4e1bae2SRichard Henderson }
185f4e1bae2SRichard Henderson 
186f4e1bae2SRichard Henderson static inline int cpu_ldsw_mmuidx_ra(CPUArchState *env, abi_ptr addr,
187f4e1bae2SRichard Henderson                                      int mmu_idx, uintptr_t ra)
188f4e1bae2SRichard Henderson {
189f4e1bae2SRichard Henderson     return cpu_ldsw_data_ra(env, addr, ra);
190f4e1bae2SRichard Henderson }
191f4e1bae2SRichard Henderson 
192f4e1bae2SRichard Henderson static inline void cpu_stb_mmuidx_ra(CPUArchState *env, abi_ptr addr,
193f4e1bae2SRichard Henderson                                      uint32_t val, int mmu_idx, uintptr_t ra)
194f4e1bae2SRichard Henderson {
195f4e1bae2SRichard Henderson     cpu_stb_data_ra(env, addr, val, ra);
196f4e1bae2SRichard Henderson }
197f4e1bae2SRichard Henderson 
198f4e1bae2SRichard Henderson static inline void cpu_stw_mmuidx_ra(CPUArchState *env, abi_ptr addr,
199f4e1bae2SRichard Henderson                                      uint32_t val, int mmu_idx, uintptr_t ra)
200f4e1bae2SRichard Henderson {
201f4e1bae2SRichard Henderson     cpu_stw_data_ra(env, addr, val, ra);
202f4e1bae2SRichard Henderson }
203f4e1bae2SRichard Henderson 
204f4e1bae2SRichard Henderson static inline void cpu_stl_mmuidx_ra(CPUArchState *env, abi_ptr addr,
205f4e1bae2SRichard Henderson                                      uint32_t val, int mmu_idx, uintptr_t ra)
206f4e1bae2SRichard Henderson {
207f4e1bae2SRichard Henderson     cpu_stl_data_ra(env, addr, val, ra);
208f4e1bae2SRichard Henderson }
209f4e1bae2SRichard Henderson 
210f4e1bae2SRichard Henderson static inline void cpu_stq_mmuidx_ra(CPUArchState *env, abi_ptr addr,
211f4e1bae2SRichard Henderson                                      uint64_t val, int mmu_idx, uintptr_t ra)
212f4e1bae2SRichard Henderson {
213f4e1bae2SRichard Henderson     cpu_stq_data_ra(env, addr, val, ra);
214f4e1bae2SRichard Henderson }
215f4e1bae2SRichard Henderson 
216c773828aSPaolo Bonzini #else
217c773828aSPaolo Bonzini 
218d03f1408SRichard Henderson /* Needed for TCG_OVERSIZED_GUEST */
219c773828aSPaolo Bonzini #include "tcg.h"
220c773828aSPaolo Bonzini 
221403f290cSEmilio G. Cota static inline target_ulong tlb_addr_write(const CPUTLBEntry *entry)
222403f290cSEmilio G. Cota {
223403f290cSEmilio G. Cota #if TCG_OVERSIZED_GUEST
224403f290cSEmilio G. Cota     return entry->addr_write;
225403f290cSEmilio G. Cota #else
226403f290cSEmilio G. Cota     return atomic_read(&entry->addr_write);
227403f290cSEmilio G. Cota #endif
228403f290cSEmilio G. Cota }
229403f290cSEmilio G. Cota 
23086e1eff8SEmilio G. Cota /* Find the TLB index corresponding to the mmu_idx + address pair.  */
23186e1eff8SEmilio G. Cota static inline uintptr_t tlb_index(CPUArchState *env, uintptr_t mmu_idx,
23286e1eff8SEmilio G. Cota                                   target_ulong addr)
23386e1eff8SEmilio G. Cota {
234a40ec84eSRichard Henderson     uintptr_t size_mask = env_tlb(env)->f[mmu_idx].mask >> CPU_TLB_ENTRY_BITS;
23586e1eff8SEmilio G. Cota 
23686e1eff8SEmilio G. Cota     return (addr >> TARGET_PAGE_BITS) & size_mask;
23786e1eff8SEmilio G. Cota }
23886e1eff8SEmilio G. Cota 
23986e1eff8SEmilio G. Cota static inline size_t tlb_n_entries(CPUArchState *env, uintptr_t mmu_idx)
24086e1eff8SEmilio G. Cota {
241a40ec84eSRichard Henderson     return (env_tlb(env)->f[mmu_idx].mask >> CPU_TLB_ENTRY_BITS) + 1;
24286e1eff8SEmilio G. Cota }
24386e1eff8SEmilio G. Cota 
244383beda9SRichard Henderson /* Find the TLB entry corresponding to the mmu_idx + address pair.  */
245383beda9SRichard Henderson static inline CPUTLBEntry *tlb_entry(CPUArchState *env, uintptr_t mmu_idx,
246383beda9SRichard Henderson                                      target_ulong addr)
247383beda9SRichard Henderson {
248a40ec84eSRichard Henderson     return &env_tlb(env)->f[mmu_idx].table[tlb_index(env, mmu_idx, addr)];
249383beda9SRichard Henderson }
250383beda9SRichard Henderson 
251d03f1408SRichard Henderson uint32_t cpu_ldub_mmuidx_ra(CPUArchState *env, abi_ptr addr,
252d03f1408SRichard Henderson                             int mmu_idx, uintptr_t ra);
253d03f1408SRichard Henderson uint32_t cpu_lduw_mmuidx_ra(CPUArchState *env, abi_ptr addr,
254d03f1408SRichard Henderson                             int mmu_idx, uintptr_t ra);
255d03f1408SRichard Henderson uint32_t cpu_ldl_mmuidx_ra(CPUArchState *env, abi_ptr addr,
256d03f1408SRichard Henderson                            int mmu_idx, uintptr_t ra);
257d03f1408SRichard Henderson uint64_t cpu_ldq_mmuidx_ra(CPUArchState *env, abi_ptr addr,
258d03f1408SRichard Henderson                            int mmu_idx, uintptr_t ra);
259d03f1408SRichard Henderson 
260d03f1408SRichard Henderson int cpu_ldsb_mmuidx_ra(CPUArchState *env, abi_ptr addr,
261d03f1408SRichard Henderson                        int mmu_idx, uintptr_t ra);
262d03f1408SRichard Henderson int cpu_ldsw_mmuidx_ra(CPUArchState *env, abi_ptr addr,
263d03f1408SRichard Henderson                        int mmu_idx, uintptr_t ra);
264d03f1408SRichard Henderson 
265d03f1408SRichard Henderson void cpu_stb_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val,
266d03f1408SRichard Henderson                        int mmu_idx, uintptr_t retaddr);
267d03f1408SRichard Henderson void cpu_stw_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val,
268d03f1408SRichard Henderson                        int mmu_idx, uintptr_t retaddr);
269d03f1408SRichard Henderson void cpu_stl_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val,
270d03f1408SRichard Henderson                        int mmu_idx, uintptr_t retaddr);
271d03f1408SRichard Henderson void cpu_stq_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint64_t val,
272d03f1408SRichard Henderson                        int mmu_idx, uintptr_t retaddr);
273d03f1408SRichard Henderson 
274de5ee4a8SPeter Maydell #ifdef MMU_MODE0_SUFFIX
275c773828aSPaolo Bonzini #define CPU_MMU_INDEX 0
276c773828aSPaolo Bonzini #define MEMSUFFIX MMU_MODE0_SUFFIX
277c773828aSPaolo Bonzini #define DATA_SIZE 1
278c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
279c773828aSPaolo Bonzini 
280c773828aSPaolo Bonzini #define DATA_SIZE 2
281c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
282c773828aSPaolo Bonzini 
283c773828aSPaolo Bonzini #define DATA_SIZE 4
284c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
285c773828aSPaolo Bonzini 
286c773828aSPaolo Bonzini #define DATA_SIZE 8
287c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
288c773828aSPaolo Bonzini #undef CPU_MMU_INDEX
289c773828aSPaolo Bonzini #undef MEMSUFFIX
290de5ee4a8SPeter Maydell #endif
291c773828aSPaolo Bonzini 
292de5ee4a8SPeter Maydell #if (NB_MMU_MODES >= 2) && defined(MMU_MODE1_SUFFIX)
293c773828aSPaolo Bonzini #define CPU_MMU_INDEX 1
294c773828aSPaolo Bonzini #define MEMSUFFIX MMU_MODE1_SUFFIX
295c773828aSPaolo Bonzini #define DATA_SIZE 1
296c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
297c773828aSPaolo Bonzini 
298c773828aSPaolo Bonzini #define DATA_SIZE 2
299c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
300c773828aSPaolo Bonzini 
301c773828aSPaolo Bonzini #define DATA_SIZE 4
302c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
303c773828aSPaolo Bonzini 
304c773828aSPaolo Bonzini #define DATA_SIZE 8
305c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
306c773828aSPaolo Bonzini #undef CPU_MMU_INDEX
307c773828aSPaolo Bonzini #undef MEMSUFFIX
308de5ee4a8SPeter Maydell #endif
309c773828aSPaolo Bonzini 
310de5ee4a8SPeter Maydell #if (NB_MMU_MODES >= 3) && defined(MMU_MODE2_SUFFIX)
311c773828aSPaolo Bonzini 
312c773828aSPaolo Bonzini #define CPU_MMU_INDEX 2
313c773828aSPaolo Bonzini #define MEMSUFFIX MMU_MODE2_SUFFIX
314c773828aSPaolo Bonzini #define DATA_SIZE 1
315c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
316c773828aSPaolo Bonzini 
317c773828aSPaolo Bonzini #define DATA_SIZE 2
318c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
319c773828aSPaolo Bonzini 
320c773828aSPaolo Bonzini #define DATA_SIZE 4
321c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
322c773828aSPaolo Bonzini 
323c773828aSPaolo Bonzini #define DATA_SIZE 8
324c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
325c773828aSPaolo Bonzini #undef CPU_MMU_INDEX
326c773828aSPaolo Bonzini #undef MEMSUFFIX
327c773828aSPaolo Bonzini #endif /* (NB_MMU_MODES >= 3) */
328c773828aSPaolo Bonzini 
329de5ee4a8SPeter Maydell #if (NB_MMU_MODES >= 4) && defined(MMU_MODE3_SUFFIX)
330c773828aSPaolo Bonzini 
331c773828aSPaolo Bonzini #define CPU_MMU_INDEX 3
332c773828aSPaolo Bonzini #define MEMSUFFIX MMU_MODE3_SUFFIX
333c773828aSPaolo Bonzini #define DATA_SIZE 1
334c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
335c773828aSPaolo Bonzini 
336c773828aSPaolo Bonzini #define DATA_SIZE 2
337c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
338c773828aSPaolo Bonzini 
339c773828aSPaolo Bonzini #define DATA_SIZE 4
340c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
341c773828aSPaolo Bonzini 
342c773828aSPaolo Bonzini #define DATA_SIZE 8
343c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
344c773828aSPaolo Bonzini #undef CPU_MMU_INDEX
345c773828aSPaolo Bonzini #undef MEMSUFFIX
346c773828aSPaolo Bonzini #endif /* (NB_MMU_MODES >= 4) */
347c773828aSPaolo Bonzini 
348de5ee4a8SPeter Maydell #if (NB_MMU_MODES >= 5) && defined(MMU_MODE4_SUFFIX)
349c773828aSPaolo Bonzini 
350c773828aSPaolo Bonzini #define CPU_MMU_INDEX 4
351c773828aSPaolo Bonzini #define MEMSUFFIX MMU_MODE4_SUFFIX
352c773828aSPaolo Bonzini #define DATA_SIZE 1
353c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
354c773828aSPaolo Bonzini 
355c773828aSPaolo Bonzini #define DATA_SIZE 2
356c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
357c773828aSPaolo Bonzini 
358c773828aSPaolo Bonzini #define DATA_SIZE 4
359c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
360c773828aSPaolo Bonzini 
361c773828aSPaolo Bonzini #define DATA_SIZE 8
362c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
363c773828aSPaolo Bonzini #undef CPU_MMU_INDEX
364c773828aSPaolo Bonzini #undef MEMSUFFIX
365c773828aSPaolo Bonzini #endif /* (NB_MMU_MODES >= 5) */
366c773828aSPaolo Bonzini 
367de5ee4a8SPeter Maydell #if (NB_MMU_MODES >= 6) && defined(MMU_MODE5_SUFFIX)
368c773828aSPaolo Bonzini 
369c773828aSPaolo Bonzini #define CPU_MMU_INDEX 5
370c773828aSPaolo Bonzini #define MEMSUFFIX MMU_MODE5_SUFFIX
371c773828aSPaolo Bonzini #define DATA_SIZE 1
372c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
373c773828aSPaolo Bonzini 
374c773828aSPaolo Bonzini #define DATA_SIZE 2
375c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
376c773828aSPaolo Bonzini 
377c773828aSPaolo Bonzini #define DATA_SIZE 4
378c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
379c773828aSPaolo Bonzini 
380c773828aSPaolo Bonzini #define DATA_SIZE 8
381c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
382c773828aSPaolo Bonzini #undef CPU_MMU_INDEX
383c773828aSPaolo Bonzini #undef MEMSUFFIX
384c773828aSPaolo Bonzini #endif /* (NB_MMU_MODES >= 6) */
385c773828aSPaolo Bonzini 
3868f3ae2aeSPeter Maydell #if (NB_MMU_MODES >= 7) && defined(MMU_MODE6_SUFFIX)
3878f3ae2aeSPeter Maydell 
3888f3ae2aeSPeter Maydell #define CPU_MMU_INDEX 6
3898f3ae2aeSPeter Maydell #define MEMSUFFIX MMU_MODE6_SUFFIX
3908f3ae2aeSPeter Maydell #define DATA_SIZE 1
3918f3ae2aeSPeter Maydell #include "exec/cpu_ldst_template.h"
3928f3ae2aeSPeter Maydell 
3938f3ae2aeSPeter Maydell #define DATA_SIZE 2
3948f3ae2aeSPeter Maydell #include "exec/cpu_ldst_template.h"
3958f3ae2aeSPeter Maydell 
3968f3ae2aeSPeter Maydell #define DATA_SIZE 4
3978f3ae2aeSPeter Maydell #include "exec/cpu_ldst_template.h"
3988f3ae2aeSPeter Maydell 
3998f3ae2aeSPeter Maydell #define DATA_SIZE 8
4008f3ae2aeSPeter Maydell #include "exec/cpu_ldst_template.h"
4018f3ae2aeSPeter Maydell #undef CPU_MMU_INDEX
4028f3ae2aeSPeter Maydell #undef MEMSUFFIX
4038f3ae2aeSPeter Maydell #endif /* (NB_MMU_MODES >= 7) */
4048f3ae2aeSPeter Maydell 
4051de29aefSPaolo Bonzini #if (NB_MMU_MODES >= 8) && defined(MMU_MODE7_SUFFIX)
4061de29aefSPaolo Bonzini 
4071de29aefSPaolo Bonzini #define CPU_MMU_INDEX 7
4081de29aefSPaolo Bonzini #define MEMSUFFIX MMU_MODE7_SUFFIX
4091de29aefSPaolo Bonzini #define DATA_SIZE 1
4101de29aefSPaolo Bonzini #include "exec/cpu_ldst_template.h"
4111de29aefSPaolo Bonzini 
4121de29aefSPaolo Bonzini #define DATA_SIZE 2
4131de29aefSPaolo Bonzini #include "exec/cpu_ldst_template.h"
4141de29aefSPaolo Bonzini 
4151de29aefSPaolo Bonzini #define DATA_SIZE 4
4161de29aefSPaolo Bonzini #include "exec/cpu_ldst_template.h"
4171de29aefSPaolo Bonzini 
4181de29aefSPaolo Bonzini #define DATA_SIZE 8
4191de29aefSPaolo Bonzini #include "exec/cpu_ldst_template.h"
4201de29aefSPaolo Bonzini #undef CPU_MMU_INDEX
4211de29aefSPaolo Bonzini #undef MEMSUFFIX
4221de29aefSPaolo Bonzini #endif /* (NB_MMU_MODES >= 8) */
4231de29aefSPaolo Bonzini 
4241de29aefSPaolo Bonzini #if (NB_MMU_MODES >= 9) && defined(MMU_MODE8_SUFFIX)
4251de29aefSPaolo Bonzini 
4261de29aefSPaolo Bonzini #define CPU_MMU_INDEX 8
4271de29aefSPaolo Bonzini #define MEMSUFFIX MMU_MODE8_SUFFIX
4281de29aefSPaolo Bonzini #define DATA_SIZE 1
4291de29aefSPaolo Bonzini #include "exec/cpu_ldst_template.h"
4301de29aefSPaolo Bonzini 
4311de29aefSPaolo Bonzini #define DATA_SIZE 2
4321de29aefSPaolo Bonzini #include "exec/cpu_ldst_template.h"
4331de29aefSPaolo Bonzini 
4341de29aefSPaolo Bonzini #define DATA_SIZE 4
4351de29aefSPaolo Bonzini #include "exec/cpu_ldst_template.h"
4361de29aefSPaolo Bonzini 
4371de29aefSPaolo Bonzini #define DATA_SIZE 8
4381de29aefSPaolo Bonzini #include "exec/cpu_ldst_template.h"
4391de29aefSPaolo Bonzini #undef CPU_MMU_INDEX
4401de29aefSPaolo Bonzini #undef MEMSUFFIX
4411de29aefSPaolo Bonzini #endif /* (NB_MMU_MODES >= 9) */
4421de29aefSPaolo Bonzini 
4431de29aefSPaolo Bonzini #if (NB_MMU_MODES >= 10) && defined(MMU_MODE9_SUFFIX)
4441de29aefSPaolo Bonzini 
4451de29aefSPaolo Bonzini #define CPU_MMU_INDEX 9
4461de29aefSPaolo Bonzini #define MEMSUFFIX MMU_MODE9_SUFFIX
4471de29aefSPaolo Bonzini #define DATA_SIZE 1
4481de29aefSPaolo Bonzini #include "exec/cpu_ldst_template.h"
4491de29aefSPaolo Bonzini 
4501de29aefSPaolo Bonzini #define DATA_SIZE 2
4511de29aefSPaolo Bonzini #include "exec/cpu_ldst_template.h"
4521de29aefSPaolo Bonzini 
4531de29aefSPaolo Bonzini #define DATA_SIZE 4
4541de29aefSPaolo Bonzini #include "exec/cpu_ldst_template.h"
4551de29aefSPaolo Bonzini 
4561de29aefSPaolo Bonzini #define DATA_SIZE 8
4571de29aefSPaolo Bonzini #include "exec/cpu_ldst_template.h"
4581de29aefSPaolo Bonzini #undef CPU_MMU_INDEX
4591de29aefSPaolo Bonzini #undef MEMSUFFIX
4601de29aefSPaolo Bonzini #endif /* (NB_MMU_MODES >= 10) */
4611de29aefSPaolo Bonzini 
4621de29aefSPaolo Bonzini #if (NB_MMU_MODES >= 11) && defined(MMU_MODE10_SUFFIX)
4631de29aefSPaolo Bonzini 
4641de29aefSPaolo Bonzini #define CPU_MMU_INDEX 10
4651de29aefSPaolo Bonzini #define MEMSUFFIX MMU_MODE10_SUFFIX
4661de29aefSPaolo Bonzini #define DATA_SIZE 1
4671de29aefSPaolo Bonzini #include "exec/cpu_ldst_template.h"
4681de29aefSPaolo Bonzini 
4691de29aefSPaolo Bonzini #define DATA_SIZE 2
4701de29aefSPaolo Bonzini #include "exec/cpu_ldst_template.h"
4711de29aefSPaolo Bonzini 
4721de29aefSPaolo Bonzini #define DATA_SIZE 4
4731de29aefSPaolo Bonzini #include "exec/cpu_ldst_template.h"
4741de29aefSPaolo Bonzini 
4751de29aefSPaolo Bonzini #define DATA_SIZE 8
4761de29aefSPaolo Bonzini #include "exec/cpu_ldst_template.h"
4771de29aefSPaolo Bonzini #undef CPU_MMU_INDEX
4781de29aefSPaolo Bonzini #undef MEMSUFFIX
4791de29aefSPaolo Bonzini #endif /* (NB_MMU_MODES >= 11) */
4801de29aefSPaolo Bonzini 
4811de29aefSPaolo Bonzini #if (NB_MMU_MODES >= 12) && defined(MMU_MODE11_SUFFIX)
4821de29aefSPaolo Bonzini 
4831de29aefSPaolo Bonzini #define CPU_MMU_INDEX 11
4841de29aefSPaolo Bonzini #define MEMSUFFIX MMU_MODE11_SUFFIX
4851de29aefSPaolo Bonzini #define DATA_SIZE 1
4861de29aefSPaolo Bonzini #include "exec/cpu_ldst_template.h"
4871de29aefSPaolo Bonzini 
4881de29aefSPaolo Bonzini #define DATA_SIZE 2
4891de29aefSPaolo Bonzini #include "exec/cpu_ldst_template.h"
4901de29aefSPaolo Bonzini 
4911de29aefSPaolo Bonzini #define DATA_SIZE 4
4921de29aefSPaolo Bonzini #include "exec/cpu_ldst_template.h"
4931de29aefSPaolo Bonzini 
4941de29aefSPaolo Bonzini #define DATA_SIZE 8
4951de29aefSPaolo Bonzini #include "exec/cpu_ldst_template.h"
4961de29aefSPaolo Bonzini #undef CPU_MMU_INDEX
4971de29aefSPaolo Bonzini #undef MEMSUFFIX
4981de29aefSPaolo Bonzini #endif /* (NB_MMU_MODES >= 12) */
4991de29aefSPaolo Bonzini 
5001de29aefSPaolo Bonzini #if (NB_MMU_MODES > 12)
5011de29aefSPaolo Bonzini #error "NB_MMU_MODES > 12 is not supported for now"
5021de29aefSPaolo Bonzini #endif /* (NB_MMU_MODES > 12) */
503c773828aSPaolo Bonzini 
504c773828aSPaolo Bonzini /* these access are slower, they must be as rare as possible */
50597ed5ccdSBenjamin Herrenschmidt #define CPU_MMU_INDEX (cpu_mmu_index(env, false))
506c773828aSPaolo Bonzini #define MEMSUFFIX _data
507c773828aSPaolo Bonzini #define DATA_SIZE 1
508c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
509c773828aSPaolo Bonzini 
510c773828aSPaolo Bonzini #define DATA_SIZE 2
511c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
512c773828aSPaolo Bonzini 
513c773828aSPaolo Bonzini #define DATA_SIZE 4
514c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
515c773828aSPaolo Bonzini 
516c773828aSPaolo Bonzini #define DATA_SIZE 8
517c773828aSPaolo Bonzini #include "exec/cpu_ldst_template.h"
518c773828aSPaolo Bonzini #undef CPU_MMU_INDEX
519c773828aSPaolo Bonzini #undef MEMSUFFIX
520c773828aSPaolo Bonzini 
521ed4cfbcdSRichard Henderson #endif /* defined(CONFIG_USER_ONLY) */
522ed4cfbcdSRichard Henderson 
523fc4120a3SRichard Henderson uint32_t cpu_ldub_code(CPUArchState *env, abi_ptr addr);
524fc4120a3SRichard Henderson uint32_t cpu_lduw_code(CPUArchState *env, abi_ptr addr);
525fc4120a3SRichard Henderson uint32_t cpu_ldl_code(CPUArchState *env, abi_ptr addr);
526fc4120a3SRichard Henderson uint64_t cpu_ldq_code(CPUArchState *env, abi_ptr addr);
527c773828aSPaolo Bonzini 
528fc4120a3SRichard Henderson static inline int cpu_ldsb_code(CPUArchState *env, abi_ptr addr)
529fc4120a3SRichard Henderson {
530fc4120a3SRichard Henderson     return (int8_t)cpu_ldub_code(env, addr);
531fc4120a3SRichard Henderson }
532c773828aSPaolo Bonzini 
533fc4120a3SRichard Henderson static inline int cpu_ldsw_code(CPUArchState *env, abi_ptr addr)
534fc4120a3SRichard Henderson {
535fc4120a3SRichard Henderson     return (int16_t)cpu_lduw_code(env, addr);
536fc4120a3SRichard Henderson }
537c773828aSPaolo Bonzini 
538c773828aSPaolo Bonzini /**
539c773828aSPaolo Bonzini  * tlb_vaddr_to_host:
540c773828aSPaolo Bonzini  * @env: CPUArchState
541c773828aSPaolo Bonzini  * @addr: guest virtual address to look up
542c773828aSPaolo Bonzini  * @access_type: 0 for read, 1 for write, 2 for execute
543c773828aSPaolo Bonzini  * @mmu_idx: MMU index to use for lookup
544c773828aSPaolo Bonzini  *
545c773828aSPaolo Bonzini  * Look up the specified guest virtual index in the TCG softmmu TLB.
5464811e909SRichard Henderson  * If we can translate a host virtual address suitable for direct RAM
5474811e909SRichard Henderson  * access, without causing a guest exception, then return it.
5484811e909SRichard Henderson  * Otherwise (TLB entry is for an I/O access, guest software
5494811e909SRichard Henderson  * TLB fill required, etc) return NULL.
550c773828aSPaolo Bonzini  */
5514811e909SRichard Henderson #ifdef CONFIG_USER_ONLY
5523e23de15SLaurent Vivier static inline void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr,
5534811e909SRichard Henderson                                       MMUAccessType access_type, int mmu_idx)
554c773828aSPaolo Bonzini {
555c2a85316SBobby Bingham     return g2h(addr);
5564811e909SRichard Henderson }
5572e83c496SAurelien Jarno #else
5584811e909SRichard Henderson void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr,
5594811e909SRichard Henderson                         MMUAccessType access_type, int mmu_idx);
5604811e909SRichard Henderson #endif
561c773828aSPaolo Bonzini 
562f08b6170SPaolo Bonzini #endif /* CPU_LDST_H */
563