1f08b6170SPaolo Bonzini /* 2f08b6170SPaolo Bonzini * Software MMU support 3f08b6170SPaolo Bonzini * 4f08b6170SPaolo Bonzini * This library is free software; you can redistribute it and/or 5f08b6170SPaolo Bonzini * modify it under the terms of the GNU Lesser General Public 6f08b6170SPaolo Bonzini * License as published by the Free Software Foundation; either 7f08b6170SPaolo Bonzini * version 2 of the License, or (at your option) any later version. 8f08b6170SPaolo Bonzini * 9f08b6170SPaolo Bonzini * This library is distributed in the hope that it will be useful, 10f08b6170SPaolo Bonzini * but WITHOUT ANY WARRANTY; without even the implied warranty of 11f08b6170SPaolo Bonzini * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 12f08b6170SPaolo Bonzini * Lesser General Public License for more details. 13f08b6170SPaolo Bonzini * 14f08b6170SPaolo Bonzini * You should have received a copy of the GNU Lesser General Public 15f08b6170SPaolo Bonzini * License along with this library; if not, see <http://www.gnu.org/licenses/>. 16f08b6170SPaolo Bonzini * 17f08b6170SPaolo Bonzini */ 18f08b6170SPaolo Bonzini 19f08b6170SPaolo Bonzini /* 20f08b6170SPaolo Bonzini * Generate inline load/store functions for all MMU modes (typically 21f08b6170SPaolo Bonzini * at least _user and _kernel) as well as _data versions, for all data 22f08b6170SPaolo Bonzini * sizes. 23f08b6170SPaolo Bonzini * 24f08b6170SPaolo Bonzini * Used by target op helpers. 25f08b6170SPaolo Bonzini * 26db5fd8d7SPeter Maydell * The syntax for the accessors is: 27db5fd8d7SPeter Maydell * 28db5fd8d7SPeter Maydell * load: cpu_ld{sign}{size}_{mmusuffix}(env, ptr) 29f4e1bae2SRichard Henderson * cpu_ld{sign}{size}_{mmusuffix}_ra(env, ptr, retaddr) 30f4e1bae2SRichard Henderson * cpu_ld{sign}{size}_mmuidx_ra(env, ptr, mmu_idx, retaddr) 31db5fd8d7SPeter Maydell * 32f4e1bae2SRichard Henderson * store: cpu_st{size}_{mmusuffix}(env, ptr, val) 33f4e1bae2SRichard Henderson * cpu_st{size}_{mmusuffix}_ra(env, ptr, val, retaddr) 34f4e1bae2SRichard Henderson * cpu_st{size}_mmuidx_ra(env, ptr, val, mmu_idx, retaddr) 35db5fd8d7SPeter Maydell * 36db5fd8d7SPeter Maydell * sign is: 37db5fd8d7SPeter Maydell * (empty): for 32 and 64 bit sizes 38db5fd8d7SPeter Maydell * u : unsigned 39db5fd8d7SPeter Maydell * s : signed 40db5fd8d7SPeter Maydell * 41db5fd8d7SPeter Maydell * size is: 42db5fd8d7SPeter Maydell * b: 8 bits 43db5fd8d7SPeter Maydell * w: 16 bits 44db5fd8d7SPeter Maydell * l: 32 bits 45db5fd8d7SPeter Maydell * q: 64 bits 46db5fd8d7SPeter Maydell * 47f4e1bae2SRichard Henderson * mmusuffix is one of the generic suffixes "data" or "code", or "mmuidx". 48f4e1bae2SRichard Henderson * The "mmuidx" suffix carries an extra mmu_idx argument that specifies 49f4e1bae2SRichard Henderson * the index to use; the "data" and "code" suffixes take the index from 50f4e1bae2SRichard Henderson * cpu_mmu_index(). 51f08b6170SPaolo Bonzini */ 52f08b6170SPaolo Bonzini #ifndef CPU_LDST_H 53f08b6170SPaolo Bonzini #define CPU_LDST_H 54f08b6170SPaolo Bonzini 55c773828aSPaolo Bonzini #if defined(CONFIG_USER_ONLY) 563e23de15SLaurent Vivier /* sparc32plus has 64bit long but 32bit space address 573e23de15SLaurent Vivier * this can make bad result with g2h() and h2g() 583e23de15SLaurent Vivier */ 593e23de15SLaurent Vivier #if TARGET_VIRT_ADDR_SPACE_BITS <= 32 603e23de15SLaurent Vivier typedef uint32_t abi_ptr; 613e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr "%x" 623e23de15SLaurent Vivier #else 633e23de15SLaurent Vivier typedef uint64_t abi_ptr; 643e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr "%"PRIx64 653e23de15SLaurent Vivier #endif 663e23de15SLaurent Vivier 67c773828aSPaolo Bonzini /* All direct uses of g2h and h2g need to go away for usermode softmmu. */ 683e23de15SLaurent Vivier #define g2h(x) ((void *)((unsigned long)(abi_ptr)(x) + guest_base)) 69c773828aSPaolo Bonzini 700acd4ab8SRémi Denis-Courmont #if HOST_LONG_BITS <= TARGET_VIRT_ADDR_SPACE_BITS 710acd4ab8SRémi Denis-Courmont #define guest_addr_valid(x) (1) 720acd4ab8SRémi Denis-Courmont #else 73ebf9a363SMax Filippov #define guest_addr_valid(x) ((x) <= GUEST_ADDR_MAX) 740acd4ab8SRémi Denis-Courmont #endif 75ebf9a363SMax Filippov #define h2g_valid(x) guest_addr_valid((unsigned long)(x) - guest_base) 76ebf9a363SMax Filippov 77ebf9a363SMax Filippov static inline int guest_range_valid(unsigned long start, unsigned long len) 78ebf9a363SMax Filippov { 79ebf9a363SMax Filippov return len - 1 <= GUEST_ADDR_MAX && start <= GUEST_ADDR_MAX - len + 1; 80ebf9a363SMax Filippov } 81f08b6170SPaolo Bonzini 82c773828aSPaolo Bonzini #define h2g_nocheck(x) ({ \ 83b76f21a7SLaurent Vivier unsigned long __ret = (unsigned long)(x) - guest_base; \ 843e23de15SLaurent Vivier (abi_ptr)__ret; \ 85c773828aSPaolo Bonzini }) 86c773828aSPaolo Bonzini 87c773828aSPaolo Bonzini #define h2g(x) ({ \ 88c773828aSPaolo Bonzini /* Check if given address fits target address space */ \ 89c773828aSPaolo Bonzini assert(h2g_valid(x)); \ 90c773828aSPaolo Bonzini h2g_nocheck(x); \ 91c773828aSPaolo Bonzini }) 923e23de15SLaurent Vivier #else 933e23de15SLaurent Vivier typedef target_ulong abi_ptr; 943e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr TARGET_ABI_FMT_lx 95c773828aSPaolo Bonzini #endif 96c773828aSPaolo Bonzini 97ed4cfbcdSRichard Henderson uint32_t cpu_ldub_data(CPUArchState *env, abi_ptr ptr); 98ed4cfbcdSRichard Henderson uint32_t cpu_lduw_data(CPUArchState *env, abi_ptr ptr); 99ed4cfbcdSRichard Henderson uint32_t cpu_ldl_data(CPUArchState *env, abi_ptr ptr); 100ed4cfbcdSRichard Henderson uint64_t cpu_ldq_data(CPUArchState *env, abi_ptr ptr); 101ed4cfbcdSRichard Henderson int cpu_ldsb_data(CPUArchState *env, abi_ptr ptr); 102ed4cfbcdSRichard Henderson int cpu_ldsw_data(CPUArchState *env, abi_ptr ptr); 103c773828aSPaolo Bonzini 104ed4cfbcdSRichard Henderson uint32_t cpu_ldub_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr); 105ed4cfbcdSRichard Henderson uint32_t cpu_lduw_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr); 106ed4cfbcdSRichard Henderson uint32_t cpu_ldl_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr); 107ed4cfbcdSRichard Henderson uint64_t cpu_ldq_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr); 108ed4cfbcdSRichard Henderson int cpu_ldsb_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr); 109ed4cfbcdSRichard Henderson int cpu_ldsw_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr); 110c773828aSPaolo Bonzini 111ed4cfbcdSRichard Henderson void cpu_stb_data(CPUArchState *env, abi_ptr ptr, uint32_t val); 112ed4cfbcdSRichard Henderson void cpu_stw_data(CPUArchState *env, abi_ptr ptr, uint32_t val); 113ed4cfbcdSRichard Henderson void cpu_stl_data(CPUArchState *env, abi_ptr ptr, uint32_t val); 114ed4cfbcdSRichard Henderson void cpu_stq_data(CPUArchState *env, abi_ptr ptr, uint64_t val); 115c773828aSPaolo Bonzini 116ed4cfbcdSRichard Henderson void cpu_stb_data_ra(CPUArchState *env, abi_ptr ptr, 117ed4cfbcdSRichard Henderson uint32_t val, uintptr_t retaddr); 118ed4cfbcdSRichard Henderson void cpu_stw_data_ra(CPUArchState *env, abi_ptr ptr, 119ed4cfbcdSRichard Henderson uint32_t val, uintptr_t retaddr); 120ed4cfbcdSRichard Henderson void cpu_stl_data_ra(CPUArchState *env, abi_ptr ptr, 121ed4cfbcdSRichard Henderson uint32_t val, uintptr_t retaddr); 122ed4cfbcdSRichard Henderson void cpu_stq_data_ra(CPUArchState *env, abi_ptr ptr, 123ed4cfbcdSRichard Henderson uint64_t val, uintptr_t retaddr); 124c773828aSPaolo Bonzini 125cfe04a4bSRichard Henderson #if defined(CONFIG_USER_ONLY) 126cfe04a4bSRichard Henderson 127cfe04a4bSRichard Henderson extern __thread uintptr_t helper_retaddr; 128cfe04a4bSRichard Henderson 129cfe04a4bSRichard Henderson static inline void set_helper_retaddr(uintptr_t ra) 130cfe04a4bSRichard Henderson { 131cfe04a4bSRichard Henderson helper_retaddr = ra; 132cfe04a4bSRichard Henderson /* 133cfe04a4bSRichard Henderson * Ensure that this write is visible to the SIGSEGV handler that 134cfe04a4bSRichard Henderson * may be invoked due to a subsequent invalid memory operation. 135cfe04a4bSRichard Henderson */ 136cfe04a4bSRichard Henderson signal_barrier(); 137cfe04a4bSRichard Henderson } 138cfe04a4bSRichard Henderson 139cfe04a4bSRichard Henderson static inline void clear_helper_retaddr(void) 140cfe04a4bSRichard Henderson { 141cfe04a4bSRichard Henderson /* 142cfe04a4bSRichard Henderson * Ensure that previous memory operations have succeeded before 143cfe04a4bSRichard Henderson * removing the data visible to the signal handler. 144cfe04a4bSRichard Henderson */ 145cfe04a4bSRichard Henderson signal_barrier(); 146cfe04a4bSRichard Henderson helper_retaddr = 0; 147cfe04a4bSRichard Henderson } 148cfe04a4bSRichard Henderson 149f4e1bae2SRichard Henderson /* 150f4e1bae2SRichard Henderson * Provide the same *_mmuidx_ra interface as for softmmu. 151f4e1bae2SRichard Henderson * The mmu_idx argument is ignored. 152f4e1bae2SRichard Henderson */ 153f4e1bae2SRichard Henderson 154f4e1bae2SRichard Henderson static inline uint32_t cpu_ldub_mmuidx_ra(CPUArchState *env, abi_ptr addr, 155f4e1bae2SRichard Henderson int mmu_idx, uintptr_t ra) 156f4e1bae2SRichard Henderson { 157f4e1bae2SRichard Henderson return cpu_ldub_data_ra(env, addr, ra); 158f4e1bae2SRichard Henderson } 159f4e1bae2SRichard Henderson 160f4e1bae2SRichard Henderson static inline uint32_t cpu_lduw_mmuidx_ra(CPUArchState *env, abi_ptr addr, 161f4e1bae2SRichard Henderson int mmu_idx, uintptr_t ra) 162f4e1bae2SRichard Henderson { 163f4e1bae2SRichard Henderson return cpu_lduw_data_ra(env, addr, ra); 164f4e1bae2SRichard Henderson } 165f4e1bae2SRichard Henderson 166f4e1bae2SRichard Henderson static inline uint32_t cpu_ldl_mmuidx_ra(CPUArchState *env, abi_ptr addr, 167f4e1bae2SRichard Henderson int mmu_idx, uintptr_t ra) 168f4e1bae2SRichard Henderson { 169f4e1bae2SRichard Henderson return cpu_ldl_data_ra(env, addr, ra); 170f4e1bae2SRichard Henderson } 171f4e1bae2SRichard Henderson 172f4e1bae2SRichard Henderson static inline uint64_t cpu_ldq_mmuidx_ra(CPUArchState *env, abi_ptr addr, 173f4e1bae2SRichard Henderson int mmu_idx, uintptr_t ra) 174f4e1bae2SRichard Henderson { 175f4e1bae2SRichard Henderson return cpu_ldq_data_ra(env, addr, ra); 176f4e1bae2SRichard Henderson } 177f4e1bae2SRichard Henderson 178f4e1bae2SRichard Henderson static inline int cpu_ldsb_mmuidx_ra(CPUArchState *env, abi_ptr addr, 179f4e1bae2SRichard Henderson int mmu_idx, uintptr_t ra) 180f4e1bae2SRichard Henderson { 181f4e1bae2SRichard Henderson return cpu_ldsb_data_ra(env, addr, ra); 182f4e1bae2SRichard Henderson } 183f4e1bae2SRichard Henderson 184f4e1bae2SRichard Henderson static inline int cpu_ldsw_mmuidx_ra(CPUArchState *env, abi_ptr addr, 185f4e1bae2SRichard Henderson int mmu_idx, uintptr_t ra) 186f4e1bae2SRichard Henderson { 187f4e1bae2SRichard Henderson return cpu_ldsw_data_ra(env, addr, ra); 188f4e1bae2SRichard Henderson } 189f4e1bae2SRichard Henderson 190f4e1bae2SRichard Henderson static inline void cpu_stb_mmuidx_ra(CPUArchState *env, abi_ptr addr, 191f4e1bae2SRichard Henderson uint32_t val, int mmu_idx, uintptr_t ra) 192f4e1bae2SRichard Henderson { 193f4e1bae2SRichard Henderson cpu_stb_data_ra(env, addr, val, ra); 194f4e1bae2SRichard Henderson } 195f4e1bae2SRichard Henderson 196f4e1bae2SRichard Henderson static inline void cpu_stw_mmuidx_ra(CPUArchState *env, abi_ptr addr, 197f4e1bae2SRichard Henderson uint32_t val, int mmu_idx, uintptr_t ra) 198f4e1bae2SRichard Henderson { 199f4e1bae2SRichard Henderson cpu_stw_data_ra(env, addr, val, ra); 200f4e1bae2SRichard Henderson } 201f4e1bae2SRichard Henderson 202f4e1bae2SRichard Henderson static inline void cpu_stl_mmuidx_ra(CPUArchState *env, abi_ptr addr, 203f4e1bae2SRichard Henderson uint32_t val, int mmu_idx, uintptr_t ra) 204f4e1bae2SRichard Henderson { 205f4e1bae2SRichard Henderson cpu_stl_data_ra(env, addr, val, ra); 206f4e1bae2SRichard Henderson } 207f4e1bae2SRichard Henderson 208f4e1bae2SRichard Henderson static inline void cpu_stq_mmuidx_ra(CPUArchState *env, abi_ptr addr, 209f4e1bae2SRichard Henderson uint64_t val, int mmu_idx, uintptr_t ra) 210f4e1bae2SRichard Henderson { 211f4e1bae2SRichard Henderson cpu_stq_data_ra(env, addr, val, ra); 212f4e1bae2SRichard Henderson } 213f4e1bae2SRichard Henderson 214c773828aSPaolo Bonzini #else 215c773828aSPaolo Bonzini 216d03f1408SRichard Henderson /* Needed for TCG_OVERSIZED_GUEST */ 217c773828aSPaolo Bonzini #include "tcg.h" 218c773828aSPaolo Bonzini 219403f290cSEmilio G. Cota static inline target_ulong tlb_addr_write(const CPUTLBEntry *entry) 220403f290cSEmilio G. Cota { 221403f290cSEmilio G. Cota #if TCG_OVERSIZED_GUEST 222403f290cSEmilio G. Cota return entry->addr_write; 223403f290cSEmilio G. Cota #else 224403f290cSEmilio G. Cota return atomic_read(&entry->addr_write); 225403f290cSEmilio G. Cota #endif 226403f290cSEmilio G. Cota } 227403f290cSEmilio G. Cota 22886e1eff8SEmilio G. Cota /* Find the TLB index corresponding to the mmu_idx + address pair. */ 22986e1eff8SEmilio G. Cota static inline uintptr_t tlb_index(CPUArchState *env, uintptr_t mmu_idx, 23086e1eff8SEmilio G. Cota target_ulong addr) 23186e1eff8SEmilio G. Cota { 232a40ec84eSRichard Henderson uintptr_t size_mask = env_tlb(env)->f[mmu_idx].mask >> CPU_TLB_ENTRY_BITS; 23386e1eff8SEmilio G. Cota 23486e1eff8SEmilio G. Cota return (addr >> TARGET_PAGE_BITS) & size_mask; 23586e1eff8SEmilio G. Cota } 23686e1eff8SEmilio G. Cota 23786e1eff8SEmilio G. Cota static inline size_t tlb_n_entries(CPUArchState *env, uintptr_t mmu_idx) 23886e1eff8SEmilio G. Cota { 239a40ec84eSRichard Henderson return (env_tlb(env)->f[mmu_idx].mask >> CPU_TLB_ENTRY_BITS) + 1; 24086e1eff8SEmilio G. Cota } 24186e1eff8SEmilio G. Cota 242383beda9SRichard Henderson /* Find the TLB entry corresponding to the mmu_idx + address pair. */ 243383beda9SRichard Henderson static inline CPUTLBEntry *tlb_entry(CPUArchState *env, uintptr_t mmu_idx, 244383beda9SRichard Henderson target_ulong addr) 245383beda9SRichard Henderson { 246a40ec84eSRichard Henderson return &env_tlb(env)->f[mmu_idx].table[tlb_index(env, mmu_idx, addr)]; 247383beda9SRichard Henderson } 248383beda9SRichard Henderson 249d03f1408SRichard Henderson uint32_t cpu_ldub_mmuidx_ra(CPUArchState *env, abi_ptr addr, 250d03f1408SRichard Henderson int mmu_idx, uintptr_t ra); 251d03f1408SRichard Henderson uint32_t cpu_lduw_mmuidx_ra(CPUArchState *env, abi_ptr addr, 252d03f1408SRichard Henderson int mmu_idx, uintptr_t ra); 253d03f1408SRichard Henderson uint32_t cpu_ldl_mmuidx_ra(CPUArchState *env, abi_ptr addr, 254d03f1408SRichard Henderson int mmu_idx, uintptr_t ra); 255d03f1408SRichard Henderson uint64_t cpu_ldq_mmuidx_ra(CPUArchState *env, abi_ptr addr, 256d03f1408SRichard Henderson int mmu_idx, uintptr_t ra); 257d03f1408SRichard Henderson 258d03f1408SRichard Henderson int cpu_ldsb_mmuidx_ra(CPUArchState *env, abi_ptr addr, 259d03f1408SRichard Henderson int mmu_idx, uintptr_t ra); 260d03f1408SRichard Henderson int cpu_ldsw_mmuidx_ra(CPUArchState *env, abi_ptr addr, 261d03f1408SRichard Henderson int mmu_idx, uintptr_t ra); 262d03f1408SRichard Henderson 263d03f1408SRichard Henderson void cpu_stb_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val, 264d03f1408SRichard Henderson int mmu_idx, uintptr_t retaddr); 265d03f1408SRichard Henderson void cpu_stw_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val, 266d03f1408SRichard Henderson int mmu_idx, uintptr_t retaddr); 267d03f1408SRichard Henderson void cpu_stl_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val, 268d03f1408SRichard Henderson int mmu_idx, uintptr_t retaddr); 269d03f1408SRichard Henderson void cpu_stq_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint64_t val, 270d03f1408SRichard Henderson int mmu_idx, uintptr_t retaddr); 271d03f1408SRichard Henderson 272ed4cfbcdSRichard Henderson #endif /* defined(CONFIG_USER_ONLY) */ 273ed4cfbcdSRichard Henderson 274fc4120a3SRichard Henderson uint32_t cpu_ldub_code(CPUArchState *env, abi_ptr addr); 275fc4120a3SRichard Henderson uint32_t cpu_lduw_code(CPUArchState *env, abi_ptr addr); 276fc4120a3SRichard Henderson uint32_t cpu_ldl_code(CPUArchState *env, abi_ptr addr); 277fc4120a3SRichard Henderson uint64_t cpu_ldq_code(CPUArchState *env, abi_ptr addr); 278c773828aSPaolo Bonzini 279fc4120a3SRichard Henderson static inline int cpu_ldsb_code(CPUArchState *env, abi_ptr addr) 280fc4120a3SRichard Henderson { 281fc4120a3SRichard Henderson return (int8_t)cpu_ldub_code(env, addr); 282fc4120a3SRichard Henderson } 283c773828aSPaolo Bonzini 284fc4120a3SRichard Henderson static inline int cpu_ldsw_code(CPUArchState *env, abi_ptr addr) 285fc4120a3SRichard Henderson { 286fc4120a3SRichard Henderson return (int16_t)cpu_lduw_code(env, addr); 287fc4120a3SRichard Henderson } 288c773828aSPaolo Bonzini 289c773828aSPaolo Bonzini /** 290c773828aSPaolo Bonzini * tlb_vaddr_to_host: 291c773828aSPaolo Bonzini * @env: CPUArchState 292c773828aSPaolo Bonzini * @addr: guest virtual address to look up 293c773828aSPaolo Bonzini * @access_type: 0 for read, 1 for write, 2 for execute 294c773828aSPaolo Bonzini * @mmu_idx: MMU index to use for lookup 295c773828aSPaolo Bonzini * 296c773828aSPaolo Bonzini * Look up the specified guest virtual index in the TCG softmmu TLB. 2974811e909SRichard Henderson * If we can translate a host virtual address suitable for direct RAM 2984811e909SRichard Henderson * access, without causing a guest exception, then return it. 2994811e909SRichard Henderson * Otherwise (TLB entry is for an I/O access, guest software 3004811e909SRichard Henderson * TLB fill required, etc) return NULL. 301c773828aSPaolo Bonzini */ 3024811e909SRichard Henderson #ifdef CONFIG_USER_ONLY 3033e23de15SLaurent Vivier static inline void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr, 3044811e909SRichard Henderson MMUAccessType access_type, int mmu_idx) 305c773828aSPaolo Bonzini { 306c2a85316SBobby Bingham return g2h(addr); 3074811e909SRichard Henderson } 3082e83c496SAurelien Jarno #else 3094811e909SRichard Henderson void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr, 3104811e909SRichard Henderson MMUAccessType access_type, int mmu_idx); 3114811e909SRichard Henderson #endif 312c773828aSPaolo Bonzini 313f08b6170SPaolo Bonzini #endif /* CPU_LDST_H */ 314