xref: /qemu/include/accel/tcg/cpu-ldst.h (revision a333692c48c916f0416b982ecefdcc9452088b41)
1f08b6170SPaolo Bonzini /*
21ce871a3SPhilippe Mathieu-Daudé  *  Software MMU support (per-target)
3f08b6170SPaolo Bonzini  *
4f08b6170SPaolo Bonzini  * This library is free software; you can redistribute it and/or
5f08b6170SPaolo Bonzini  * modify it under the terms of the GNU Lesser General Public
6f08b6170SPaolo Bonzini  * License as published by the Free Software Foundation; either
7d6ea4236SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
8f08b6170SPaolo Bonzini  *
9f08b6170SPaolo Bonzini  * This library is distributed in the hope that it will be useful,
10f08b6170SPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11f08b6170SPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
12f08b6170SPaolo Bonzini  * Lesser General Public License for more details.
13f08b6170SPaolo Bonzini  *
14f08b6170SPaolo Bonzini  * You should have received a copy of the GNU Lesser General Public
15f08b6170SPaolo Bonzini  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
16f08b6170SPaolo Bonzini  *
17f08b6170SPaolo Bonzini  */
18f08b6170SPaolo Bonzini 
19f08b6170SPaolo Bonzini /*
20f08b6170SPaolo Bonzini  * Generate inline load/store functions for all MMU modes (typically
21f08b6170SPaolo Bonzini  * at least _user and _kernel) as well as _data versions, for all data
22f08b6170SPaolo Bonzini  * sizes.
23f08b6170SPaolo Bonzini  *
24f08b6170SPaolo Bonzini  * Used by target op helpers.
25f08b6170SPaolo Bonzini  *
26db5fd8d7SPeter Maydell  * The syntax for the accessors is:
27db5fd8d7SPeter Maydell  *
28b9e60257SRichard Henderson  * load:  cpu_ld{sign}{size}{end}_{mmusuffix}(env, ptr)
29b9e60257SRichard Henderson  *        cpu_ld{sign}{size}{end}_{mmusuffix}_ra(env, ptr, retaddr)
30b9e60257SRichard Henderson  *        cpu_ld{sign}{size}{end}_mmuidx_ra(env, ptr, mmu_idx, retaddr)
31f83bcecbSRichard Henderson  *        cpu_ld{sign}{size}{end}_mmu(env, ptr, oi, retaddr)
32db5fd8d7SPeter Maydell  *
33b9e60257SRichard Henderson  * store: cpu_st{size}{end}_{mmusuffix}(env, ptr, val)
34b9e60257SRichard Henderson  *        cpu_st{size}{end}_{mmusuffix}_ra(env, ptr, val, retaddr)
35b9e60257SRichard Henderson  *        cpu_st{size}{end}_mmuidx_ra(env, ptr, val, mmu_idx, retaddr)
36f83bcecbSRichard Henderson  *        cpu_st{size}{end}_mmu(env, ptr, val, oi, retaddr)
37db5fd8d7SPeter Maydell  *
38db5fd8d7SPeter Maydell  * sign is:
39db5fd8d7SPeter Maydell  * (empty): for 32 and 64 bit sizes
40db5fd8d7SPeter Maydell  *   u    : unsigned
41db5fd8d7SPeter Maydell  *   s    : signed
42db5fd8d7SPeter Maydell  *
43db5fd8d7SPeter Maydell  * size is:
44db5fd8d7SPeter Maydell  *   b: 8 bits
45db5fd8d7SPeter Maydell  *   w: 16 bits
46db5fd8d7SPeter Maydell  *   l: 32 bits
47db5fd8d7SPeter Maydell  *   q: 64 bits
48db5fd8d7SPeter Maydell  *
49b9e60257SRichard Henderson  * end is:
50b9e60257SRichard Henderson  * (empty): for target native endian, or for 8 bit access
51b9e60257SRichard Henderson  *     _be: for forced big endian
52b9e60257SRichard Henderson  *     _le: for forced little endian
53b9e60257SRichard Henderson  *
54f4e1bae2SRichard Henderson  * mmusuffix is one of the generic suffixes "data" or "code", or "mmuidx".
55f4e1bae2SRichard Henderson  * The "mmuidx" suffix carries an extra mmu_idx argument that specifies
56f4e1bae2SRichard Henderson  * the index to use; the "data" and "code" suffixes take the index from
57f4e1bae2SRichard Henderson  * cpu_mmu_index().
58f83bcecbSRichard Henderson  *
59f83bcecbSRichard Henderson  * The "mmu" suffix carries the full MemOpIdx, with both mmu_idx and the
60f83bcecbSRichard Henderson  * MemOp including alignment requirements.  The alignment will be enforced.
61f08b6170SPaolo Bonzini  */
62f08b6170SPaolo Bonzini #ifndef CPU_LDST_H
63f08b6170SPaolo Bonzini #define CPU_LDST_H
64f08b6170SPaolo Bonzini 
651ce871a3SPhilippe Mathieu-Daudé #ifndef CONFIG_TCG
661ce871a3SPhilippe Mathieu-Daudé #error Can only include this header with TCG
671ce871a3SPhilippe Mathieu-Daudé #endif
681ce871a3SPhilippe Mathieu-Daudé 
690b6426baSRichard Henderson #include "exec/cpu-ldst-common.h"
70efe25c26SRichard Henderson #include "accel/tcg/cpu-mmu-index.h"
71471558cbSPhilippe Mathieu-Daudé #include "exec/abi_ptr.h"
72f83bcecbSRichard Henderson 
73c773828aSPaolo Bonzini #if defined(CONFIG_USER_ONLY)
74f9ba56a0SPhilippe Mathieu-Daudé #include "user/guest-host.h"
75471558cbSPhilippe Mathieu-Daudé #endif /* CONFIG_USER_ONLY */
76c773828aSPaolo Bonzini 
77ed4cfbcdSRichard Henderson uint32_t cpu_ldub_data(CPUArchState *env, abi_ptr ptr);
78ed4cfbcdSRichard Henderson int cpu_ldsb_data(CPUArchState *env, abi_ptr ptr);
79b9e60257SRichard Henderson uint32_t cpu_lduw_be_data(CPUArchState *env, abi_ptr ptr);
80b9e60257SRichard Henderson int cpu_ldsw_be_data(CPUArchState *env, abi_ptr ptr);
81b9e60257SRichard Henderson uint32_t cpu_ldl_be_data(CPUArchState *env, abi_ptr ptr);
82b9e60257SRichard Henderson uint64_t cpu_ldq_be_data(CPUArchState *env, abi_ptr ptr);
83b9e60257SRichard Henderson uint32_t cpu_lduw_le_data(CPUArchState *env, abi_ptr ptr);
84b9e60257SRichard Henderson int cpu_ldsw_le_data(CPUArchState *env, abi_ptr ptr);
85b9e60257SRichard Henderson uint32_t cpu_ldl_le_data(CPUArchState *env, abi_ptr ptr);
86b9e60257SRichard Henderson uint64_t cpu_ldq_le_data(CPUArchState *env, abi_ptr ptr);
87b9e60257SRichard Henderson 
88b9e60257SRichard Henderson uint32_t cpu_ldub_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
89b9e60257SRichard Henderson int cpu_ldsb_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
90b9e60257SRichard Henderson uint32_t cpu_lduw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
91b9e60257SRichard Henderson int cpu_ldsw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
92b9e60257SRichard Henderson uint32_t cpu_ldl_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
93b9e60257SRichard Henderson uint64_t cpu_ldq_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
94b9e60257SRichard Henderson uint32_t cpu_lduw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
95b9e60257SRichard Henderson int cpu_ldsw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
96b9e60257SRichard Henderson uint32_t cpu_ldl_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
97b9e60257SRichard Henderson uint64_t cpu_ldq_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
98c773828aSPaolo Bonzini 
99ed4cfbcdSRichard Henderson void cpu_stb_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
100b9e60257SRichard Henderson void cpu_stw_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
101b9e60257SRichard Henderson void cpu_stl_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
102b9e60257SRichard Henderson void cpu_stq_be_data(CPUArchState *env, abi_ptr ptr, uint64_t val);
103b9e60257SRichard Henderson void cpu_stw_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
104b9e60257SRichard Henderson void cpu_stl_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
105b9e60257SRichard Henderson void cpu_stq_le_data(CPUArchState *env, abi_ptr ptr, uint64_t val);
106c773828aSPaolo Bonzini 
107ed4cfbcdSRichard Henderson void cpu_stb_data_ra(CPUArchState *env, abi_ptr ptr,
108b9e60257SRichard Henderson                      uint32_t val, uintptr_t ra);
109b9e60257SRichard Henderson void cpu_stw_be_data_ra(CPUArchState *env, abi_ptr ptr,
110b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
111b9e60257SRichard Henderson void cpu_stl_be_data_ra(CPUArchState *env, abi_ptr ptr,
112b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
113b9e60257SRichard Henderson void cpu_stq_be_data_ra(CPUArchState *env, abi_ptr ptr,
114b9e60257SRichard Henderson                         uint64_t val, uintptr_t ra);
115b9e60257SRichard Henderson void cpu_stw_le_data_ra(CPUArchState *env, abi_ptr ptr,
116b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
117b9e60257SRichard Henderson void cpu_stl_le_data_ra(CPUArchState *env, abi_ptr ptr,
118b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
119b9e60257SRichard Henderson void cpu_stq_le_data_ra(CPUArchState *env, abi_ptr ptr,
120b9e60257SRichard Henderson                         uint64_t val, uintptr_t ra);
121c773828aSPaolo Bonzini 
122*a333692cSRichard Henderson static inline uint32_t
123*a333692cSRichard Henderson cpu_ldub_mmuidx_ra(CPUArchState *env, abi_ptr addr, int mmu_idx, uintptr_t ra)
124*a333692cSRichard Henderson {
125*a333692cSRichard Henderson     MemOpIdx oi = make_memop_idx(MO_UB, mmu_idx);
126*a333692cSRichard Henderson     return cpu_ldb_mmu(env, addr, oi, ra);
127*a333692cSRichard Henderson }
128f83bcecbSRichard Henderson 
129*a333692cSRichard Henderson static inline int
130*a333692cSRichard Henderson cpu_ldsb_mmuidx_ra(CPUArchState *env, abi_ptr addr, int mmu_idx, uintptr_t ra)
131*a333692cSRichard Henderson {
132*a333692cSRichard Henderson     return (int8_t)cpu_ldub_mmuidx_ra(env, addr, mmu_idx, ra);
133*a333692cSRichard Henderson }
134*a333692cSRichard Henderson 
135*a333692cSRichard Henderson static inline uint32_t
136*a333692cSRichard Henderson cpu_lduw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
137*a333692cSRichard Henderson                       int mmu_idx, uintptr_t ra)
138*a333692cSRichard Henderson {
139*a333692cSRichard Henderson     MemOpIdx oi = make_memop_idx(MO_BEUW | MO_UNALN, mmu_idx);
140*a333692cSRichard Henderson     return cpu_ldw_mmu(env, addr, oi, ra);
141*a333692cSRichard Henderson }
142*a333692cSRichard Henderson 
143*a333692cSRichard Henderson static inline int
144*a333692cSRichard Henderson cpu_ldsw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
145*a333692cSRichard Henderson                       int mmu_idx, uintptr_t ra)
146*a333692cSRichard Henderson {
147*a333692cSRichard Henderson     return (int16_t)cpu_lduw_be_mmuidx_ra(env, addr, mmu_idx, ra);
148*a333692cSRichard Henderson }
149*a333692cSRichard Henderson 
150*a333692cSRichard Henderson static inline uint32_t
151*a333692cSRichard Henderson cpu_ldl_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
152*a333692cSRichard Henderson                      int mmu_idx, uintptr_t ra)
153*a333692cSRichard Henderson {
154*a333692cSRichard Henderson     MemOpIdx oi = make_memop_idx(MO_BEUL | MO_UNALN, mmu_idx);
155*a333692cSRichard Henderson     return cpu_ldl_mmu(env, addr, oi, ra);
156*a333692cSRichard Henderson }
157*a333692cSRichard Henderson 
158*a333692cSRichard Henderson static inline uint64_t
159*a333692cSRichard Henderson cpu_ldq_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
160*a333692cSRichard Henderson                      int mmu_idx, uintptr_t ra)
161*a333692cSRichard Henderson {
162*a333692cSRichard Henderson     MemOpIdx oi = make_memop_idx(MO_BEUQ | MO_UNALN, mmu_idx);
163*a333692cSRichard Henderson     return cpu_ldq_mmu(env, addr, oi, ra);
164*a333692cSRichard Henderson }
165*a333692cSRichard Henderson 
166*a333692cSRichard Henderson static inline uint32_t
167*a333692cSRichard Henderson cpu_lduw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
168*a333692cSRichard Henderson                       int mmu_idx, uintptr_t ra)
169*a333692cSRichard Henderson {
170*a333692cSRichard Henderson     MemOpIdx oi = make_memop_idx(MO_LEUW | MO_UNALN, mmu_idx);
171*a333692cSRichard Henderson     return cpu_ldw_mmu(env, addr, oi, ra);
172*a333692cSRichard Henderson }
173*a333692cSRichard Henderson 
174*a333692cSRichard Henderson static inline int
175*a333692cSRichard Henderson cpu_ldsw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
176*a333692cSRichard Henderson                       int mmu_idx, uintptr_t ra)
177*a333692cSRichard Henderson {
178*a333692cSRichard Henderson     return (int16_t)cpu_lduw_le_mmuidx_ra(env, addr, mmu_idx, ra);
179*a333692cSRichard Henderson }
180*a333692cSRichard Henderson 
181*a333692cSRichard Henderson static inline uint32_t
182*a333692cSRichard Henderson cpu_ldl_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
183*a333692cSRichard Henderson                      int mmu_idx, uintptr_t ra)
184*a333692cSRichard Henderson {
185*a333692cSRichard Henderson     MemOpIdx oi = make_memop_idx(MO_LEUL | MO_UNALN, mmu_idx);
186*a333692cSRichard Henderson     return cpu_ldl_mmu(env, addr, oi, ra);
187*a333692cSRichard Henderson }
188*a333692cSRichard Henderson 
189*a333692cSRichard Henderson static inline uint64_t
190*a333692cSRichard Henderson cpu_ldq_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
191*a333692cSRichard Henderson                      int mmu_idx, uintptr_t ra)
192*a333692cSRichard Henderson {
193*a333692cSRichard Henderson     MemOpIdx oi = make_memop_idx(MO_LEUQ | MO_UNALN, mmu_idx);
194*a333692cSRichard Henderson     return cpu_ldq_mmu(env, addr, oi, ra);
195*a333692cSRichard Henderson }
196*a333692cSRichard Henderson 
197*a333692cSRichard Henderson static inline void
198*a333692cSRichard Henderson cpu_stb_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val,
199*a333692cSRichard Henderson                   int mmu_idx, uintptr_t ra)
200*a333692cSRichard Henderson {
201*a333692cSRichard Henderson     MemOpIdx oi = make_memop_idx(MO_UB, mmu_idx);
202*a333692cSRichard Henderson     cpu_stb_mmu(env, addr, val, oi, ra);
203*a333692cSRichard Henderson }
204*a333692cSRichard Henderson 
205*a333692cSRichard Henderson static inline void
206*a333692cSRichard Henderson cpu_stw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val,
207*a333692cSRichard Henderson                      int mmu_idx, uintptr_t ra)
208*a333692cSRichard Henderson {
209*a333692cSRichard Henderson     MemOpIdx oi = make_memop_idx(MO_BEUW | MO_UNALN, mmu_idx);
210*a333692cSRichard Henderson     cpu_stw_mmu(env, addr, val, oi, ra);
211*a333692cSRichard Henderson }
212*a333692cSRichard Henderson 
213*a333692cSRichard Henderson static inline void
214*a333692cSRichard Henderson cpu_stl_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val,
215*a333692cSRichard Henderson                      int mmu_idx, uintptr_t ra)
216*a333692cSRichard Henderson {
217*a333692cSRichard Henderson     MemOpIdx oi = make_memop_idx(MO_BEUL | MO_UNALN, mmu_idx);
218*a333692cSRichard Henderson     cpu_stl_mmu(env, addr, val, oi, ra);
219*a333692cSRichard Henderson }
220*a333692cSRichard Henderson 
221*a333692cSRichard Henderson static inline void
222*a333692cSRichard Henderson cpu_stq_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint64_t val,
223*a333692cSRichard Henderson                      int mmu_idx, uintptr_t ra)
224*a333692cSRichard Henderson {
225*a333692cSRichard Henderson     MemOpIdx oi = make_memop_idx(MO_BEUQ | MO_UNALN, mmu_idx);
226*a333692cSRichard Henderson     cpu_stq_mmu(env, addr, val, oi, ra);
227*a333692cSRichard Henderson }
228*a333692cSRichard Henderson 
229*a333692cSRichard Henderson static inline void
230*a333692cSRichard Henderson cpu_stw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val,
231*a333692cSRichard Henderson                      int mmu_idx, uintptr_t ra)
232*a333692cSRichard Henderson {
233*a333692cSRichard Henderson     MemOpIdx oi = make_memop_idx(MO_LEUW | MO_UNALN, mmu_idx);
234*a333692cSRichard Henderson     cpu_stw_mmu(env, addr, val, oi, ra);
235*a333692cSRichard Henderson }
236*a333692cSRichard Henderson 
237*a333692cSRichard Henderson static inline void
238*a333692cSRichard Henderson cpu_stl_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val,
239*a333692cSRichard Henderson                      int mmu_idx, uintptr_t ra)
240*a333692cSRichard Henderson {
241*a333692cSRichard Henderson     MemOpIdx oi = make_memop_idx(MO_LEUL | MO_UNALN, mmu_idx);
242*a333692cSRichard Henderson     cpu_stl_mmu(env, addr, val, oi, ra);
243*a333692cSRichard Henderson }
244*a333692cSRichard Henderson 
245*a333692cSRichard Henderson static inline void
246*a333692cSRichard Henderson cpu_stq_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint64_t val,
247*a333692cSRichard Henderson                      int mmu_idx, uintptr_t ra)
248*a333692cSRichard Henderson {
249*a333692cSRichard Henderson     MemOpIdx oi = make_memop_idx(MO_LEUQ | MO_UNALN, mmu_idx);
250*a333692cSRichard Henderson     cpu_stq_mmu(env, addr, val, oi, ra);
251*a333692cSRichard Henderson }
252f83bcecbSRichard Henderson 
253ee3eb3a7SMarc-André Lureau #if TARGET_BIG_ENDIAN
254b9e60257SRichard Henderson # define cpu_lduw_data        cpu_lduw_be_data
255b9e60257SRichard Henderson # define cpu_ldsw_data        cpu_ldsw_be_data
256b9e60257SRichard Henderson # define cpu_ldl_data         cpu_ldl_be_data
257b9e60257SRichard Henderson # define cpu_ldq_data         cpu_ldq_be_data
258b9e60257SRichard Henderson # define cpu_lduw_data_ra     cpu_lduw_be_data_ra
259b9e60257SRichard Henderson # define cpu_ldsw_data_ra     cpu_ldsw_be_data_ra
260b9e60257SRichard Henderson # define cpu_ldl_data_ra      cpu_ldl_be_data_ra
261b9e60257SRichard Henderson # define cpu_ldq_data_ra      cpu_ldq_be_data_ra
262b9e60257SRichard Henderson # define cpu_lduw_mmuidx_ra   cpu_lduw_be_mmuidx_ra
263b9e60257SRichard Henderson # define cpu_ldsw_mmuidx_ra   cpu_ldsw_be_mmuidx_ra
264b9e60257SRichard Henderson # define cpu_ldl_mmuidx_ra    cpu_ldl_be_mmuidx_ra
265b9e60257SRichard Henderson # define cpu_ldq_mmuidx_ra    cpu_ldq_be_mmuidx_ra
266b9e60257SRichard Henderson # define cpu_stw_data         cpu_stw_be_data
267b9e60257SRichard Henderson # define cpu_stl_data         cpu_stl_be_data
268b9e60257SRichard Henderson # define cpu_stq_data         cpu_stq_be_data
269b9e60257SRichard Henderson # define cpu_stw_data_ra      cpu_stw_be_data_ra
270b9e60257SRichard Henderson # define cpu_stl_data_ra      cpu_stl_be_data_ra
271b9e60257SRichard Henderson # define cpu_stq_data_ra      cpu_stq_be_data_ra
272b9e60257SRichard Henderson # define cpu_stw_mmuidx_ra    cpu_stw_be_mmuidx_ra
273b9e60257SRichard Henderson # define cpu_stl_mmuidx_ra    cpu_stl_be_mmuidx_ra
274b9e60257SRichard Henderson # define cpu_stq_mmuidx_ra    cpu_stq_be_mmuidx_ra
275b9e60257SRichard Henderson #else
276b9e60257SRichard Henderson # define cpu_lduw_data        cpu_lduw_le_data
277b9e60257SRichard Henderson # define cpu_ldsw_data        cpu_ldsw_le_data
278b9e60257SRichard Henderson # define cpu_ldl_data         cpu_ldl_le_data
279b9e60257SRichard Henderson # define cpu_ldq_data         cpu_ldq_le_data
280b9e60257SRichard Henderson # define cpu_lduw_data_ra     cpu_lduw_le_data_ra
281b9e60257SRichard Henderson # define cpu_ldsw_data_ra     cpu_ldsw_le_data_ra
282b9e60257SRichard Henderson # define cpu_ldl_data_ra      cpu_ldl_le_data_ra
283b9e60257SRichard Henderson # define cpu_ldq_data_ra      cpu_ldq_le_data_ra
284b9e60257SRichard Henderson # define cpu_lduw_mmuidx_ra   cpu_lduw_le_mmuidx_ra
285b9e60257SRichard Henderson # define cpu_ldsw_mmuidx_ra   cpu_ldsw_le_mmuidx_ra
286b9e60257SRichard Henderson # define cpu_ldl_mmuidx_ra    cpu_ldl_le_mmuidx_ra
287b9e60257SRichard Henderson # define cpu_ldq_mmuidx_ra    cpu_ldq_le_mmuidx_ra
288b9e60257SRichard Henderson # define cpu_stw_data         cpu_stw_le_data
289b9e60257SRichard Henderson # define cpu_stl_data         cpu_stl_le_data
290b9e60257SRichard Henderson # define cpu_stq_data         cpu_stq_le_data
291b9e60257SRichard Henderson # define cpu_stw_data_ra      cpu_stw_le_data_ra
292b9e60257SRichard Henderson # define cpu_stl_data_ra      cpu_stl_le_data_ra
293b9e60257SRichard Henderson # define cpu_stq_data_ra      cpu_stq_le_data_ra
294b9e60257SRichard Henderson # define cpu_stw_mmuidx_ra    cpu_stw_le_mmuidx_ra
295b9e60257SRichard Henderson # define cpu_stl_mmuidx_ra    cpu_stl_le_mmuidx_ra
296b9e60257SRichard Henderson # define cpu_stq_mmuidx_ra    cpu_stq_le_mmuidx_ra
297b9e60257SRichard Henderson #endif
298b9e60257SRichard Henderson 
299fc4120a3SRichard Henderson uint32_t cpu_ldub_code(CPUArchState *env, abi_ptr addr);
300fc4120a3SRichard Henderson uint32_t cpu_lduw_code(CPUArchState *env, abi_ptr addr);
301fc4120a3SRichard Henderson uint32_t cpu_ldl_code(CPUArchState *env, abi_ptr addr);
302fc4120a3SRichard Henderson uint64_t cpu_ldq_code(CPUArchState *env, abi_ptr addr);
303c773828aSPaolo Bonzini 
304c773828aSPaolo Bonzini /**
305c773828aSPaolo Bonzini  * tlb_vaddr_to_host:
306c773828aSPaolo Bonzini  * @env: CPUArchState
307c773828aSPaolo Bonzini  * @addr: guest virtual address to look up
308c773828aSPaolo Bonzini  * @access_type: 0 for read, 1 for write, 2 for execute
309c773828aSPaolo Bonzini  * @mmu_idx: MMU index to use for lookup
310c773828aSPaolo Bonzini  *
311c773828aSPaolo Bonzini  * Look up the specified guest virtual index in the TCG softmmu TLB.
3124811e909SRichard Henderson  * If we can translate a host virtual address suitable for direct RAM
3134811e909SRichard Henderson  * access, without causing a guest exception, then return it.
3144811e909SRichard Henderson  * Otherwise (TLB entry is for an I/O access, guest software
3154811e909SRichard Henderson  * TLB fill required, etc) return NULL.
316c773828aSPaolo Bonzini  */
3174811e909SRichard Henderson #ifdef CONFIG_USER_ONLY
3183e23de15SLaurent Vivier static inline void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr,
3194811e909SRichard Henderson                                       MMUAccessType access_type, int mmu_idx)
320c773828aSPaolo Bonzini {
3213e8f1628SRichard Henderson     return g2h(env_cpu(env), addr);
3224811e909SRichard Henderson }
3232e83c496SAurelien Jarno #else
3249c6e54f4SPhilippe Mathieu-Daudé void *tlb_vaddr_to_host(CPUArchState *env, vaddr addr,
3254811e909SRichard Henderson                         MMUAccessType access_type, int mmu_idx);
3264811e909SRichard Henderson #endif
327c773828aSPaolo Bonzini 
3283d75856dSRichard Henderson /*
3293d75856dSRichard Henderson  * For user-only, helpers that use guest to host address translation
3303d75856dSRichard Henderson  * must protect the actual host memory access by recording 'retaddr'
3313d75856dSRichard Henderson  * for the signal handler.  This is required for a race condition in
3323d75856dSRichard Henderson  * which another thread unmaps the page between a probe and the
3333d75856dSRichard Henderson  * actual access.
3343d75856dSRichard Henderson  */
3353d75856dSRichard Henderson #ifdef CONFIG_USER_ONLY
3363d75856dSRichard Henderson extern __thread uintptr_t helper_retaddr;
3373d75856dSRichard Henderson 
3383d75856dSRichard Henderson static inline void set_helper_retaddr(uintptr_t ra)
3393d75856dSRichard Henderson {
3403d75856dSRichard Henderson     helper_retaddr = ra;
3413d75856dSRichard Henderson     /*
3423d75856dSRichard Henderson      * Ensure that this write is visible to the SIGSEGV handler that
3433d75856dSRichard Henderson      * may be invoked due to a subsequent invalid memory operation.
3443d75856dSRichard Henderson      */
3453d75856dSRichard Henderson     signal_barrier();
3463d75856dSRichard Henderson }
3473d75856dSRichard Henderson 
3483d75856dSRichard Henderson static inline void clear_helper_retaddr(void)
3493d75856dSRichard Henderson {
3503d75856dSRichard Henderson     /*
3513d75856dSRichard Henderson      * Ensure that previous memory operations have succeeded before
3523d75856dSRichard Henderson      * removing the data visible to the signal handler.
3533d75856dSRichard Henderson      */
3543d75856dSRichard Henderson     signal_barrier();
3553d75856dSRichard Henderson     helper_retaddr = 0;
3563d75856dSRichard Henderson }
3573d75856dSRichard Henderson #else
3583d75856dSRichard Henderson #define set_helper_retaddr(ra)   do { } while (0)
3593d75856dSRichard Henderson #define clear_helper_retaddr()   do { } while (0)
3603d75856dSRichard Henderson #endif
3613d75856dSRichard Henderson 
362f08b6170SPaolo Bonzini #endif /* CPU_LDST_H */
363