xref: /qemu/include/accel/tcg/cpu-ldst.h (revision 9c6e54f4754dfdc1e278a1239553a935b92e3062)
1f08b6170SPaolo Bonzini /*
21ce871a3SPhilippe Mathieu-Daudé  *  Software MMU support (per-target)
3f08b6170SPaolo Bonzini  *
4f08b6170SPaolo Bonzini  * This library is free software; you can redistribute it and/or
5f08b6170SPaolo Bonzini  * modify it under the terms of the GNU Lesser General Public
6f08b6170SPaolo Bonzini  * License as published by the Free Software Foundation; either
7d6ea4236SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
8f08b6170SPaolo Bonzini  *
9f08b6170SPaolo Bonzini  * This library is distributed in the hope that it will be useful,
10f08b6170SPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11f08b6170SPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
12f08b6170SPaolo Bonzini  * Lesser General Public License for more details.
13f08b6170SPaolo Bonzini  *
14f08b6170SPaolo Bonzini  * You should have received a copy of the GNU Lesser General Public
15f08b6170SPaolo Bonzini  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
16f08b6170SPaolo Bonzini  *
17f08b6170SPaolo Bonzini  */
18f08b6170SPaolo Bonzini 
19f08b6170SPaolo Bonzini /*
20f08b6170SPaolo Bonzini  * Generate inline load/store functions for all MMU modes (typically
21f08b6170SPaolo Bonzini  * at least _user and _kernel) as well as _data versions, for all data
22f08b6170SPaolo Bonzini  * sizes.
23f08b6170SPaolo Bonzini  *
24f08b6170SPaolo Bonzini  * Used by target op helpers.
25f08b6170SPaolo Bonzini  *
26db5fd8d7SPeter Maydell  * The syntax for the accessors is:
27db5fd8d7SPeter Maydell  *
28b9e60257SRichard Henderson  * load:  cpu_ld{sign}{size}{end}_{mmusuffix}(env, ptr)
29b9e60257SRichard Henderson  *        cpu_ld{sign}{size}{end}_{mmusuffix}_ra(env, ptr, retaddr)
30b9e60257SRichard Henderson  *        cpu_ld{sign}{size}{end}_mmuidx_ra(env, ptr, mmu_idx, retaddr)
31f83bcecbSRichard Henderson  *        cpu_ld{sign}{size}{end}_mmu(env, ptr, oi, retaddr)
32db5fd8d7SPeter Maydell  *
33b9e60257SRichard Henderson  * store: cpu_st{size}{end}_{mmusuffix}(env, ptr, val)
34b9e60257SRichard Henderson  *        cpu_st{size}{end}_{mmusuffix}_ra(env, ptr, val, retaddr)
35b9e60257SRichard Henderson  *        cpu_st{size}{end}_mmuidx_ra(env, ptr, val, mmu_idx, retaddr)
36f83bcecbSRichard Henderson  *        cpu_st{size}{end}_mmu(env, ptr, val, oi, retaddr)
37db5fd8d7SPeter Maydell  *
38db5fd8d7SPeter Maydell  * sign is:
39db5fd8d7SPeter Maydell  * (empty): for 32 and 64 bit sizes
40db5fd8d7SPeter Maydell  *   u    : unsigned
41db5fd8d7SPeter Maydell  *   s    : signed
42db5fd8d7SPeter Maydell  *
43db5fd8d7SPeter Maydell  * size is:
44db5fd8d7SPeter Maydell  *   b: 8 bits
45db5fd8d7SPeter Maydell  *   w: 16 bits
46db5fd8d7SPeter Maydell  *   l: 32 bits
47db5fd8d7SPeter Maydell  *   q: 64 bits
48db5fd8d7SPeter Maydell  *
49b9e60257SRichard Henderson  * end is:
50b9e60257SRichard Henderson  * (empty): for target native endian, or for 8 bit access
51b9e60257SRichard Henderson  *     _be: for forced big endian
52b9e60257SRichard Henderson  *     _le: for forced little endian
53b9e60257SRichard Henderson  *
54f4e1bae2SRichard Henderson  * mmusuffix is one of the generic suffixes "data" or "code", or "mmuidx".
55f4e1bae2SRichard Henderson  * The "mmuidx" suffix carries an extra mmu_idx argument that specifies
56f4e1bae2SRichard Henderson  * the index to use; the "data" and "code" suffixes take the index from
57f4e1bae2SRichard Henderson  * cpu_mmu_index().
58f83bcecbSRichard Henderson  *
59f83bcecbSRichard Henderson  * The "mmu" suffix carries the full MemOpIdx, with both mmu_idx and the
60f83bcecbSRichard Henderson  * MemOp including alignment requirements.  The alignment will be enforced.
61f08b6170SPaolo Bonzini  */
62f08b6170SPaolo Bonzini #ifndef CPU_LDST_H
63f08b6170SPaolo Bonzini #define CPU_LDST_H
64f08b6170SPaolo Bonzini 
651ce871a3SPhilippe Mathieu-Daudé #ifndef CONFIG_TCG
661ce871a3SPhilippe Mathieu-Daudé #error Can only include this header with TCG
671ce871a3SPhilippe Mathieu-Daudé #endif
681ce871a3SPhilippe Mathieu-Daudé 
69f83bcecbSRichard Henderson #include "exec/memopidx.h"
709c6e54f4SPhilippe Mathieu-Daudé #include "exec/vaddr.h"
71471558cbSPhilippe Mathieu-Daudé #include "exec/abi_ptr.h"
729c1283ddSPhilippe Mathieu-Daudé #include "exec/mmu-access-type.h"
73b4c8f3d4SRichard Henderson #include "qemu/int128.h"
74f83bcecbSRichard Henderson 
75c773828aSPaolo Bonzini #if defined(CONFIG_USER_ONLY)
763e23de15SLaurent Vivier 
7716aa8eaaSPhilippe Mathieu-Daudé #include "user/guest-base.h"
7816aa8eaaSPhilippe Mathieu-Daudé 
79141a56d8SRichard Henderson #ifndef TARGET_TAGGED_ADDRESSES
80141a56d8SRichard Henderson static inline abi_ptr cpu_untagged_addr(CPUState *cs, abi_ptr x)
81141a56d8SRichard Henderson {
82141a56d8SRichard Henderson     return x;
83141a56d8SRichard Henderson }
84141a56d8SRichard Henderson #endif
85141a56d8SRichard Henderson 
86c773828aSPaolo Bonzini /* All direct uses of g2h and h2g need to go away for usermode softmmu.  */
873e8f1628SRichard Henderson static inline void *g2h_untagged(abi_ptr x)
883e8f1628SRichard Henderson {
893e8f1628SRichard Henderson     return (void *)((uintptr_t)(x) + guest_base);
903e8f1628SRichard Henderson }
913e8f1628SRichard Henderson 
923e8f1628SRichard Henderson static inline void *g2h(CPUState *cs, abi_ptr x)
933e8f1628SRichard Henderson {
943e8f1628SRichard Henderson     return g2h_untagged(cpu_untagged_addr(cs, x));
953e8f1628SRichard Henderson }
96c773828aSPaolo Bonzini 
9746b12f46SRichard Henderson static inline bool guest_addr_valid_untagged(abi_ulong x)
98a78a6363SRichard Henderson {
99a78a6363SRichard Henderson     return x <= GUEST_ADDR_MAX;
100a78a6363SRichard Henderson }
101ebf9a363SMax Filippov 
10246b12f46SRichard Henderson static inline bool guest_range_valid_untagged(abi_ulong start, abi_ulong len)
103ebf9a363SMax Filippov {
104ebf9a363SMax Filippov     return len - 1 <= GUEST_ADDR_MAX && start <= GUEST_ADDR_MAX - len + 1;
105ebf9a363SMax Filippov }
106f08b6170SPaolo Bonzini 
10757096f29SRichard Henderson #define h2g_valid(x) \
10857096f29SRichard Henderson     (HOST_LONG_BITS <= TARGET_VIRT_ADDR_SPACE_BITS || \
10957096f29SRichard Henderson      (uintptr_t)(x) - guest_base <= GUEST_ADDR_MAX)
11057096f29SRichard Henderson 
111c773828aSPaolo Bonzini #define h2g_nocheck(x) ({ \
1129abf09ffSRichard Henderson     uintptr_t __ret = (uintptr_t)(x) - guest_base; \
1133e23de15SLaurent Vivier     (abi_ptr)__ret; \
114c773828aSPaolo Bonzini })
115c773828aSPaolo Bonzini 
116c773828aSPaolo Bonzini #define h2g(x) ({ \
117c773828aSPaolo Bonzini     /* Check if given address fits target address space */ \
118c773828aSPaolo Bonzini     assert(h2g_valid(x)); \
119c773828aSPaolo Bonzini     h2g_nocheck(x); \
120c773828aSPaolo Bonzini })
121471558cbSPhilippe Mathieu-Daudé 
122471558cbSPhilippe Mathieu-Daudé #endif /* CONFIG_USER_ONLY */
123c773828aSPaolo Bonzini 
124ed4cfbcdSRichard Henderson uint32_t cpu_ldub_data(CPUArchState *env, abi_ptr ptr);
125ed4cfbcdSRichard Henderson int cpu_ldsb_data(CPUArchState *env, abi_ptr ptr);
126b9e60257SRichard Henderson uint32_t cpu_lduw_be_data(CPUArchState *env, abi_ptr ptr);
127b9e60257SRichard Henderson int cpu_ldsw_be_data(CPUArchState *env, abi_ptr ptr);
128b9e60257SRichard Henderson uint32_t cpu_ldl_be_data(CPUArchState *env, abi_ptr ptr);
129b9e60257SRichard Henderson uint64_t cpu_ldq_be_data(CPUArchState *env, abi_ptr ptr);
130b9e60257SRichard Henderson uint32_t cpu_lduw_le_data(CPUArchState *env, abi_ptr ptr);
131b9e60257SRichard Henderson int cpu_ldsw_le_data(CPUArchState *env, abi_ptr ptr);
132b9e60257SRichard Henderson uint32_t cpu_ldl_le_data(CPUArchState *env, abi_ptr ptr);
133b9e60257SRichard Henderson uint64_t cpu_ldq_le_data(CPUArchState *env, abi_ptr ptr);
134b9e60257SRichard Henderson 
135b9e60257SRichard Henderson uint32_t cpu_ldub_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
136b9e60257SRichard Henderson int cpu_ldsb_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
137b9e60257SRichard Henderson uint32_t cpu_lduw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
138b9e60257SRichard Henderson int cpu_ldsw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
139b9e60257SRichard Henderson uint32_t cpu_ldl_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
140b9e60257SRichard Henderson uint64_t cpu_ldq_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
141b9e60257SRichard Henderson uint32_t cpu_lduw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
142b9e60257SRichard Henderson int cpu_ldsw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
143b9e60257SRichard Henderson uint32_t cpu_ldl_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
144b9e60257SRichard Henderson uint64_t cpu_ldq_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
145c773828aSPaolo Bonzini 
146ed4cfbcdSRichard Henderson void cpu_stb_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
147b9e60257SRichard Henderson void cpu_stw_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
148b9e60257SRichard Henderson void cpu_stl_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
149b9e60257SRichard Henderson void cpu_stq_be_data(CPUArchState *env, abi_ptr ptr, uint64_t val);
150b9e60257SRichard Henderson void cpu_stw_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
151b9e60257SRichard Henderson void cpu_stl_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
152b9e60257SRichard Henderson void cpu_stq_le_data(CPUArchState *env, abi_ptr ptr, uint64_t val);
153c773828aSPaolo Bonzini 
154ed4cfbcdSRichard Henderson void cpu_stb_data_ra(CPUArchState *env, abi_ptr ptr,
155b9e60257SRichard Henderson                      uint32_t val, uintptr_t ra);
156b9e60257SRichard Henderson void cpu_stw_be_data_ra(CPUArchState *env, abi_ptr ptr,
157b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
158b9e60257SRichard Henderson void cpu_stl_be_data_ra(CPUArchState *env, abi_ptr ptr,
159b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
160b9e60257SRichard Henderson void cpu_stq_be_data_ra(CPUArchState *env, abi_ptr ptr,
161b9e60257SRichard Henderson                         uint64_t val, uintptr_t ra);
162b9e60257SRichard Henderson void cpu_stw_le_data_ra(CPUArchState *env, abi_ptr ptr,
163b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
164b9e60257SRichard Henderson void cpu_stl_le_data_ra(CPUArchState *env, abi_ptr ptr,
165b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
166b9e60257SRichard Henderson void cpu_stq_le_data_ra(CPUArchState *env, abi_ptr ptr,
167b9e60257SRichard Henderson                         uint64_t val, uintptr_t ra);
168c773828aSPaolo Bonzini 
169f83bcecbSRichard Henderson uint32_t cpu_ldub_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
170f83bcecbSRichard Henderson                             int mmu_idx, uintptr_t ra);
171f83bcecbSRichard Henderson int cpu_ldsb_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
172f83bcecbSRichard Henderson                        int mmu_idx, uintptr_t ra);
173f83bcecbSRichard Henderson uint32_t cpu_lduw_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
174f83bcecbSRichard Henderson                                int mmu_idx, uintptr_t ra);
175f83bcecbSRichard Henderson int cpu_ldsw_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
176f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
177f83bcecbSRichard Henderson uint32_t cpu_ldl_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
178f83bcecbSRichard Henderson                               int mmu_idx, uintptr_t ra);
179f83bcecbSRichard Henderson uint64_t cpu_ldq_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
180f83bcecbSRichard Henderson                               int mmu_idx, uintptr_t ra);
181f83bcecbSRichard Henderson uint32_t cpu_lduw_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
182f83bcecbSRichard Henderson                                int mmu_idx, uintptr_t ra);
183f83bcecbSRichard Henderson int cpu_ldsw_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
184f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
185f83bcecbSRichard Henderson uint32_t cpu_ldl_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
186f83bcecbSRichard Henderson                               int mmu_idx, uintptr_t ra);
187f83bcecbSRichard Henderson uint64_t cpu_ldq_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
188f83bcecbSRichard Henderson                               int mmu_idx, uintptr_t ra);
189f83bcecbSRichard Henderson 
190f83bcecbSRichard Henderson void cpu_stb_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val,
191f83bcecbSRichard Henderson                        int mmu_idx, uintptr_t ra);
192f83bcecbSRichard Henderson void cpu_stw_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val,
193f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
194f83bcecbSRichard Henderson void cpu_stl_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val,
195f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
196f83bcecbSRichard Henderson void cpu_stq_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint64_t val,
197f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
198f83bcecbSRichard Henderson void cpu_stw_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val,
199f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
200f83bcecbSRichard Henderson void cpu_stl_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val,
201f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
202f83bcecbSRichard Henderson void cpu_stq_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint64_t val,
203f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
204f83bcecbSRichard Henderson 
205f83bcecbSRichard Henderson uint8_t cpu_ldb_mmu(CPUArchState *env, abi_ptr ptr, MemOpIdx oi, uintptr_t ra);
206fbea7a40SRichard Henderson uint16_t cpu_ldw_mmu(CPUArchState *env, abi_ptr ptr, MemOpIdx oi, uintptr_t ra);
207fbea7a40SRichard Henderson uint32_t cpu_ldl_mmu(CPUArchState *env, abi_ptr ptr, MemOpIdx oi, uintptr_t ra);
208fbea7a40SRichard Henderson uint64_t cpu_ldq_mmu(CPUArchState *env, abi_ptr ptr, MemOpIdx oi, uintptr_t ra);
209fbea7a40SRichard Henderson Int128 cpu_ld16_mmu(CPUArchState *env, abi_ptr addr, MemOpIdx oi, uintptr_t ra);
210cb48f365SRichard Henderson 
211f83bcecbSRichard Henderson void cpu_stb_mmu(CPUArchState *env, abi_ptr ptr, uint8_t val,
212f83bcecbSRichard Henderson                  MemOpIdx oi, uintptr_t ra);
213fbea7a40SRichard Henderson void cpu_stw_mmu(CPUArchState *env, abi_ptr ptr, uint16_t val,
214f83bcecbSRichard Henderson                  MemOpIdx oi, uintptr_t ra);
215fbea7a40SRichard Henderson void cpu_stl_mmu(CPUArchState *env, abi_ptr ptr, uint32_t val,
216f83bcecbSRichard Henderson                  MemOpIdx oi, uintptr_t ra);
217fbea7a40SRichard Henderson void cpu_stq_mmu(CPUArchState *env, abi_ptr ptr, uint64_t val,
218f83bcecbSRichard Henderson                  MemOpIdx oi, uintptr_t ra);
219fbea7a40SRichard Henderson void cpu_st16_mmu(CPUArchState *env, abi_ptr addr, Int128 val,
220cb48f365SRichard Henderson                   MemOpIdx oi, uintptr_t ra);
221cb48f365SRichard Henderson 
222022b9bceSAnton Johansson uint32_t cpu_atomic_cmpxchgb_mmu(CPUArchState *env, abi_ptr addr,
223b4c8f3d4SRichard Henderson                                  uint32_t cmpv, uint32_t newv,
224b4c8f3d4SRichard Henderson                                  MemOpIdx oi, uintptr_t retaddr);
225022b9bceSAnton Johansson uint32_t cpu_atomic_cmpxchgw_le_mmu(CPUArchState *env, abi_ptr addr,
226b4c8f3d4SRichard Henderson                                     uint32_t cmpv, uint32_t newv,
227b4c8f3d4SRichard Henderson                                     MemOpIdx oi, uintptr_t retaddr);
228022b9bceSAnton Johansson uint32_t cpu_atomic_cmpxchgl_le_mmu(CPUArchState *env, abi_ptr addr,
229b4c8f3d4SRichard Henderson                                     uint32_t cmpv, uint32_t newv,
230b4c8f3d4SRichard Henderson                                     MemOpIdx oi, uintptr_t retaddr);
231022b9bceSAnton Johansson uint64_t cpu_atomic_cmpxchgq_le_mmu(CPUArchState *env, abi_ptr addr,
232b4c8f3d4SRichard Henderson                                     uint64_t cmpv, uint64_t newv,
233b4c8f3d4SRichard Henderson                                     MemOpIdx oi, uintptr_t retaddr);
234022b9bceSAnton Johansson uint32_t cpu_atomic_cmpxchgw_be_mmu(CPUArchState *env, abi_ptr addr,
235b4c8f3d4SRichard Henderson                                     uint32_t cmpv, uint32_t newv,
236b4c8f3d4SRichard Henderson                                     MemOpIdx oi, uintptr_t retaddr);
237022b9bceSAnton Johansson uint32_t cpu_atomic_cmpxchgl_be_mmu(CPUArchState *env, abi_ptr addr,
238b4c8f3d4SRichard Henderson                                     uint32_t cmpv, uint32_t newv,
239b4c8f3d4SRichard Henderson                                     MemOpIdx oi, uintptr_t retaddr);
240022b9bceSAnton Johansson uint64_t cpu_atomic_cmpxchgq_be_mmu(CPUArchState *env, abi_ptr addr,
241b4c8f3d4SRichard Henderson                                     uint64_t cmpv, uint64_t newv,
242b4c8f3d4SRichard Henderson                                     MemOpIdx oi, uintptr_t retaddr);
243b4c8f3d4SRichard Henderson 
244b4c8f3d4SRichard Henderson #define GEN_ATOMIC_HELPER(NAME, TYPE, SUFFIX)   \
245b4c8f3d4SRichard Henderson TYPE cpu_atomic_ ## NAME ## SUFFIX ## _mmu      \
246022b9bceSAnton Johansson     (CPUArchState *env, abi_ptr addr, TYPE val, \
247b4c8f3d4SRichard Henderson      MemOpIdx oi, uintptr_t retaddr);
248b4c8f3d4SRichard Henderson 
249b4c8f3d4SRichard Henderson #ifdef CONFIG_ATOMIC64
250b4c8f3d4SRichard Henderson #define GEN_ATOMIC_HELPER_ALL(NAME)          \
251b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, b)     \
252b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, w_le)  \
253b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, w_be)  \
254b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, l_le)  \
255b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, l_be)  \
256b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint64_t, q_le)  \
257b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint64_t, q_be)
258b4c8f3d4SRichard Henderson #else
259b4c8f3d4SRichard Henderson #define GEN_ATOMIC_HELPER_ALL(NAME)          \
260b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, b)     \
261b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, w_le)  \
262b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, w_be)  \
263b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, l_le)  \
264b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, l_be)
265b4c8f3d4SRichard Henderson #endif
266b4c8f3d4SRichard Henderson 
267b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_add)
268b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_sub)
269b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_and)
270b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_or)
271b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_xor)
272b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_smin)
273b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_umin)
274b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_smax)
275b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_umax)
276b4c8f3d4SRichard Henderson 
277b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(add_fetch)
278b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(sub_fetch)
279b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(and_fetch)
280b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(or_fetch)
281b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(xor_fetch)
282b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(smin_fetch)
283b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(umin_fetch)
284b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(smax_fetch)
285b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(umax_fetch)
286b4c8f3d4SRichard Henderson 
287b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(xchg)
288b4c8f3d4SRichard Henderson 
289b4c8f3d4SRichard Henderson #undef GEN_ATOMIC_HELPER_ALL
290b4c8f3d4SRichard Henderson #undef GEN_ATOMIC_HELPER
291b4c8f3d4SRichard Henderson 
292022b9bceSAnton Johansson Int128 cpu_atomic_cmpxchgo_le_mmu(CPUArchState *env, abi_ptr addr,
293b4c8f3d4SRichard Henderson                                   Int128 cmpv, Int128 newv,
294b4c8f3d4SRichard Henderson                                   MemOpIdx oi, uintptr_t retaddr);
295022b9bceSAnton Johansson Int128 cpu_atomic_cmpxchgo_be_mmu(CPUArchState *env, abi_ptr addr,
296b4c8f3d4SRichard Henderson                                   Int128 cmpv, Int128 newv,
297b4c8f3d4SRichard Henderson                                   MemOpIdx oi, uintptr_t retaddr);
298b4c8f3d4SRichard Henderson 
299ee3eb3a7SMarc-André Lureau #if TARGET_BIG_ENDIAN
300b9e60257SRichard Henderson # define cpu_lduw_data        cpu_lduw_be_data
301b9e60257SRichard Henderson # define cpu_ldsw_data        cpu_ldsw_be_data
302b9e60257SRichard Henderson # define cpu_ldl_data         cpu_ldl_be_data
303b9e60257SRichard Henderson # define cpu_ldq_data         cpu_ldq_be_data
304b9e60257SRichard Henderson # define cpu_lduw_data_ra     cpu_lduw_be_data_ra
305b9e60257SRichard Henderson # define cpu_ldsw_data_ra     cpu_ldsw_be_data_ra
306b9e60257SRichard Henderson # define cpu_ldl_data_ra      cpu_ldl_be_data_ra
307b9e60257SRichard Henderson # define cpu_ldq_data_ra      cpu_ldq_be_data_ra
308b9e60257SRichard Henderson # define cpu_lduw_mmuidx_ra   cpu_lduw_be_mmuidx_ra
309b9e60257SRichard Henderson # define cpu_ldsw_mmuidx_ra   cpu_ldsw_be_mmuidx_ra
310b9e60257SRichard Henderson # define cpu_ldl_mmuidx_ra    cpu_ldl_be_mmuidx_ra
311b9e60257SRichard Henderson # define cpu_ldq_mmuidx_ra    cpu_ldq_be_mmuidx_ra
312b9e60257SRichard Henderson # define cpu_stw_data         cpu_stw_be_data
313b9e60257SRichard Henderson # define cpu_stl_data         cpu_stl_be_data
314b9e60257SRichard Henderson # define cpu_stq_data         cpu_stq_be_data
315b9e60257SRichard Henderson # define cpu_stw_data_ra      cpu_stw_be_data_ra
316b9e60257SRichard Henderson # define cpu_stl_data_ra      cpu_stl_be_data_ra
317b9e60257SRichard Henderson # define cpu_stq_data_ra      cpu_stq_be_data_ra
318b9e60257SRichard Henderson # define cpu_stw_mmuidx_ra    cpu_stw_be_mmuidx_ra
319b9e60257SRichard Henderson # define cpu_stl_mmuidx_ra    cpu_stl_be_mmuidx_ra
320b9e60257SRichard Henderson # define cpu_stq_mmuidx_ra    cpu_stq_be_mmuidx_ra
321b9e60257SRichard Henderson #else
322b9e60257SRichard Henderson # define cpu_lduw_data        cpu_lduw_le_data
323b9e60257SRichard Henderson # define cpu_ldsw_data        cpu_ldsw_le_data
324b9e60257SRichard Henderson # define cpu_ldl_data         cpu_ldl_le_data
325b9e60257SRichard Henderson # define cpu_ldq_data         cpu_ldq_le_data
326b9e60257SRichard Henderson # define cpu_lduw_data_ra     cpu_lduw_le_data_ra
327b9e60257SRichard Henderson # define cpu_ldsw_data_ra     cpu_ldsw_le_data_ra
328b9e60257SRichard Henderson # define cpu_ldl_data_ra      cpu_ldl_le_data_ra
329b9e60257SRichard Henderson # define cpu_ldq_data_ra      cpu_ldq_le_data_ra
330b9e60257SRichard Henderson # define cpu_lduw_mmuidx_ra   cpu_lduw_le_mmuidx_ra
331b9e60257SRichard Henderson # define cpu_ldsw_mmuidx_ra   cpu_ldsw_le_mmuidx_ra
332b9e60257SRichard Henderson # define cpu_ldl_mmuidx_ra    cpu_ldl_le_mmuidx_ra
333b9e60257SRichard Henderson # define cpu_ldq_mmuidx_ra    cpu_ldq_le_mmuidx_ra
334b9e60257SRichard Henderson # define cpu_stw_data         cpu_stw_le_data
335b9e60257SRichard Henderson # define cpu_stl_data         cpu_stl_le_data
336b9e60257SRichard Henderson # define cpu_stq_data         cpu_stq_le_data
337b9e60257SRichard Henderson # define cpu_stw_data_ra      cpu_stw_le_data_ra
338b9e60257SRichard Henderson # define cpu_stl_data_ra      cpu_stl_le_data_ra
339b9e60257SRichard Henderson # define cpu_stq_data_ra      cpu_stq_le_data_ra
340b9e60257SRichard Henderson # define cpu_stw_mmuidx_ra    cpu_stw_le_mmuidx_ra
341b9e60257SRichard Henderson # define cpu_stl_mmuidx_ra    cpu_stl_le_mmuidx_ra
342b9e60257SRichard Henderson # define cpu_stq_mmuidx_ra    cpu_stq_le_mmuidx_ra
343b9e60257SRichard Henderson #endif
344b9e60257SRichard Henderson 
34528990626SRichard Henderson uint8_t cpu_ldb_code_mmu(CPUArchState *env, abi_ptr addr,
34628990626SRichard Henderson                          MemOpIdx oi, uintptr_t ra);
34728990626SRichard Henderson uint16_t cpu_ldw_code_mmu(CPUArchState *env, abi_ptr addr,
34828990626SRichard Henderson                           MemOpIdx oi, uintptr_t ra);
34928990626SRichard Henderson uint32_t cpu_ldl_code_mmu(CPUArchState *env, abi_ptr addr,
35028990626SRichard Henderson                           MemOpIdx oi, uintptr_t ra);
35128990626SRichard Henderson uint64_t cpu_ldq_code_mmu(CPUArchState *env, abi_ptr addr,
35228990626SRichard Henderson                           MemOpIdx oi, uintptr_t ra);
35328990626SRichard Henderson 
354fc4120a3SRichard Henderson uint32_t cpu_ldub_code(CPUArchState *env, abi_ptr addr);
355fc4120a3SRichard Henderson uint32_t cpu_lduw_code(CPUArchState *env, abi_ptr addr);
356fc4120a3SRichard Henderson uint32_t cpu_ldl_code(CPUArchState *env, abi_ptr addr);
357fc4120a3SRichard Henderson uint64_t cpu_ldq_code(CPUArchState *env, abi_ptr addr);
358c773828aSPaolo Bonzini 
359c773828aSPaolo Bonzini /**
360c773828aSPaolo Bonzini  * tlb_vaddr_to_host:
361c773828aSPaolo Bonzini  * @env: CPUArchState
362c773828aSPaolo Bonzini  * @addr: guest virtual address to look up
363c773828aSPaolo Bonzini  * @access_type: 0 for read, 1 for write, 2 for execute
364c773828aSPaolo Bonzini  * @mmu_idx: MMU index to use for lookup
365c773828aSPaolo Bonzini  *
366c773828aSPaolo Bonzini  * Look up the specified guest virtual index in the TCG softmmu TLB.
3674811e909SRichard Henderson  * If we can translate a host virtual address suitable for direct RAM
3684811e909SRichard Henderson  * access, without causing a guest exception, then return it.
3694811e909SRichard Henderson  * Otherwise (TLB entry is for an I/O access, guest software
3704811e909SRichard Henderson  * TLB fill required, etc) return NULL.
371c773828aSPaolo Bonzini  */
3724811e909SRichard Henderson #ifdef CONFIG_USER_ONLY
3733e23de15SLaurent Vivier static inline void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr,
3744811e909SRichard Henderson                                       MMUAccessType access_type, int mmu_idx)
375c773828aSPaolo Bonzini {
3763e8f1628SRichard Henderson     return g2h(env_cpu(env), addr);
3774811e909SRichard Henderson }
3782e83c496SAurelien Jarno #else
3799c6e54f4SPhilippe Mathieu-Daudé void *tlb_vaddr_to_host(CPUArchState *env, vaddr addr,
3804811e909SRichard Henderson                         MMUAccessType access_type, int mmu_idx);
3814811e909SRichard Henderson #endif
382c773828aSPaolo Bonzini 
3833d75856dSRichard Henderson /*
3843d75856dSRichard Henderson  * For user-only, helpers that use guest to host address translation
3853d75856dSRichard Henderson  * must protect the actual host memory access by recording 'retaddr'
3863d75856dSRichard Henderson  * for the signal handler.  This is required for a race condition in
3873d75856dSRichard Henderson  * which another thread unmaps the page between a probe and the
3883d75856dSRichard Henderson  * actual access.
3893d75856dSRichard Henderson  */
3903d75856dSRichard Henderson #ifdef CONFIG_USER_ONLY
3913d75856dSRichard Henderson extern __thread uintptr_t helper_retaddr;
3923d75856dSRichard Henderson 
3933d75856dSRichard Henderson static inline void set_helper_retaddr(uintptr_t ra)
3943d75856dSRichard Henderson {
3953d75856dSRichard Henderson     helper_retaddr = ra;
3963d75856dSRichard Henderson     /*
3973d75856dSRichard Henderson      * Ensure that this write is visible to the SIGSEGV handler that
3983d75856dSRichard Henderson      * may be invoked due to a subsequent invalid memory operation.
3993d75856dSRichard Henderson      */
4003d75856dSRichard Henderson     signal_barrier();
4013d75856dSRichard Henderson }
4023d75856dSRichard Henderson 
4033d75856dSRichard Henderson static inline void clear_helper_retaddr(void)
4043d75856dSRichard Henderson {
4053d75856dSRichard Henderson     /*
4063d75856dSRichard Henderson      * Ensure that previous memory operations have succeeded before
4073d75856dSRichard Henderson      * removing the data visible to the signal handler.
4083d75856dSRichard Henderson      */
4093d75856dSRichard Henderson     signal_barrier();
4103d75856dSRichard Henderson     helper_retaddr = 0;
4113d75856dSRichard Henderson }
4123d75856dSRichard Henderson #else
4133d75856dSRichard Henderson #define set_helper_retaddr(ra)   do { } while (0)
4143d75856dSRichard Henderson #define clear_helper_retaddr()   do { } while (0)
4153d75856dSRichard Henderson #endif
4163d75856dSRichard Henderson 
417f08b6170SPaolo Bonzini #endif /* CPU_LDST_H */
418