1f08b6170SPaolo Bonzini /* 2f08b6170SPaolo Bonzini * Software MMU support 3f08b6170SPaolo Bonzini * 4f08b6170SPaolo Bonzini * This library is free software; you can redistribute it and/or 5f08b6170SPaolo Bonzini * modify it under the terms of the GNU Lesser General Public 6f08b6170SPaolo Bonzini * License as published by the Free Software Foundation; either 7d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 8f08b6170SPaolo Bonzini * 9f08b6170SPaolo Bonzini * This library is distributed in the hope that it will be useful, 10f08b6170SPaolo Bonzini * but WITHOUT ANY WARRANTY; without even the implied warranty of 11f08b6170SPaolo Bonzini * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 12f08b6170SPaolo Bonzini * Lesser General Public License for more details. 13f08b6170SPaolo Bonzini * 14f08b6170SPaolo Bonzini * You should have received a copy of the GNU Lesser General Public 15f08b6170SPaolo Bonzini * License along with this library; if not, see <http://www.gnu.org/licenses/>. 16f08b6170SPaolo Bonzini * 17f08b6170SPaolo Bonzini */ 18f08b6170SPaolo Bonzini 19f08b6170SPaolo Bonzini /* 20f08b6170SPaolo Bonzini * Generate inline load/store functions for all MMU modes (typically 21f08b6170SPaolo Bonzini * at least _user and _kernel) as well as _data versions, for all data 22f08b6170SPaolo Bonzini * sizes. 23f08b6170SPaolo Bonzini * 24f08b6170SPaolo Bonzini * Used by target op helpers. 25f08b6170SPaolo Bonzini * 26db5fd8d7SPeter Maydell * The syntax for the accessors is: 27db5fd8d7SPeter Maydell * 28b9e60257SRichard Henderson * load: cpu_ld{sign}{size}{end}_{mmusuffix}(env, ptr) 29b9e60257SRichard Henderson * cpu_ld{sign}{size}{end}_{mmusuffix}_ra(env, ptr, retaddr) 30b9e60257SRichard Henderson * cpu_ld{sign}{size}{end}_mmuidx_ra(env, ptr, mmu_idx, retaddr) 31f83bcecbSRichard Henderson * cpu_ld{sign}{size}{end}_mmu(env, ptr, oi, retaddr) 32db5fd8d7SPeter Maydell * 33b9e60257SRichard Henderson * store: cpu_st{size}{end}_{mmusuffix}(env, ptr, val) 34b9e60257SRichard Henderson * cpu_st{size}{end}_{mmusuffix}_ra(env, ptr, val, retaddr) 35b9e60257SRichard Henderson * cpu_st{size}{end}_mmuidx_ra(env, ptr, val, mmu_idx, retaddr) 36f83bcecbSRichard Henderson * cpu_st{size}{end}_mmu(env, ptr, val, oi, retaddr) 37db5fd8d7SPeter Maydell * 38db5fd8d7SPeter Maydell * sign is: 39db5fd8d7SPeter Maydell * (empty): for 32 and 64 bit sizes 40db5fd8d7SPeter Maydell * u : unsigned 41db5fd8d7SPeter Maydell * s : signed 42db5fd8d7SPeter Maydell * 43db5fd8d7SPeter Maydell * size is: 44db5fd8d7SPeter Maydell * b: 8 bits 45db5fd8d7SPeter Maydell * w: 16 bits 46db5fd8d7SPeter Maydell * l: 32 bits 47db5fd8d7SPeter Maydell * q: 64 bits 48db5fd8d7SPeter Maydell * 49b9e60257SRichard Henderson * end is: 50b9e60257SRichard Henderson * (empty): for target native endian, or for 8 bit access 51b9e60257SRichard Henderson * _be: for forced big endian 52b9e60257SRichard Henderson * _le: for forced little endian 53b9e60257SRichard Henderson * 54f4e1bae2SRichard Henderson * mmusuffix is one of the generic suffixes "data" or "code", or "mmuidx". 55f4e1bae2SRichard Henderson * The "mmuidx" suffix carries an extra mmu_idx argument that specifies 56f4e1bae2SRichard Henderson * the index to use; the "data" and "code" suffixes take the index from 57f4e1bae2SRichard Henderson * cpu_mmu_index(). 58f83bcecbSRichard Henderson * 59f83bcecbSRichard Henderson * The "mmu" suffix carries the full MemOpIdx, with both mmu_idx and the 60f83bcecbSRichard Henderson * MemOp including alignment requirements. The alignment will be enforced. 61f08b6170SPaolo Bonzini */ 62f08b6170SPaolo Bonzini #ifndef CPU_LDST_H 63f08b6170SPaolo Bonzini #define CPU_LDST_H 64f08b6170SPaolo Bonzini 65f83bcecbSRichard Henderson #include "exec/memopidx.h" 66471558cbSPhilippe Mathieu-Daudé #include "exec/abi_ptr.h" 679c1283ddSPhilippe Mathieu-Daudé #include "exec/mmu-access-type.h" 68b4c8f3d4SRichard Henderson #include "qemu/int128.h" 69f1d4d9fcSPhilippe Mathieu-Daudé #include "cpu.h" 70f83bcecbSRichard Henderson 71c773828aSPaolo Bonzini #if defined(CONFIG_USER_ONLY) 723e23de15SLaurent Vivier 73141a56d8SRichard Henderson #ifndef TARGET_TAGGED_ADDRESSES 74141a56d8SRichard Henderson static inline abi_ptr cpu_untagged_addr(CPUState *cs, abi_ptr x) 75141a56d8SRichard Henderson { 76141a56d8SRichard Henderson return x; 77141a56d8SRichard Henderson } 78141a56d8SRichard Henderson #endif 79141a56d8SRichard Henderson 80c773828aSPaolo Bonzini /* All direct uses of g2h and h2g need to go away for usermode softmmu. */ 813e8f1628SRichard Henderson static inline void *g2h_untagged(abi_ptr x) 823e8f1628SRichard Henderson { 833e8f1628SRichard Henderson return (void *)((uintptr_t)(x) + guest_base); 843e8f1628SRichard Henderson } 853e8f1628SRichard Henderson 863e8f1628SRichard Henderson static inline void *g2h(CPUState *cs, abi_ptr x) 873e8f1628SRichard Henderson { 883e8f1628SRichard Henderson return g2h_untagged(cpu_untagged_addr(cs, x)); 893e8f1628SRichard Henderson } 90c773828aSPaolo Bonzini 9146b12f46SRichard Henderson static inline bool guest_addr_valid_untagged(abi_ulong x) 92a78a6363SRichard Henderson { 93a78a6363SRichard Henderson return x <= GUEST_ADDR_MAX; 94a78a6363SRichard Henderson } 95ebf9a363SMax Filippov 9646b12f46SRichard Henderson static inline bool guest_range_valid_untagged(abi_ulong start, abi_ulong len) 97ebf9a363SMax Filippov { 98ebf9a363SMax Filippov return len - 1 <= GUEST_ADDR_MAX && start <= GUEST_ADDR_MAX - len + 1; 99ebf9a363SMax Filippov } 100f08b6170SPaolo Bonzini 10157096f29SRichard Henderson #define h2g_valid(x) \ 10257096f29SRichard Henderson (HOST_LONG_BITS <= TARGET_VIRT_ADDR_SPACE_BITS || \ 10357096f29SRichard Henderson (uintptr_t)(x) - guest_base <= GUEST_ADDR_MAX) 10457096f29SRichard Henderson 105c773828aSPaolo Bonzini #define h2g_nocheck(x) ({ \ 1069abf09ffSRichard Henderson uintptr_t __ret = (uintptr_t)(x) - guest_base; \ 1073e23de15SLaurent Vivier (abi_ptr)__ret; \ 108c773828aSPaolo Bonzini }) 109c773828aSPaolo Bonzini 110c773828aSPaolo Bonzini #define h2g(x) ({ \ 111c773828aSPaolo Bonzini /* Check if given address fits target address space */ \ 112c773828aSPaolo Bonzini assert(h2g_valid(x)); \ 113c773828aSPaolo Bonzini h2g_nocheck(x); \ 114c773828aSPaolo Bonzini }) 115471558cbSPhilippe Mathieu-Daudé 116471558cbSPhilippe Mathieu-Daudé #endif /* CONFIG_USER_ONLY */ 117c773828aSPaolo Bonzini 118ed4cfbcdSRichard Henderson uint32_t cpu_ldub_data(CPUArchState *env, abi_ptr ptr); 119ed4cfbcdSRichard Henderson int cpu_ldsb_data(CPUArchState *env, abi_ptr ptr); 120b9e60257SRichard Henderson uint32_t cpu_lduw_be_data(CPUArchState *env, abi_ptr ptr); 121b9e60257SRichard Henderson int cpu_ldsw_be_data(CPUArchState *env, abi_ptr ptr); 122b9e60257SRichard Henderson uint32_t cpu_ldl_be_data(CPUArchState *env, abi_ptr ptr); 123b9e60257SRichard Henderson uint64_t cpu_ldq_be_data(CPUArchState *env, abi_ptr ptr); 124b9e60257SRichard Henderson uint32_t cpu_lduw_le_data(CPUArchState *env, abi_ptr ptr); 125b9e60257SRichard Henderson int cpu_ldsw_le_data(CPUArchState *env, abi_ptr ptr); 126b9e60257SRichard Henderson uint32_t cpu_ldl_le_data(CPUArchState *env, abi_ptr ptr); 127b9e60257SRichard Henderson uint64_t cpu_ldq_le_data(CPUArchState *env, abi_ptr ptr); 128b9e60257SRichard Henderson 129b9e60257SRichard Henderson uint32_t cpu_ldub_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 130b9e60257SRichard Henderson int cpu_ldsb_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 131b9e60257SRichard Henderson uint32_t cpu_lduw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 132b9e60257SRichard Henderson int cpu_ldsw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 133b9e60257SRichard Henderson uint32_t cpu_ldl_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 134b9e60257SRichard Henderson uint64_t cpu_ldq_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 135b9e60257SRichard Henderson uint32_t cpu_lduw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 136b9e60257SRichard Henderson int cpu_ldsw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 137b9e60257SRichard Henderson uint32_t cpu_ldl_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 138b9e60257SRichard Henderson uint64_t cpu_ldq_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 139c773828aSPaolo Bonzini 140ed4cfbcdSRichard Henderson void cpu_stb_data(CPUArchState *env, abi_ptr ptr, uint32_t val); 141b9e60257SRichard Henderson void cpu_stw_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val); 142b9e60257SRichard Henderson void cpu_stl_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val); 143b9e60257SRichard Henderson void cpu_stq_be_data(CPUArchState *env, abi_ptr ptr, uint64_t val); 144b9e60257SRichard Henderson void cpu_stw_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val); 145b9e60257SRichard Henderson void cpu_stl_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val); 146b9e60257SRichard Henderson void cpu_stq_le_data(CPUArchState *env, abi_ptr ptr, uint64_t val); 147c773828aSPaolo Bonzini 148ed4cfbcdSRichard Henderson void cpu_stb_data_ra(CPUArchState *env, abi_ptr ptr, 149b9e60257SRichard Henderson uint32_t val, uintptr_t ra); 150b9e60257SRichard Henderson void cpu_stw_be_data_ra(CPUArchState *env, abi_ptr ptr, 151b9e60257SRichard Henderson uint32_t val, uintptr_t ra); 152b9e60257SRichard Henderson void cpu_stl_be_data_ra(CPUArchState *env, abi_ptr ptr, 153b9e60257SRichard Henderson uint32_t val, uintptr_t ra); 154b9e60257SRichard Henderson void cpu_stq_be_data_ra(CPUArchState *env, abi_ptr ptr, 155b9e60257SRichard Henderson uint64_t val, uintptr_t ra); 156b9e60257SRichard Henderson void cpu_stw_le_data_ra(CPUArchState *env, abi_ptr ptr, 157b9e60257SRichard Henderson uint32_t val, uintptr_t ra); 158b9e60257SRichard Henderson void cpu_stl_le_data_ra(CPUArchState *env, abi_ptr ptr, 159b9e60257SRichard Henderson uint32_t val, uintptr_t ra); 160b9e60257SRichard Henderson void cpu_stq_le_data_ra(CPUArchState *env, abi_ptr ptr, 161b9e60257SRichard Henderson uint64_t val, uintptr_t ra); 162c773828aSPaolo Bonzini 163f83bcecbSRichard Henderson uint32_t cpu_ldub_mmuidx_ra(CPUArchState *env, abi_ptr ptr, 164f83bcecbSRichard Henderson int mmu_idx, uintptr_t ra); 165f83bcecbSRichard Henderson int cpu_ldsb_mmuidx_ra(CPUArchState *env, abi_ptr ptr, 166f83bcecbSRichard Henderson int mmu_idx, uintptr_t ra); 167f83bcecbSRichard Henderson uint32_t cpu_lduw_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr, 168f83bcecbSRichard Henderson int mmu_idx, uintptr_t ra); 169f83bcecbSRichard Henderson int cpu_ldsw_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr, 170f83bcecbSRichard Henderson int mmu_idx, uintptr_t ra); 171f83bcecbSRichard Henderson uint32_t cpu_ldl_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr, 172f83bcecbSRichard Henderson int mmu_idx, uintptr_t ra); 173f83bcecbSRichard Henderson uint64_t cpu_ldq_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr, 174f83bcecbSRichard Henderson int mmu_idx, uintptr_t ra); 175f83bcecbSRichard Henderson uint32_t cpu_lduw_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr, 176f83bcecbSRichard Henderson int mmu_idx, uintptr_t ra); 177f83bcecbSRichard Henderson int cpu_ldsw_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr, 178f83bcecbSRichard Henderson int mmu_idx, uintptr_t ra); 179f83bcecbSRichard Henderson uint32_t cpu_ldl_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr, 180f83bcecbSRichard Henderson int mmu_idx, uintptr_t ra); 181f83bcecbSRichard Henderson uint64_t cpu_ldq_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr, 182f83bcecbSRichard Henderson int mmu_idx, uintptr_t ra); 183f83bcecbSRichard Henderson 184f83bcecbSRichard Henderson void cpu_stb_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val, 185f83bcecbSRichard Henderson int mmu_idx, uintptr_t ra); 186f83bcecbSRichard Henderson void cpu_stw_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val, 187f83bcecbSRichard Henderson int mmu_idx, uintptr_t ra); 188f83bcecbSRichard Henderson void cpu_stl_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val, 189f83bcecbSRichard Henderson int mmu_idx, uintptr_t ra); 190f83bcecbSRichard Henderson void cpu_stq_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint64_t val, 191f83bcecbSRichard Henderson int mmu_idx, uintptr_t ra); 192f83bcecbSRichard Henderson void cpu_stw_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val, 193f83bcecbSRichard Henderson int mmu_idx, uintptr_t ra); 194f83bcecbSRichard Henderson void cpu_stl_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val, 195f83bcecbSRichard Henderson int mmu_idx, uintptr_t ra); 196f83bcecbSRichard Henderson void cpu_stq_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint64_t val, 197f83bcecbSRichard Henderson int mmu_idx, uintptr_t ra); 198f83bcecbSRichard Henderson 199f83bcecbSRichard Henderson uint8_t cpu_ldb_mmu(CPUArchState *env, abi_ptr ptr, MemOpIdx oi, uintptr_t ra); 200fbea7a40SRichard Henderson uint16_t cpu_ldw_mmu(CPUArchState *env, abi_ptr ptr, MemOpIdx oi, uintptr_t ra); 201fbea7a40SRichard Henderson uint32_t cpu_ldl_mmu(CPUArchState *env, abi_ptr ptr, MemOpIdx oi, uintptr_t ra); 202fbea7a40SRichard Henderson uint64_t cpu_ldq_mmu(CPUArchState *env, abi_ptr ptr, MemOpIdx oi, uintptr_t ra); 203fbea7a40SRichard Henderson Int128 cpu_ld16_mmu(CPUArchState *env, abi_ptr addr, MemOpIdx oi, uintptr_t ra); 204cb48f365SRichard Henderson 205f83bcecbSRichard Henderson void cpu_stb_mmu(CPUArchState *env, abi_ptr ptr, uint8_t val, 206f83bcecbSRichard Henderson MemOpIdx oi, uintptr_t ra); 207fbea7a40SRichard Henderson void cpu_stw_mmu(CPUArchState *env, abi_ptr ptr, uint16_t val, 208f83bcecbSRichard Henderson MemOpIdx oi, uintptr_t ra); 209fbea7a40SRichard Henderson void cpu_stl_mmu(CPUArchState *env, abi_ptr ptr, uint32_t val, 210f83bcecbSRichard Henderson MemOpIdx oi, uintptr_t ra); 211fbea7a40SRichard Henderson void cpu_stq_mmu(CPUArchState *env, abi_ptr ptr, uint64_t val, 212f83bcecbSRichard Henderson MemOpIdx oi, uintptr_t ra); 213fbea7a40SRichard Henderson void cpu_st16_mmu(CPUArchState *env, abi_ptr addr, Int128 val, 214cb48f365SRichard Henderson MemOpIdx oi, uintptr_t ra); 215cb48f365SRichard Henderson 216022b9bceSAnton Johansson uint32_t cpu_atomic_cmpxchgb_mmu(CPUArchState *env, abi_ptr addr, 217b4c8f3d4SRichard Henderson uint32_t cmpv, uint32_t newv, 218b4c8f3d4SRichard Henderson MemOpIdx oi, uintptr_t retaddr); 219022b9bceSAnton Johansson uint32_t cpu_atomic_cmpxchgw_le_mmu(CPUArchState *env, abi_ptr addr, 220b4c8f3d4SRichard Henderson uint32_t cmpv, uint32_t newv, 221b4c8f3d4SRichard Henderson MemOpIdx oi, uintptr_t retaddr); 222022b9bceSAnton Johansson uint32_t cpu_atomic_cmpxchgl_le_mmu(CPUArchState *env, abi_ptr addr, 223b4c8f3d4SRichard Henderson uint32_t cmpv, uint32_t newv, 224b4c8f3d4SRichard Henderson MemOpIdx oi, uintptr_t retaddr); 225022b9bceSAnton Johansson uint64_t cpu_atomic_cmpxchgq_le_mmu(CPUArchState *env, abi_ptr addr, 226b4c8f3d4SRichard Henderson uint64_t cmpv, uint64_t newv, 227b4c8f3d4SRichard Henderson MemOpIdx oi, uintptr_t retaddr); 228022b9bceSAnton Johansson uint32_t cpu_atomic_cmpxchgw_be_mmu(CPUArchState *env, abi_ptr addr, 229b4c8f3d4SRichard Henderson uint32_t cmpv, uint32_t newv, 230b4c8f3d4SRichard Henderson MemOpIdx oi, uintptr_t retaddr); 231022b9bceSAnton Johansson uint32_t cpu_atomic_cmpxchgl_be_mmu(CPUArchState *env, abi_ptr addr, 232b4c8f3d4SRichard Henderson uint32_t cmpv, uint32_t newv, 233b4c8f3d4SRichard Henderson MemOpIdx oi, uintptr_t retaddr); 234022b9bceSAnton Johansson uint64_t cpu_atomic_cmpxchgq_be_mmu(CPUArchState *env, abi_ptr addr, 235b4c8f3d4SRichard Henderson uint64_t cmpv, uint64_t newv, 236b4c8f3d4SRichard Henderson MemOpIdx oi, uintptr_t retaddr); 237b4c8f3d4SRichard Henderson 238b4c8f3d4SRichard Henderson #define GEN_ATOMIC_HELPER(NAME, TYPE, SUFFIX) \ 239b4c8f3d4SRichard Henderson TYPE cpu_atomic_ ## NAME ## SUFFIX ## _mmu \ 240022b9bceSAnton Johansson (CPUArchState *env, abi_ptr addr, TYPE val, \ 241b4c8f3d4SRichard Henderson MemOpIdx oi, uintptr_t retaddr); 242b4c8f3d4SRichard Henderson 243b4c8f3d4SRichard Henderson #ifdef CONFIG_ATOMIC64 244b4c8f3d4SRichard Henderson #define GEN_ATOMIC_HELPER_ALL(NAME) \ 245b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER(NAME, uint32_t, b) \ 246b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER(NAME, uint32_t, w_le) \ 247b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER(NAME, uint32_t, w_be) \ 248b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER(NAME, uint32_t, l_le) \ 249b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER(NAME, uint32_t, l_be) \ 250b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER(NAME, uint64_t, q_le) \ 251b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER(NAME, uint64_t, q_be) 252b4c8f3d4SRichard Henderson #else 253b4c8f3d4SRichard Henderson #define GEN_ATOMIC_HELPER_ALL(NAME) \ 254b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER(NAME, uint32_t, b) \ 255b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER(NAME, uint32_t, w_le) \ 256b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER(NAME, uint32_t, w_be) \ 257b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER(NAME, uint32_t, l_le) \ 258b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER(NAME, uint32_t, l_be) 259b4c8f3d4SRichard Henderson #endif 260b4c8f3d4SRichard Henderson 261b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_add) 262b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_sub) 263b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_and) 264b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_or) 265b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_xor) 266b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_smin) 267b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_umin) 268b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_smax) 269b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_umax) 270b4c8f3d4SRichard Henderson 271b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(add_fetch) 272b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(sub_fetch) 273b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(and_fetch) 274b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(or_fetch) 275b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(xor_fetch) 276b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(smin_fetch) 277b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(umin_fetch) 278b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(smax_fetch) 279b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(umax_fetch) 280b4c8f3d4SRichard Henderson 281b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(xchg) 282b4c8f3d4SRichard Henderson 283b4c8f3d4SRichard Henderson #undef GEN_ATOMIC_HELPER_ALL 284b4c8f3d4SRichard Henderson #undef GEN_ATOMIC_HELPER 285b4c8f3d4SRichard Henderson 286022b9bceSAnton Johansson Int128 cpu_atomic_cmpxchgo_le_mmu(CPUArchState *env, abi_ptr addr, 287b4c8f3d4SRichard Henderson Int128 cmpv, Int128 newv, 288b4c8f3d4SRichard Henderson MemOpIdx oi, uintptr_t retaddr); 289022b9bceSAnton Johansson Int128 cpu_atomic_cmpxchgo_be_mmu(CPUArchState *env, abi_ptr addr, 290b4c8f3d4SRichard Henderson Int128 cmpv, Int128 newv, 291b4c8f3d4SRichard Henderson MemOpIdx oi, uintptr_t retaddr); 292b4c8f3d4SRichard Henderson 2933b28c270SPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY) 294c773828aSPaolo Bonzini 29570f168f8SRichard Henderson #include "tcg/oversized-guest.h" 296c773828aSPaolo Bonzini 2979e39de98SAnton Johansson static inline uint64_t tlb_read_idx(const CPUTLBEntry *entry, 2980b3c75adSRichard Henderson MMUAccessType access_type) 2990b3c75adSRichard Henderson { 3000b3c75adSRichard Henderson /* Do not rearrange the CPUTLBEntry structure members. */ 3010b3c75adSRichard Henderson QEMU_BUILD_BUG_ON(offsetof(CPUTLBEntry, addr_read) != 302238f4380SRichard Henderson MMU_DATA_LOAD * sizeof(uint64_t)); 3030b3c75adSRichard Henderson QEMU_BUILD_BUG_ON(offsetof(CPUTLBEntry, addr_write) != 304238f4380SRichard Henderson MMU_DATA_STORE * sizeof(uint64_t)); 3050b3c75adSRichard Henderson QEMU_BUILD_BUG_ON(offsetof(CPUTLBEntry, addr_code) != 306238f4380SRichard Henderson MMU_INST_FETCH * sizeof(uint64_t)); 3070b3c75adSRichard Henderson 308238f4380SRichard Henderson #if TARGET_LONG_BITS == 32 309238f4380SRichard Henderson /* Use qatomic_read, in case of addr_write; only care about low bits. */ 310238f4380SRichard Henderson const uint32_t *ptr = (uint32_t *)&entry->addr_idx[access_type]; 311238f4380SRichard Henderson ptr += HOST_BIG_ENDIAN; 312238f4380SRichard Henderson return qatomic_read(ptr); 313238f4380SRichard Henderson #else 314238f4380SRichard Henderson const uint64_t *ptr = &entry->addr_idx[access_type]; 3150b3c75adSRichard Henderson # if TCG_OVERSIZED_GUEST 3160b3c75adSRichard Henderson return *ptr; 3170b3c75adSRichard Henderson # else 3180b3c75adSRichard Henderson /* ofs might correspond to .addr_write, so use qatomic_read */ 3190b3c75adSRichard Henderson return qatomic_read(ptr); 3200b3c75adSRichard Henderson # endif 321238f4380SRichard Henderson #endif 3220b3c75adSRichard Henderson } 3230b3c75adSRichard Henderson 3249e39de98SAnton Johansson static inline uint64_t tlb_addr_write(const CPUTLBEntry *entry) 325403f290cSEmilio G. Cota { 3260b3c75adSRichard Henderson return tlb_read_idx(entry, MMU_DATA_STORE); 327403f290cSEmilio G. Cota } 328403f290cSEmilio G. Cota 32986e1eff8SEmilio G. Cota /* Find the TLB index corresponding to the mmu_idx + address pair. */ 33010b32e2cSAnton Johansson static inline uintptr_t tlb_index(CPUState *cpu, uintptr_t mmu_idx, 3319e39de98SAnton Johansson vaddr addr) 33286e1eff8SEmilio G. Cota { 33310b32e2cSAnton Johansson uintptr_t size_mask = cpu->neg.tlb.f[mmu_idx].mask >> CPU_TLB_ENTRY_BITS; 33486e1eff8SEmilio G. Cota 33586e1eff8SEmilio G. Cota return (addr >> TARGET_PAGE_BITS) & size_mask; 33686e1eff8SEmilio G. Cota } 33786e1eff8SEmilio G. Cota 338383beda9SRichard Henderson /* Find the TLB entry corresponding to the mmu_idx + address pair. */ 33910b32e2cSAnton Johansson static inline CPUTLBEntry *tlb_entry(CPUState *cpu, uintptr_t mmu_idx, 3409e39de98SAnton Johansson vaddr addr) 341383beda9SRichard Henderson { 34210b32e2cSAnton Johansson return &cpu->neg.tlb.f[mmu_idx].table[tlb_index(cpu, mmu_idx, addr)]; 343383beda9SRichard Henderson } 344383beda9SRichard Henderson 3453b28c270SPhilippe Mathieu-Daudé #endif /* !defined(CONFIG_USER_ONLY) */ 346ed4cfbcdSRichard Henderson 347ee3eb3a7SMarc-André Lureau #if TARGET_BIG_ENDIAN 348b9e60257SRichard Henderson # define cpu_lduw_data cpu_lduw_be_data 349b9e60257SRichard Henderson # define cpu_ldsw_data cpu_ldsw_be_data 350b9e60257SRichard Henderson # define cpu_ldl_data cpu_ldl_be_data 351b9e60257SRichard Henderson # define cpu_ldq_data cpu_ldq_be_data 352b9e60257SRichard Henderson # define cpu_lduw_data_ra cpu_lduw_be_data_ra 353b9e60257SRichard Henderson # define cpu_ldsw_data_ra cpu_ldsw_be_data_ra 354b9e60257SRichard Henderson # define cpu_ldl_data_ra cpu_ldl_be_data_ra 355b9e60257SRichard Henderson # define cpu_ldq_data_ra cpu_ldq_be_data_ra 356b9e60257SRichard Henderson # define cpu_lduw_mmuidx_ra cpu_lduw_be_mmuidx_ra 357b9e60257SRichard Henderson # define cpu_ldsw_mmuidx_ra cpu_ldsw_be_mmuidx_ra 358b9e60257SRichard Henderson # define cpu_ldl_mmuidx_ra cpu_ldl_be_mmuidx_ra 359b9e60257SRichard Henderson # define cpu_ldq_mmuidx_ra cpu_ldq_be_mmuidx_ra 360b9e60257SRichard Henderson # define cpu_stw_data cpu_stw_be_data 361b9e60257SRichard Henderson # define cpu_stl_data cpu_stl_be_data 362b9e60257SRichard Henderson # define cpu_stq_data cpu_stq_be_data 363b9e60257SRichard Henderson # define cpu_stw_data_ra cpu_stw_be_data_ra 364b9e60257SRichard Henderson # define cpu_stl_data_ra cpu_stl_be_data_ra 365b9e60257SRichard Henderson # define cpu_stq_data_ra cpu_stq_be_data_ra 366b9e60257SRichard Henderson # define cpu_stw_mmuidx_ra cpu_stw_be_mmuidx_ra 367b9e60257SRichard Henderson # define cpu_stl_mmuidx_ra cpu_stl_be_mmuidx_ra 368b9e60257SRichard Henderson # define cpu_stq_mmuidx_ra cpu_stq_be_mmuidx_ra 369b9e60257SRichard Henderson #else 370b9e60257SRichard Henderson # define cpu_lduw_data cpu_lduw_le_data 371b9e60257SRichard Henderson # define cpu_ldsw_data cpu_ldsw_le_data 372b9e60257SRichard Henderson # define cpu_ldl_data cpu_ldl_le_data 373b9e60257SRichard Henderson # define cpu_ldq_data cpu_ldq_le_data 374b9e60257SRichard Henderson # define cpu_lduw_data_ra cpu_lduw_le_data_ra 375b9e60257SRichard Henderson # define cpu_ldsw_data_ra cpu_ldsw_le_data_ra 376b9e60257SRichard Henderson # define cpu_ldl_data_ra cpu_ldl_le_data_ra 377b9e60257SRichard Henderson # define cpu_ldq_data_ra cpu_ldq_le_data_ra 378b9e60257SRichard Henderson # define cpu_lduw_mmuidx_ra cpu_lduw_le_mmuidx_ra 379b9e60257SRichard Henderson # define cpu_ldsw_mmuidx_ra cpu_ldsw_le_mmuidx_ra 380b9e60257SRichard Henderson # define cpu_ldl_mmuidx_ra cpu_ldl_le_mmuidx_ra 381b9e60257SRichard Henderson # define cpu_ldq_mmuidx_ra cpu_ldq_le_mmuidx_ra 382b9e60257SRichard Henderson # define cpu_stw_data cpu_stw_le_data 383b9e60257SRichard Henderson # define cpu_stl_data cpu_stl_le_data 384b9e60257SRichard Henderson # define cpu_stq_data cpu_stq_le_data 385b9e60257SRichard Henderson # define cpu_stw_data_ra cpu_stw_le_data_ra 386b9e60257SRichard Henderson # define cpu_stl_data_ra cpu_stl_le_data_ra 387b9e60257SRichard Henderson # define cpu_stq_data_ra cpu_stq_le_data_ra 388b9e60257SRichard Henderson # define cpu_stw_mmuidx_ra cpu_stw_le_mmuidx_ra 389b9e60257SRichard Henderson # define cpu_stl_mmuidx_ra cpu_stl_le_mmuidx_ra 390b9e60257SRichard Henderson # define cpu_stq_mmuidx_ra cpu_stq_le_mmuidx_ra 391b9e60257SRichard Henderson #endif 392b9e60257SRichard Henderson 39328990626SRichard Henderson uint8_t cpu_ldb_code_mmu(CPUArchState *env, abi_ptr addr, 39428990626SRichard Henderson MemOpIdx oi, uintptr_t ra); 39528990626SRichard Henderson uint16_t cpu_ldw_code_mmu(CPUArchState *env, abi_ptr addr, 39628990626SRichard Henderson MemOpIdx oi, uintptr_t ra); 39728990626SRichard Henderson uint32_t cpu_ldl_code_mmu(CPUArchState *env, abi_ptr addr, 39828990626SRichard Henderson MemOpIdx oi, uintptr_t ra); 39928990626SRichard Henderson uint64_t cpu_ldq_code_mmu(CPUArchState *env, abi_ptr addr, 40028990626SRichard Henderson MemOpIdx oi, uintptr_t ra); 40128990626SRichard Henderson 402fc4120a3SRichard Henderson uint32_t cpu_ldub_code(CPUArchState *env, abi_ptr addr); 403fc4120a3SRichard Henderson uint32_t cpu_lduw_code(CPUArchState *env, abi_ptr addr); 404fc4120a3SRichard Henderson uint32_t cpu_ldl_code(CPUArchState *env, abi_ptr addr); 405fc4120a3SRichard Henderson uint64_t cpu_ldq_code(CPUArchState *env, abi_ptr addr); 406c773828aSPaolo Bonzini 407fc4120a3SRichard Henderson static inline int cpu_ldsb_code(CPUArchState *env, abi_ptr addr) 408fc4120a3SRichard Henderson { 409fc4120a3SRichard Henderson return (int8_t)cpu_ldub_code(env, addr); 410fc4120a3SRichard Henderson } 411c773828aSPaolo Bonzini 412fc4120a3SRichard Henderson static inline int cpu_ldsw_code(CPUArchState *env, abi_ptr addr) 413fc4120a3SRichard Henderson { 414fc4120a3SRichard Henderson return (int16_t)cpu_lduw_code(env, addr); 415fc4120a3SRichard Henderson } 416c773828aSPaolo Bonzini 417c773828aSPaolo Bonzini /** 418c773828aSPaolo Bonzini * tlb_vaddr_to_host: 419c773828aSPaolo Bonzini * @env: CPUArchState 420c773828aSPaolo Bonzini * @addr: guest virtual address to look up 421c773828aSPaolo Bonzini * @access_type: 0 for read, 1 for write, 2 for execute 422c773828aSPaolo Bonzini * @mmu_idx: MMU index to use for lookup 423c773828aSPaolo Bonzini * 424c773828aSPaolo Bonzini * Look up the specified guest virtual index in the TCG softmmu TLB. 4254811e909SRichard Henderson * If we can translate a host virtual address suitable for direct RAM 4264811e909SRichard Henderson * access, without causing a guest exception, then return it. 4274811e909SRichard Henderson * Otherwise (TLB entry is for an I/O access, guest software 4284811e909SRichard Henderson * TLB fill required, etc) return NULL. 429c773828aSPaolo Bonzini */ 4304811e909SRichard Henderson #ifdef CONFIG_USER_ONLY 4313e23de15SLaurent Vivier static inline void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr, 4324811e909SRichard Henderson MMUAccessType access_type, int mmu_idx) 433c773828aSPaolo Bonzini { 4343e8f1628SRichard Henderson return g2h(env_cpu(env), addr); 4354811e909SRichard Henderson } 4362e83c496SAurelien Jarno #else 4374811e909SRichard Henderson void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr, 4384811e909SRichard Henderson MMUAccessType access_type, int mmu_idx); 4394811e909SRichard Henderson #endif 440c773828aSPaolo Bonzini 441f08b6170SPaolo Bonzini #endif /* CPU_LDST_H */ 442