1f08b6170SPaolo Bonzini /* 2f08b6170SPaolo Bonzini * Software MMU support 3f08b6170SPaolo Bonzini * 4f08b6170SPaolo Bonzini * This library is free software; you can redistribute it and/or 5f08b6170SPaolo Bonzini * modify it under the terms of the GNU Lesser General Public 6f08b6170SPaolo Bonzini * License as published by the Free Software Foundation; either 7d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 8f08b6170SPaolo Bonzini * 9f08b6170SPaolo Bonzini * This library is distributed in the hope that it will be useful, 10f08b6170SPaolo Bonzini * but WITHOUT ANY WARRANTY; without even the implied warranty of 11f08b6170SPaolo Bonzini * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 12f08b6170SPaolo Bonzini * Lesser General Public License for more details. 13f08b6170SPaolo Bonzini * 14f08b6170SPaolo Bonzini * You should have received a copy of the GNU Lesser General Public 15f08b6170SPaolo Bonzini * License along with this library; if not, see <http://www.gnu.org/licenses/>. 16f08b6170SPaolo Bonzini * 17f08b6170SPaolo Bonzini */ 18f08b6170SPaolo Bonzini 19f08b6170SPaolo Bonzini /* 20f08b6170SPaolo Bonzini * Generate inline load/store functions for all MMU modes (typically 21f08b6170SPaolo Bonzini * at least _user and _kernel) as well as _data versions, for all data 22f08b6170SPaolo Bonzini * sizes. 23f08b6170SPaolo Bonzini * 24f08b6170SPaolo Bonzini * Used by target op helpers. 25f08b6170SPaolo Bonzini * 26db5fd8d7SPeter Maydell * The syntax for the accessors is: 27db5fd8d7SPeter Maydell * 28b9e60257SRichard Henderson * load: cpu_ld{sign}{size}{end}_{mmusuffix}(env, ptr) 29b9e60257SRichard Henderson * cpu_ld{sign}{size}{end}_{mmusuffix}_ra(env, ptr, retaddr) 30b9e60257SRichard Henderson * cpu_ld{sign}{size}{end}_mmuidx_ra(env, ptr, mmu_idx, retaddr) 31db5fd8d7SPeter Maydell * 32b9e60257SRichard Henderson * store: cpu_st{size}{end}_{mmusuffix}(env, ptr, val) 33b9e60257SRichard Henderson * cpu_st{size}{end}_{mmusuffix}_ra(env, ptr, val, retaddr) 34b9e60257SRichard Henderson * cpu_st{size}{end}_mmuidx_ra(env, ptr, val, mmu_idx, retaddr) 35db5fd8d7SPeter Maydell * 36db5fd8d7SPeter Maydell * sign is: 37db5fd8d7SPeter Maydell * (empty): for 32 and 64 bit sizes 38db5fd8d7SPeter Maydell * u : unsigned 39db5fd8d7SPeter Maydell * s : signed 40db5fd8d7SPeter Maydell * 41db5fd8d7SPeter Maydell * size is: 42db5fd8d7SPeter Maydell * b: 8 bits 43db5fd8d7SPeter Maydell * w: 16 bits 44db5fd8d7SPeter Maydell * l: 32 bits 45db5fd8d7SPeter Maydell * q: 64 bits 46db5fd8d7SPeter Maydell * 47b9e60257SRichard Henderson * end is: 48b9e60257SRichard Henderson * (empty): for target native endian, or for 8 bit access 49b9e60257SRichard Henderson * _be: for forced big endian 50b9e60257SRichard Henderson * _le: for forced little endian 51b9e60257SRichard Henderson * 52f4e1bae2SRichard Henderson * mmusuffix is one of the generic suffixes "data" or "code", or "mmuidx". 53f4e1bae2SRichard Henderson * The "mmuidx" suffix carries an extra mmu_idx argument that specifies 54f4e1bae2SRichard Henderson * the index to use; the "data" and "code" suffixes take the index from 55f4e1bae2SRichard Henderson * cpu_mmu_index(). 56f08b6170SPaolo Bonzini */ 57f08b6170SPaolo Bonzini #ifndef CPU_LDST_H 58f08b6170SPaolo Bonzini #define CPU_LDST_H 59f08b6170SPaolo Bonzini 60c773828aSPaolo Bonzini #if defined(CONFIG_USER_ONLY) 613e23de15SLaurent Vivier /* sparc32plus has 64bit long but 32bit space address 623e23de15SLaurent Vivier * this can make bad result with g2h() and h2g() 633e23de15SLaurent Vivier */ 643e23de15SLaurent Vivier #if TARGET_VIRT_ADDR_SPACE_BITS <= 32 653e23de15SLaurent Vivier typedef uint32_t abi_ptr; 663e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr "%x" 673e23de15SLaurent Vivier #else 683e23de15SLaurent Vivier typedef uint64_t abi_ptr; 693e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr "%"PRIx64 703e23de15SLaurent Vivier #endif 713e23de15SLaurent Vivier 72c773828aSPaolo Bonzini /* All direct uses of g2h and h2g need to go away for usermode softmmu. */ 739abf09ffSRichard Henderson #define g2h(x) ((void *)((uintptr_t)(abi_ptr)(x) + guest_base)) 74c773828aSPaolo Bonzini 750acd4ab8SRémi Denis-Courmont #if HOST_LONG_BITS <= TARGET_VIRT_ADDR_SPACE_BITS 760acd4ab8SRémi Denis-Courmont #define guest_addr_valid(x) (1) 770acd4ab8SRémi Denis-Courmont #else 78ebf9a363SMax Filippov #define guest_addr_valid(x) ((x) <= GUEST_ADDR_MAX) 790acd4ab8SRémi Denis-Courmont #endif 809abf09ffSRichard Henderson #define h2g_valid(x) guest_addr_valid((uintptr_t)(x) - guest_base) 81ebf9a363SMax Filippov 82ebf9a363SMax Filippov static inline int guest_range_valid(unsigned long start, unsigned long len) 83ebf9a363SMax Filippov { 84ebf9a363SMax Filippov return len - 1 <= GUEST_ADDR_MAX && start <= GUEST_ADDR_MAX - len + 1; 85ebf9a363SMax Filippov } 86f08b6170SPaolo Bonzini 87c773828aSPaolo Bonzini #define h2g_nocheck(x) ({ \ 889abf09ffSRichard Henderson uintptr_t __ret = (uintptr_t)(x) - guest_base; \ 893e23de15SLaurent Vivier (abi_ptr)__ret; \ 90c773828aSPaolo Bonzini }) 91c773828aSPaolo Bonzini 92c773828aSPaolo Bonzini #define h2g(x) ({ \ 93c773828aSPaolo Bonzini /* Check if given address fits target address space */ \ 94c773828aSPaolo Bonzini assert(h2g_valid(x)); \ 95c773828aSPaolo Bonzini h2g_nocheck(x); \ 96c773828aSPaolo Bonzini }) 973e23de15SLaurent Vivier #else 983e23de15SLaurent Vivier typedef target_ulong abi_ptr; 993e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr TARGET_ABI_FMT_lx 100c773828aSPaolo Bonzini #endif 101c773828aSPaolo Bonzini 102ed4cfbcdSRichard Henderson uint32_t cpu_ldub_data(CPUArchState *env, abi_ptr ptr); 103ed4cfbcdSRichard Henderson int cpu_ldsb_data(CPUArchState *env, abi_ptr ptr); 104c773828aSPaolo Bonzini 105b9e60257SRichard Henderson uint32_t cpu_lduw_be_data(CPUArchState *env, abi_ptr ptr); 106b9e60257SRichard Henderson int cpu_ldsw_be_data(CPUArchState *env, abi_ptr ptr); 107b9e60257SRichard Henderson uint32_t cpu_ldl_be_data(CPUArchState *env, abi_ptr ptr); 108b9e60257SRichard Henderson uint64_t cpu_ldq_be_data(CPUArchState *env, abi_ptr ptr); 109b9e60257SRichard Henderson 110b9e60257SRichard Henderson uint32_t cpu_lduw_le_data(CPUArchState *env, abi_ptr ptr); 111b9e60257SRichard Henderson int cpu_ldsw_le_data(CPUArchState *env, abi_ptr ptr); 112b9e60257SRichard Henderson uint32_t cpu_ldl_le_data(CPUArchState *env, abi_ptr ptr); 113b9e60257SRichard Henderson uint64_t cpu_ldq_le_data(CPUArchState *env, abi_ptr ptr); 114b9e60257SRichard Henderson 115b9e60257SRichard Henderson uint32_t cpu_ldub_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 116b9e60257SRichard Henderson int cpu_ldsb_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 117b9e60257SRichard Henderson 118b9e60257SRichard Henderson uint32_t cpu_lduw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 119b9e60257SRichard Henderson int cpu_ldsw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 120b9e60257SRichard Henderson uint32_t cpu_ldl_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 121b9e60257SRichard Henderson uint64_t cpu_ldq_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 122b9e60257SRichard Henderson 123b9e60257SRichard Henderson uint32_t cpu_lduw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 124b9e60257SRichard Henderson int cpu_ldsw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 125b9e60257SRichard Henderson uint32_t cpu_ldl_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 126b9e60257SRichard Henderson uint64_t cpu_ldq_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 127c773828aSPaolo Bonzini 128ed4cfbcdSRichard Henderson void cpu_stb_data(CPUArchState *env, abi_ptr ptr, uint32_t val); 129b9e60257SRichard Henderson 130b9e60257SRichard Henderson void cpu_stw_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val); 131b9e60257SRichard Henderson void cpu_stl_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val); 132b9e60257SRichard Henderson void cpu_stq_be_data(CPUArchState *env, abi_ptr ptr, uint64_t val); 133b9e60257SRichard Henderson 134b9e60257SRichard Henderson void cpu_stw_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val); 135b9e60257SRichard Henderson void cpu_stl_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val); 136b9e60257SRichard Henderson void cpu_stq_le_data(CPUArchState *env, abi_ptr ptr, uint64_t val); 137c773828aSPaolo Bonzini 138ed4cfbcdSRichard Henderson void cpu_stb_data_ra(CPUArchState *env, abi_ptr ptr, 139b9e60257SRichard Henderson uint32_t val, uintptr_t ra); 140b9e60257SRichard Henderson 141b9e60257SRichard Henderson void cpu_stw_be_data_ra(CPUArchState *env, abi_ptr ptr, 142b9e60257SRichard Henderson uint32_t val, uintptr_t ra); 143b9e60257SRichard Henderson void cpu_stl_be_data_ra(CPUArchState *env, abi_ptr ptr, 144b9e60257SRichard Henderson uint32_t val, uintptr_t ra); 145b9e60257SRichard Henderson void cpu_stq_be_data_ra(CPUArchState *env, abi_ptr ptr, 146b9e60257SRichard Henderson uint64_t val, uintptr_t ra); 147b9e60257SRichard Henderson 148b9e60257SRichard Henderson void cpu_stw_le_data_ra(CPUArchState *env, abi_ptr ptr, 149b9e60257SRichard Henderson uint32_t val, uintptr_t ra); 150b9e60257SRichard Henderson void cpu_stl_le_data_ra(CPUArchState *env, abi_ptr ptr, 151b9e60257SRichard Henderson uint32_t val, uintptr_t ra); 152b9e60257SRichard Henderson void cpu_stq_le_data_ra(CPUArchState *env, abi_ptr ptr, 153b9e60257SRichard Henderson uint64_t val, uintptr_t ra); 154c773828aSPaolo Bonzini 155cfe04a4bSRichard Henderson #if defined(CONFIG_USER_ONLY) 156cfe04a4bSRichard Henderson 157cfe04a4bSRichard Henderson extern __thread uintptr_t helper_retaddr; 158cfe04a4bSRichard Henderson 159cfe04a4bSRichard Henderson static inline void set_helper_retaddr(uintptr_t ra) 160cfe04a4bSRichard Henderson { 161cfe04a4bSRichard Henderson helper_retaddr = ra; 162cfe04a4bSRichard Henderson /* 163cfe04a4bSRichard Henderson * Ensure that this write is visible to the SIGSEGV handler that 164cfe04a4bSRichard Henderson * may be invoked due to a subsequent invalid memory operation. 165cfe04a4bSRichard Henderson */ 166cfe04a4bSRichard Henderson signal_barrier(); 167cfe04a4bSRichard Henderson } 168cfe04a4bSRichard Henderson 169cfe04a4bSRichard Henderson static inline void clear_helper_retaddr(void) 170cfe04a4bSRichard Henderson { 171cfe04a4bSRichard Henderson /* 172cfe04a4bSRichard Henderson * Ensure that previous memory operations have succeeded before 173cfe04a4bSRichard Henderson * removing the data visible to the signal handler. 174cfe04a4bSRichard Henderson */ 175cfe04a4bSRichard Henderson signal_barrier(); 176cfe04a4bSRichard Henderson helper_retaddr = 0; 177cfe04a4bSRichard Henderson } 178cfe04a4bSRichard Henderson 179f4e1bae2SRichard Henderson /* 180f4e1bae2SRichard Henderson * Provide the same *_mmuidx_ra interface as for softmmu. 181f4e1bae2SRichard Henderson * The mmu_idx argument is ignored. 182f4e1bae2SRichard Henderson */ 183f4e1bae2SRichard Henderson 184f4e1bae2SRichard Henderson static inline uint32_t cpu_ldub_mmuidx_ra(CPUArchState *env, abi_ptr addr, 185f4e1bae2SRichard Henderson int mmu_idx, uintptr_t ra) 186f4e1bae2SRichard Henderson { 187f4e1bae2SRichard Henderson return cpu_ldub_data_ra(env, addr, ra); 188f4e1bae2SRichard Henderson } 189f4e1bae2SRichard Henderson 190f4e1bae2SRichard Henderson static inline int cpu_ldsb_mmuidx_ra(CPUArchState *env, abi_ptr addr, 191f4e1bae2SRichard Henderson int mmu_idx, uintptr_t ra) 192f4e1bae2SRichard Henderson { 193f4e1bae2SRichard Henderson return cpu_ldsb_data_ra(env, addr, ra); 194f4e1bae2SRichard Henderson } 195f4e1bae2SRichard Henderson 196b9e60257SRichard Henderson static inline uint32_t cpu_lduw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 197f4e1bae2SRichard Henderson int mmu_idx, uintptr_t ra) 198f4e1bae2SRichard Henderson { 199b9e60257SRichard Henderson return cpu_lduw_be_data_ra(env, addr, ra); 200b9e60257SRichard Henderson } 201b9e60257SRichard Henderson 202b9e60257SRichard Henderson static inline int cpu_ldsw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 203b9e60257SRichard Henderson int mmu_idx, uintptr_t ra) 204b9e60257SRichard Henderson { 205b9e60257SRichard Henderson return cpu_ldsw_be_data_ra(env, addr, ra); 206b9e60257SRichard Henderson } 207b9e60257SRichard Henderson 208b9e60257SRichard Henderson static inline uint32_t cpu_ldl_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 209b9e60257SRichard Henderson int mmu_idx, uintptr_t ra) 210b9e60257SRichard Henderson { 211b9e60257SRichard Henderson return cpu_ldl_be_data_ra(env, addr, ra); 212b9e60257SRichard Henderson } 213b9e60257SRichard Henderson 214b9e60257SRichard Henderson static inline uint64_t cpu_ldq_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 215b9e60257SRichard Henderson int mmu_idx, uintptr_t ra) 216b9e60257SRichard Henderson { 217b9e60257SRichard Henderson return cpu_ldq_be_data_ra(env, addr, ra); 218b9e60257SRichard Henderson } 219b9e60257SRichard Henderson 220b9e60257SRichard Henderson static inline uint32_t cpu_lduw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 221b9e60257SRichard Henderson int mmu_idx, uintptr_t ra) 222b9e60257SRichard Henderson { 223b9e60257SRichard Henderson return cpu_lduw_le_data_ra(env, addr, ra); 224b9e60257SRichard Henderson } 225b9e60257SRichard Henderson 226b9e60257SRichard Henderson static inline int cpu_ldsw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 227b9e60257SRichard Henderson int mmu_idx, uintptr_t ra) 228b9e60257SRichard Henderson { 229b9e60257SRichard Henderson return cpu_ldsw_le_data_ra(env, addr, ra); 230b9e60257SRichard Henderson } 231b9e60257SRichard Henderson 232b9e60257SRichard Henderson static inline uint32_t cpu_ldl_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 233b9e60257SRichard Henderson int mmu_idx, uintptr_t ra) 234b9e60257SRichard Henderson { 235b9e60257SRichard Henderson return cpu_ldl_le_data_ra(env, addr, ra); 236b9e60257SRichard Henderson } 237b9e60257SRichard Henderson 238b9e60257SRichard Henderson static inline uint64_t cpu_ldq_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 239b9e60257SRichard Henderson int mmu_idx, uintptr_t ra) 240b9e60257SRichard Henderson { 241b9e60257SRichard Henderson return cpu_ldq_le_data_ra(env, addr, ra); 242f4e1bae2SRichard Henderson } 243f4e1bae2SRichard Henderson 244f4e1bae2SRichard Henderson static inline void cpu_stb_mmuidx_ra(CPUArchState *env, abi_ptr addr, 245f4e1bae2SRichard Henderson uint32_t val, int mmu_idx, uintptr_t ra) 246f4e1bae2SRichard Henderson { 247f4e1bae2SRichard Henderson cpu_stb_data_ra(env, addr, val, ra); 248f4e1bae2SRichard Henderson } 249f4e1bae2SRichard Henderson 250b9e60257SRichard Henderson static inline void cpu_stw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 251b9e60257SRichard Henderson uint32_t val, int mmu_idx, 252b9e60257SRichard Henderson uintptr_t ra) 253f4e1bae2SRichard Henderson { 254b9e60257SRichard Henderson cpu_stw_be_data_ra(env, addr, val, ra); 255f4e1bae2SRichard Henderson } 256f4e1bae2SRichard Henderson 257b9e60257SRichard Henderson static inline void cpu_stl_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 258b9e60257SRichard Henderson uint32_t val, int mmu_idx, 259b9e60257SRichard Henderson uintptr_t ra) 260f4e1bae2SRichard Henderson { 261b9e60257SRichard Henderson cpu_stl_be_data_ra(env, addr, val, ra); 262f4e1bae2SRichard Henderson } 263f4e1bae2SRichard Henderson 264b9e60257SRichard Henderson static inline void cpu_stq_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 265b9e60257SRichard Henderson uint64_t val, int mmu_idx, 266b9e60257SRichard Henderson uintptr_t ra) 267f4e1bae2SRichard Henderson { 268b9e60257SRichard Henderson cpu_stq_be_data_ra(env, addr, val, ra); 269b9e60257SRichard Henderson } 270b9e60257SRichard Henderson 271b9e60257SRichard Henderson static inline void cpu_stw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 272b9e60257SRichard Henderson uint32_t val, int mmu_idx, 273b9e60257SRichard Henderson uintptr_t ra) 274b9e60257SRichard Henderson { 275b9e60257SRichard Henderson cpu_stw_le_data_ra(env, addr, val, ra); 276b9e60257SRichard Henderson } 277b9e60257SRichard Henderson 278b9e60257SRichard Henderson static inline void cpu_stl_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 279b9e60257SRichard Henderson uint32_t val, int mmu_idx, 280b9e60257SRichard Henderson uintptr_t ra) 281b9e60257SRichard Henderson { 282b9e60257SRichard Henderson cpu_stl_le_data_ra(env, addr, val, ra); 283b9e60257SRichard Henderson } 284b9e60257SRichard Henderson 285b9e60257SRichard Henderson static inline void cpu_stq_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 286b9e60257SRichard Henderson uint64_t val, int mmu_idx, 287b9e60257SRichard Henderson uintptr_t ra) 288b9e60257SRichard Henderson { 289b9e60257SRichard Henderson cpu_stq_le_data_ra(env, addr, val, ra); 290f4e1bae2SRichard Henderson } 291f4e1bae2SRichard Henderson 292c773828aSPaolo Bonzini #else 293c773828aSPaolo Bonzini 294d03f1408SRichard Henderson /* Needed for TCG_OVERSIZED_GUEST */ 295dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg.h" 296c773828aSPaolo Bonzini 297403f290cSEmilio G. Cota static inline target_ulong tlb_addr_write(const CPUTLBEntry *entry) 298403f290cSEmilio G. Cota { 299403f290cSEmilio G. Cota #if TCG_OVERSIZED_GUEST 300403f290cSEmilio G. Cota return entry->addr_write; 301403f290cSEmilio G. Cota #else 302d73415a3SStefan Hajnoczi return qatomic_read(&entry->addr_write); 303403f290cSEmilio G. Cota #endif 304403f290cSEmilio G. Cota } 305403f290cSEmilio G. Cota 30686e1eff8SEmilio G. Cota /* Find the TLB index corresponding to the mmu_idx + address pair. */ 30786e1eff8SEmilio G. Cota static inline uintptr_t tlb_index(CPUArchState *env, uintptr_t mmu_idx, 30886e1eff8SEmilio G. Cota target_ulong addr) 30986e1eff8SEmilio G. Cota { 310a40ec84eSRichard Henderson uintptr_t size_mask = env_tlb(env)->f[mmu_idx].mask >> CPU_TLB_ENTRY_BITS; 31186e1eff8SEmilio G. Cota 31286e1eff8SEmilio G. Cota return (addr >> TARGET_PAGE_BITS) & size_mask; 31386e1eff8SEmilio G. Cota } 31486e1eff8SEmilio G. Cota 315383beda9SRichard Henderson /* Find the TLB entry corresponding to the mmu_idx + address pair. */ 316383beda9SRichard Henderson static inline CPUTLBEntry *tlb_entry(CPUArchState *env, uintptr_t mmu_idx, 317383beda9SRichard Henderson target_ulong addr) 318383beda9SRichard Henderson { 319a40ec84eSRichard Henderson return &env_tlb(env)->f[mmu_idx].table[tlb_index(env, mmu_idx, addr)]; 320383beda9SRichard Henderson } 321383beda9SRichard Henderson 322d03f1408SRichard Henderson uint32_t cpu_ldub_mmuidx_ra(CPUArchState *env, abi_ptr addr, 323d03f1408SRichard Henderson int mmu_idx, uintptr_t ra); 324d03f1408SRichard Henderson int cpu_ldsb_mmuidx_ra(CPUArchState *env, abi_ptr addr, 325d03f1408SRichard Henderson int mmu_idx, uintptr_t ra); 326b9e60257SRichard Henderson 327b9e60257SRichard Henderson uint32_t cpu_lduw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 328b9e60257SRichard Henderson int mmu_idx, uintptr_t ra); 329b9e60257SRichard Henderson int cpu_ldsw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 330b9e60257SRichard Henderson int mmu_idx, uintptr_t ra); 331b9e60257SRichard Henderson uint32_t cpu_ldl_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 332b9e60257SRichard Henderson int mmu_idx, uintptr_t ra); 333b9e60257SRichard Henderson uint64_t cpu_ldq_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 334b9e60257SRichard Henderson int mmu_idx, uintptr_t ra); 335b9e60257SRichard Henderson 336b9e60257SRichard Henderson uint32_t cpu_lduw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 337b9e60257SRichard Henderson int mmu_idx, uintptr_t ra); 338b9e60257SRichard Henderson int cpu_ldsw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 339b9e60257SRichard Henderson int mmu_idx, uintptr_t ra); 340b9e60257SRichard Henderson uint32_t cpu_ldl_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 341b9e60257SRichard Henderson int mmu_idx, uintptr_t ra); 342b9e60257SRichard Henderson uint64_t cpu_ldq_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 343d03f1408SRichard Henderson int mmu_idx, uintptr_t ra); 344d03f1408SRichard Henderson 345d03f1408SRichard Henderson void cpu_stb_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val, 346d03f1408SRichard Henderson int mmu_idx, uintptr_t retaddr); 347b9e60257SRichard Henderson 348b9e60257SRichard Henderson void cpu_stw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val, 349d03f1408SRichard Henderson int mmu_idx, uintptr_t retaddr); 350b9e60257SRichard Henderson void cpu_stl_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val, 351d03f1408SRichard Henderson int mmu_idx, uintptr_t retaddr); 352b9e60257SRichard Henderson void cpu_stq_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint64_t val, 353b9e60257SRichard Henderson int mmu_idx, uintptr_t retaddr); 354b9e60257SRichard Henderson 355b9e60257SRichard Henderson void cpu_stw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val, 356b9e60257SRichard Henderson int mmu_idx, uintptr_t retaddr); 357b9e60257SRichard Henderson void cpu_stl_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val, 358b9e60257SRichard Henderson int mmu_idx, uintptr_t retaddr); 359b9e60257SRichard Henderson void cpu_stq_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint64_t val, 360d03f1408SRichard Henderson int mmu_idx, uintptr_t retaddr); 361d03f1408SRichard Henderson 362ed4cfbcdSRichard Henderson #endif /* defined(CONFIG_USER_ONLY) */ 363ed4cfbcdSRichard Henderson 364b9e60257SRichard Henderson #ifdef TARGET_WORDS_BIGENDIAN 365b9e60257SRichard Henderson # define cpu_lduw_data cpu_lduw_be_data 366b9e60257SRichard Henderson # define cpu_ldsw_data cpu_ldsw_be_data 367b9e60257SRichard Henderson # define cpu_ldl_data cpu_ldl_be_data 368b9e60257SRichard Henderson # define cpu_ldq_data cpu_ldq_be_data 369b9e60257SRichard Henderson # define cpu_lduw_data_ra cpu_lduw_be_data_ra 370b9e60257SRichard Henderson # define cpu_ldsw_data_ra cpu_ldsw_be_data_ra 371b9e60257SRichard Henderson # define cpu_ldl_data_ra cpu_ldl_be_data_ra 372b9e60257SRichard Henderson # define cpu_ldq_data_ra cpu_ldq_be_data_ra 373b9e60257SRichard Henderson # define cpu_lduw_mmuidx_ra cpu_lduw_be_mmuidx_ra 374b9e60257SRichard Henderson # define cpu_ldsw_mmuidx_ra cpu_ldsw_be_mmuidx_ra 375b9e60257SRichard Henderson # define cpu_ldl_mmuidx_ra cpu_ldl_be_mmuidx_ra 376b9e60257SRichard Henderson # define cpu_ldq_mmuidx_ra cpu_ldq_be_mmuidx_ra 377b9e60257SRichard Henderson # define cpu_stw_data cpu_stw_be_data 378b9e60257SRichard Henderson # define cpu_stl_data cpu_stl_be_data 379b9e60257SRichard Henderson # define cpu_stq_data cpu_stq_be_data 380b9e60257SRichard Henderson # define cpu_stw_data_ra cpu_stw_be_data_ra 381b9e60257SRichard Henderson # define cpu_stl_data_ra cpu_stl_be_data_ra 382b9e60257SRichard Henderson # define cpu_stq_data_ra cpu_stq_be_data_ra 383b9e60257SRichard Henderson # define cpu_stw_mmuidx_ra cpu_stw_be_mmuidx_ra 384b9e60257SRichard Henderson # define cpu_stl_mmuidx_ra cpu_stl_be_mmuidx_ra 385b9e60257SRichard Henderson # define cpu_stq_mmuidx_ra cpu_stq_be_mmuidx_ra 386b9e60257SRichard Henderson #else 387b9e60257SRichard Henderson # define cpu_lduw_data cpu_lduw_le_data 388b9e60257SRichard Henderson # define cpu_ldsw_data cpu_ldsw_le_data 389b9e60257SRichard Henderson # define cpu_ldl_data cpu_ldl_le_data 390b9e60257SRichard Henderson # define cpu_ldq_data cpu_ldq_le_data 391b9e60257SRichard Henderson # define cpu_lduw_data_ra cpu_lduw_le_data_ra 392b9e60257SRichard Henderson # define cpu_ldsw_data_ra cpu_ldsw_le_data_ra 393b9e60257SRichard Henderson # define cpu_ldl_data_ra cpu_ldl_le_data_ra 394b9e60257SRichard Henderson # define cpu_ldq_data_ra cpu_ldq_le_data_ra 395b9e60257SRichard Henderson # define cpu_lduw_mmuidx_ra cpu_lduw_le_mmuidx_ra 396b9e60257SRichard Henderson # define cpu_ldsw_mmuidx_ra cpu_ldsw_le_mmuidx_ra 397b9e60257SRichard Henderson # define cpu_ldl_mmuidx_ra cpu_ldl_le_mmuidx_ra 398b9e60257SRichard Henderson # define cpu_ldq_mmuidx_ra cpu_ldq_le_mmuidx_ra 399b9e60257SRichard Henderson # define cpu_stw_data cpu_stw_le_data 400b9e60257SRichard Henderson # define cpu_stl_data cpu_stl_le_data 401b9e60257SRichard Henderson # define cpu_stq_data cpu_stq_le_data 402b9e60257SRichard Henderson # define cpu_stw_data_ra cpu_stw_le_data_ra 403b9e60257SRichard Henderson # define cpu_stl_data_ra cpu_stl_le_data_ra 404b9e60257SRichard Henderson # define cpu_stq_data_ra cpu_stq_le_data_ra 405b9e60257SRichard Henderson # define cpu_stw_mmuidx_ra cpu_stw_le_mmuidx_ra 406b9e60257SRichard Henderson # define cpu_stl_mmuidx_ra cpu_stl_le_mmuidx_ra 407b9e60257SRichard Henderson # define cpu_stq_mmuidx_ra cpu_stq_le_mmuidx_ra 408b9e60257SRichard Henderson #endif 409b9e60257SRichard Henderson 410fc4120a3SRichard Henderson uint32_t cpu_ldub_code(CPUArchState *env, abi_ptr addr); 411fc4120a3SRichard Henderson uint32_t cpu_lduw_code(CPUArchState *env, abi_ptr addr); 412fc4120a3SRichard Henderson uint32_t cpu_ldl_code(CPUArchState *env, abi_ptr addr); 413fc4120a3SRichard Henderson uint64_t cpu_ldq_code(CPUArchState *env, abi_ptr addr); 414c773828aSPaolo Bonzini 415fc4120a3SRichard Henderson static inline int cpu_ldsb_code(CPUArchState *env, abi_ptr addr) 416fc4120a3SRichard Henderson { 417fc4120a3SRichard Henderson return (int8_t)cpu_ldub_code(env, addr); 418fc4120a3SRichard Henderson } 419c773828aSPaolo Bonzini 420fc4120a3SRichard Henderson static inline int cpu_ldsw_code(CPUArchState *env, abi_ptr addr) 421fc4120a3SRichard Henderson { 422fc4120a3SRichard Henderson return (int16_t)cpu_lduw_code(env, addr); 423fc4120a3SRichard Henderson } 424c773828aSPaolo Bonzini 425c773828aSPaolo Bonzini /** 426c773828aSPaolo Bonzini * tlb_vaddr_to_host: 427c773828aSPaolo Bonzini * @env: CPUArchState 428c773828aSPaolo Bonzini * @addr: guest virtual address to look up 429c773828aSPaolo Bonzini * @access_type: 0 for read, 1 for write, 2 for execute 430c773828aSPaolo Bonzini * @mmu_idx: MMU index to use for lookup 431c773828aSPaolo Bonzini * 432c773828aSPaolo Bonzini * Look up the specified guest virtual index in the TCG softmmu TLB. 4334811e909SRichard Henderson * If we can translate a host virtual address suitable for direct RAM 4344811e909SRichard Henderson * access, without causing a guest exception, then return it. 4354811e909SRichard Henderson * Otherwise (TLB entry is for an I/O access, guest software 4364811e909SRichard Henderson * TLB fill required, etc) return NULL. 437c773828aSPaolo Bonzini */ 4384811e909SRichard Henderson #ifdef CONFIG_USER_ONLY 4393e23de15SLaurent Vivier static inline void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr, 4404811e909SRichard Henderson MMUAccessType access_type, int mmu_idx) 441c773828aSPaolo Bonzini { 442c2a85316SBobby Bingham return g2h(addr); 4434811e909SRichard Henderson } 4442e83c496SAurelien Jarno #else 4454811e909SRichard Henderson void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr, 4464811e909SRichard Henderson MMUAccessType access_type, int mmu_idx); 4474811e909SRichard Henderson #endif 448c773828aSPaolo Bonzini 449f08b6170SPaolo Bonzini #endif /* CPU_LDST_H */ 450