xref: /qemu/include/accel/tcg/cpu-ldst.h (revision 70f168f88cab3ee8b377e90cad398e69c3deafa4)
1f08b6170SPaolo Bonzini /*
2f08b6170SPaolo Bonzini  *  Software MMU support
3f08b6170SPaolo Bonzini  *
4f08b6170SPaolo Bonzini  * This library is free software; you can redistribute it and/or
5f08b6170SPaolo Bonzini  * modify it under the terms of the GNU Lesser General Public
6f08b6170SPaolo Bonzini  * License as published by the Free Software Foundation; either
7d6ea4236SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
8f08b6170SPaolo Bonzini  *
9f08b6170SPaolo Bonzini  * This library is distributed in the hope that it will be useful,
10f08b6170SPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11f08b6170SPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
12f08b6170SPaolo Bonzini  * Lesser General Public License for more details.
13f08b6170SPaolo Bonzini  *
14f08b6170SPaolo Bonzini  * You should have received a copy of the GNU Lesser General Public
15f08b6170SPaolo Bonzini  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
16f08b6170SPaolo Bonzini  *
17f08b6170SPaolo Bonzini  */
18f08b6170SPaolo Bonzini 
19f08b6170SPaolo Bonzini /*
20f08b6170SPaolo Bonzini  * Generate inline load/store functions for all MMU modes (typically
21f08b6170SPaolo Bonzini  * at least _user and _kernel) as well as _data versions, for all data
22f08b6170SPaolo Bonzini  * sizes.
23f08b6170SPaolo Bonzini  *
24f08b6170SPaolo Bonzini  * Used by target op helpers.
25f08b6170SPaolo Bonzini  *
26db5fd8d7SPeter Maydell  * The syntax for the accessors is:
27db5fd8d7SPeter Maydell  *
28b9e60257SRichard Henderson  * load:  cpu_ld{sign}{size}{end}_{mmusuffix}(env, ptr)
29b9e60257SRichard Henderson  *        cpu_ld{sign}{size}{end}_{mmusuffix}_ra(env, ptr, retaddr)
30b9e60257SRichard Henderson  *        cpu_ld{sign}{size}{end}_mmuidx_ra(env, ptr, mmu_idx, retaddr)
31f83bcecbSRichard Henderson  *        cpu_ld{sign}{size}{end}_mmu(env, ptr, oi, retaddr)
32db5fd8d7SPeter Maydell  *
33b9e60257SRichard Henderson  * store: cpu_st{size}{end}_{mmusuffix}(env, ptr, val)
34b9e60257SRichard Henderson  *        cpu_st{size}{end}_{mmusuffix}_ra(env, ptr, val, retaddr)
35b9e60257SRichard Henderson  *        cpu_st{size}{end}_mmuidx_ra(env, ptr, val, mmu_idx, retaddr)
36f83bcecbSRichard Henderson  *        cpu_st{size}{end}_mmu(env, ptr, val, oi, retaddr)
37db5fd8d7SPeter Maydell  *
38db5fd8d7SPeter Maydell  * sign is:
39db5fd8d7SPeter Maydell  * (empty): for 32 and 64 bit sizes
40db5fd8d7SPeter Maydell  *   u    : unsigned
41db5fd8d7SPeter Maydell  *   s    : signed
42db5fd8d7SPeter Maydell  *
43db5fd8d7SPeter Maydell  * size is:
44db5fd8d7SPeter Maydell  *   b: 8 bits
45db5fd8d7SPeter Maydell  *   w: 16 bits
46db5fd8d7SPeter Maydell  *   l: 32 bits
47db5fd8d7SPeter Maydell  *   q: 64 bits
48db5fd8d7SPeter Maydell  *
49b9e60257SRichard Henderson  * end is:
50b9e60257SRichard Henderson  * (empty): for target native endian, or for 8 bit access
51b9e60257SRichard Henderson  *     _be: for forced big endian
52b9e60257SRichard Henderson  *     _le: for forced little endian
53b9e60257SRichard Henderson  *
54f4e1bae2SRichard Henderson  * mmusuffix is one of the generic suffixes "data" or "code", or "mmuidx".
55f4e1bae2SRichard Henderson  * The "mmuidx" suffix carries an extra mmu_idx argument that specifies
56f4e1bae2SRichard Henderson  * the index to use; the "data" and "code" suffixes take the index from
57f4e1bae2SRichard Henderson  * cpu_mmu_index().
58f83bcecbSRichard Henderson  *
59f83bcecbSRichard Henderson  * The "mmu" suffix carries the full MemOpIdx, with both mmu_idx and the
60f83bcecbSRichard Henderson  * MemOp including alignment requirements.  The alignment will be enforced.
61f08b6170SPaolo Bonzini  */
62f08b6170SPaolo Bonzini #ifndef CPU_LDST_H
63f08b6170SPaolo Bonzini #define CPU_LDST_H
64f08b6170SPaolo Bonzini 
65f83bcecbSRichard Henderson #include "exec/memopidx.h"
66b4c8f3d4SRichard Henderson #include "qemu/int128.h"
67f1d4d9fcSPhilippe Mathieu-Daudé #include "cpu.h"
68f83bcecbSRichard Henderson 
69c773828aSPaolo Bonzini #if defined(CONFIG_USER_ONLY)
703e23de15SLaurent Vivier /* sparc32plus has 64bit long but 32bit space address
713e23de15SLaurent Vivier  * this can make bad result with g2h() and h2g()
723e23de15SLaurent Vivier  */
733e23de15SLaurent Vivier #if TARGET_VIRT_ADDR_SPACE_BITS <= 32
743e23de15SLaurent Vivier typedef uint32_t abi_ptr;
753e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr "%x"
763e23de15SLaurent Vivier #else
773e23de15SLaurent Vivier typedef uint64_t abi_ptr;
783e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr "%"PRIx64
793e23de15SLaurent Vivier #endif
803e23de15SLaurent Vivier 
81141a56d8SRichard Henderson #ifndef TARGET_TAGGED_ADDRESSES
82141a56d8SRichard Henderson static inline abi_ptr cpu_untagged_addr(CPUState *cs, abi_ptr x)
83141a56d8SRichard Henderson {
84141a56d8SRichard Henderson     return x;
85141a56d8SRichard Henderson }
86141a56d8SRichard Henderson #endif
87141a56d8SRichard Henderson 
88c773828aSPaolo Bonzini /* All direct uses of g2h and h2g need to go away for usermode softmmu.  */
893e8f1628SRichard Henderson static inline void *g2h_untagged(abi_ptr x)
903e8f1628SRichard Henderson {
913e8f1628SRichard Henderson     return (void *)((uintptr_t)(x) + guest_base);
923e8f1628SRichard Henderson }
933e8f1628SRichard Henderson 
943e8f1628SRichard Henderson static inline void *g2h(CPUState *cs, abi_ptr x)
953e8f1628SRichard Henderson {
963e8f1628SRichard Henderson     return g2h_untagged(cpu_untagged_addr(cs, x));
973e8f1628SRichard Henderson }
98c773828aSPaolo Bonzini 
9946b12f46SRichard Henderson static inline bool guest_addr_valid_untagged(abi_ulong x)
100a78a6363SRichard Henderson {
101a78a6363SRichard Henderson     return x <= GUEST_ADDR_MAX;
102a78a6363SRichard Henderson }
103ebf9a363SMax Filippov 
10446b12f46SRichard Henderson static inline bool guest_range_valid_untagged(abi_ulong start, abi_ulong len)
105ebf9a363SMax Filippov {
106ebf9a363SMax Filippov     return len - 1 <= GUEST_ADDR_MAX && start <= GUEST_ADDR_MAX - len + 1;
107ebf9a363SMax Filippov }
108f08b6170SPaolo Bonzini 
10957096f29SRichard Henderson #define h2g_valid(x) \
11057096f29SRichard Henderson     (HOST_LONG_BITS <= TARGET_VIRT_ADDR_SPACE_BITS || \
11157096f29SRichard Henderson      (uintptr_t)(x) - guest_base <= GUEST_ADDR_MAX)
11257096f29SRichard Henderson 
113c773828aSPaolo Bonzini #define h2g_nocheck(x) ({ \
1149abf09ffSRichard Henderson     uintptr_t __ret = (uintptr_t)(x) - guest_base; \
1153e23de15SLaurent Vivier     (abi_ptr)__ret; \
116c773828aSPaolo Bonzini })
117c773828aSPaolo Bonzini 
118c773828aSPaolo Bonzini #define h2g(x) ({ \
119c773828aSPaolo Bonzini     /* Check if given address fits target address space */ \
120c773828aSPaolo Bonzini     assert(h2g_valid(x)); \
121c773828aSPaolo Bonzini     h2g_nocheck(x); \
122c773828aSPaolo Bonzini })
1233e23de15SLaurent Vivier #else
1243e23de15SLaurent Vivier typedef target_ulong abi_ptr;
125514f9f8eSAlex Bennée #define TARGET_ABI_FMT_ptr TARGET_FMT_lx
126c773828aSPaolo Bonzini #endif
127c773828aSPaolo Bonzini 
128ed4cfbcdSRichard Henderson uint32_t cpu_ldub_data(CPUArchState *env, abi_ptr ptr);
129ed4cfbcdSRichard Henderson int cpu_ldsb_data(CPUArchState *env, abi_ptr ptr);
130b9e60257SRichard Henderson uint32_t cpu_lduw_be_data(CPUArchState *env, abi_ptr ptr);
131b9e60257SRichard Henderson int cpu_ldsw_be_data(CPUArchState *env, abi_ptr ptr);
132b9e60257SRichard Henderson uint32_t cpu_ldl_be_data(CPUArchState *env, abi_ptr ptr);
133b9e60257SRichard Henderson uint64_t cpu_ldq_be_data(CPUArchState *env, abi_ptr ptr);
134b9e60257SRichard Henderson uint32_t cpu_lduw_le_data(CPUArchState *env, abi_ptr ptr);
135b9e60257SRichard Henderson int cpu_ldsw_le_data(CPUArchState *env, abi_ptr ptr);
136b9e60257SRichard Henderson uint32_t cpu_ldl_le_data(CPUArchState *env, abi_ptr ptr);
137b9e60257SRichard Henderson uint64_t cpu_ldq_le_data(CPUArchState *env, abi_ptr ptr);
138b9e60257SRichard Henderson 
139b9e60257SRichard Henderson uint32_t cpu_ldub_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
140b9e60257SRichard Henderson int cpu_ldsb_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
141b9e60257SRichard Henderson uint32_t cpu_lduw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
142b9e60257SRichard Henderson int cpu_ldsw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
143b9e60257SRichard Henderson uint32_t cpu_ldl_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
144b9e60257SRichard Henderson uint64_t cpu_ldq_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
145b9e60257SRichard Henderson uint32_t cpu_lduw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
146b9e60257SRichard Henderson int cpu_ldsw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
147b9e60257SRichard Henderson uint32_t cpu_ldl_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
148b9e60257SRichard Henderson uint64_t cpu_ldq_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
149c773828aSPaolo Bonzini 
150ed4cfbcdSRichard Henderson void cpu_stb_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
151b9e60257SRichard Henderson void cpu_stw_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
152b9e60257SRichard Henderson void cpu_stl_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
153b9e60257SRichard Henderson void cpu_stq_be_data(CPUArchState *env, abi_ptr ptr, uint64_t val);
154b9e60257SRichard Henderson void cpu_stw_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
155b9e60257SRichard Henderson void cpu_stl_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
156b9e60257SRichard Henderson void cpu_stq_le_data(CPUArchState *env, abi_ptr ptr, uint64_t val);
157c773828aSPaolo Bonzini 
158ed4cfbcdSRichard Henderson void cpu_stb_data_ra(CPUArchState *env, abi_ptr ptr,
159b9e60257SRichard Henderson                      uint32_t val, uintptr_t ra);
160b9e60257SRichard Henderson void cpu_stw_be_data_ra(CPUArchState *env, abi_ptr ptr,
161b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
162b9e60257SRichard Henderson void cpu_stl_be_data_ra(CPUArchState *env, abi_ptr ptr,
163b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
164b9e60257SRichard Henderson void cpu_stq_be_data_ra(CPUArchState *env, abi_ptr ptr,
165b9e60257SRichard Henderson                         uint64_t val, uintptr_t ra);
166b9e60257SRichard Henderson void cpu_stw_le_data_ra(CPUArchState *env, abi_ptr ptr,
167b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
168b9e60257SRichard Henderson void cpu_stl_le_data_ra(CPUArchState *env, abi_ptr ptr,
169b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
170b9e60257SRichard Henderson void cpu_stq_le_data_ra(CPUArchState *env, abi_ptr ptr,
171b9e60257SRichard Henderson                         uint64_t val, uintptr_t ra);
172c773828aSPaolo Bonzini 
173f83bcecbSRichard Henderson uint32_t cpu_ldub_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
174f83bcecbSRichard Henderson                             int mmu_idx, uintptr_t ra);
175f83bcecbSRichard Henderson int cpu_ldsb_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
176f83bcecbSRichard Henderson                        int mmu_idx, uintptr_t ra);
177f83bcecbSRichard Henderson uint32_t cpu_lduw_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
178f83bcecbSRichard Henderson                                int mmu_idx, uintptr_t ra);
179f83bcecbSRichard Henderson int cpu_ldsw_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
180f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
181f83bcecbSRichard Henderson uint32_t cpu_ldl_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
182f83bcecbSRichard Henderson                               int mmu_idx, uintptr_t ra);
183f83bcecbSRichard Henderson uint64_t cpu_ldq_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
184f83bcecbSRichard Henderson                               int mmu_idx, uintptr_t ra);
185f83bcecbSRichard Henderson uint32_t cpu_lduw_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
186f83bcecbSRichard Henderson                                int mmu_idx, uintptr_t ra);
187f83bcecbSRichard Henderson int cpu_ldsw_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
188f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
189f83bcecbSRichard Henderson uint32_t cpu_ldl_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
190f83bcecbSRichard Henderson                               int mmu_idx, uintptr_t ra);
191f83bcecbSRichard Henderson uint64_t cpu_ldq_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
192f83bcecbSRichard Henderson                               int mmu_idx, uintptr_t ra);
193f83bcecbSRichard Henderson 
194f83bcecbSRichard Henderson void cpu_stb_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val,
195f83bcecbSRichard Henderson                        int mmu_idx, uintptr_t ra);
196f83bcecbSRichard Henderson void cpu_stw_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val,
197f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
198f83bcecbSRichard Henderson void cpu_stl_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val,
199f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
200f83bcecbSRichard Henderson void cpu_stq_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint64_t val,
201f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
202f83bcecbSRichard Henderson void cpu_stw_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val,
203f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
204f83bcecbSRichard Henderson void cpu_stl_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val,
205f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
206f83bcecbSRichard Henderson void cpu_stq_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint64_t val,
207f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
208f83bcecbSRichard Henderson 
209f83bcecbSRichard Henderson uint8_t cpu_ldb_mmu(CPUArchState *env, abi_ptr ptr, MemOpIdx oi, uintptr_t ra);
210fbea7a40SRichard Henderson uint16_t cpu_ldw_mmu(CPUArchState *env, abi_ptr ptr, MemOpIdx oi, uintptr_t ra);
211fbea7a40SRichard Henderson uint32_t cpu_ldl_mmu(CPUArchState *env, abi_ptr ptr, MemOpIdx oi, uintptr_t ra);
212fbea7a40SRichard Henderson uint64_t cpu_ldq_mmu(CPUArchState *env, abi_ptr ptr, MemOpIdx oi, uintptr_t ra);
213fbea7a40SRichard Henderson Int128 cpu_ld16_mmu(CPUArchState *env, abi_ptr addr, MemOpIdx oi, uintptr_t ra);
214cb48f365SRichard Henderson 
215f83bcecbSRichard Henderson void cpu_stb_mmu(CPUArchState *env, abi_ptr ptr, uint8_t val,
216f83bcecbSRichard Henderson                  MemOpIdx oi, uintptr_t ra);
217fbea7a40SRichard Henderson void cpu_stw_mmu(CPUArchState *env, abi_ptr ptr, uint16_t val,
218f83bcecbSRichard Henderson                  MemOpIdx oi, uintptr_t ra);
219fbea7a40SRichard Henderson void cpu_stl_mmu(CPUArchState *env, abi_ptr ptr, uint32_t val,
220f83bcecbSRichard Henderson                  MemOpIdx oi, uintptr_t ra);
221fbea7a40SRichard Henderson void cpu_stq_mmu(CPUArchState *env, abi_ptr ptr, uint64_t val,
222f83bcecbSRichard Henderson                  MemOpIdx oi, uintptr_t ra);
223fbea7a40SRichard Henderson void cpu_st16_mmu(CPUArchState *env, abi_ptr addr, Int128 val,
224cb48f365SRichard Henderson                   MemOpIdx oi, uintptr_t ra);
225cb48f365SRichard Henderson 
226b4c8f3d4SRichard Henderson uint32_t cpu_atomic_cmpxchgb_mmu(CPUArchState *env, target_ulong addr,
227b4c8f3d4SRichard Henderson                                  uint32_t cmpv, uint32_t newv,
228b4c8f3d4SRichard Henderson                                  MemOpIdx oi, uintptr_t retaddr);
229b4c8f3d4SRichard Henderson uint32_t cpu_atomic_cmpxchgw_le_mmu(CPUArchState *env, target_ulong addr,
230b4c8f3d4SRichard Henderson                                     uint32_t cmpv, uint32_t newv,
231b4c8f3d4SRichard Henderson                                     MemOpIdx oi, uintptr_t retaddr);
232b4c8f3d4SRichard Henderson uint32_t cpu_atomic_cmpxchgl_le_mmu(CPUArchState *env, target_ulong addr,
233b4c8f3d4SRichard Henderson                                     uint32_t cmpv, uint32_t newv,
234b4c8f3d4SRichard Henderson                                     MemOpIdx oi, uintptr_t retaddr);
235b4c8f3d4SRichard Henderson uint64_t cpu_atomic_cmpxchgq_le_mmu(CPUArchState *env, target_ulong addr,
236b4c8f3d4SRichard Henderson                                     uint64_t cmpv, uint64_t newv,
237b4c8f3d4SRichard Henderson                                     MemOpIdx oi, uintptr_t retaddr);
238b4c8f3d4SRichard Henderson uint32_t cpu_atomic_cmpxchgw_be_mmu(CPUArchState *env, target_ulong addr,
239b4c8f3d4SRichard Henderson                                     uint32_t cmpv, uint32_t newv,
240b4c8f3d4SRichard Henderson                                     MemOpIdx oi, uintptr_t retaddr);
241b4c8f3d4SRichard Henderson uint32_t cpu_atomic_cmpxchgl_be_mmu(CPUArchState *env, target_ulong addr,
242b4c8f3d4SRichard Henderson                                     uint32_t cmpv, uint32_t newv,
243b4c8f3d4SRichard Henderson                                     MemOpIdx oi, uintptr_t retaddr);
244b4c8f3d4SRichard Henderson uint64_t cpu_atomic_cmpxchgq_be_mmu(CPUArchState *env, target_ulong addr,
245b4c8f3d4SRichard Henderson                                     uint64_t cmpv, uint64_t newv,
246b4c8f3d4SRichard Henderson                                     MemOpIdx oi, uintptr_t retaddr);
247b4c8f3d4SRichard Henderson 
248b4c8f3d4SRichard Henderson #define GEN_ATOMIC_HELPER(NAME, TYPE, SUFFIX)         \
249b4c8f3d4SRichard Henderson TYPE cpu_atomic_ ## NAME ## SUFFIX ## _mmu            \
250b4c8f3d4SRichard Henderson     (CPUArchState *env, target_ulong addr, TYPE val,  \
251b4c8f3d4SRichard Henderson      MemOpIdx oi, uintptr_t retaddr);
252b4c8f3d4SRichard Henderson 
253b4c8f3d4SRichard Henderson #ifdef CONFIG_ATOMIC64
254b4c8f3d4SRichard Henderson #define GEN_ATOMIC_HELPER_ALL(NAME)          \
255b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, b)     \
256b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, w_le)  \
257b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, w_be)  \
258b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, l_le)  \
259b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, l_be)  \
260b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint64_t, q_le)  \
261b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint64_t, q_be)
262b4c8f3d4SRichard Henderson #else
263b4c8f3d4SRichard Henderson #define GEN_ATOMIC_HELPER_ALL(NAME)          \
264b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, b)     \
265b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, w_le)  \
266b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, w_be)  \
267b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, l_le)  \
268b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, l_be)
269b4c8f3d4SRichard Henderson #endif
270b4c8f3d4SRichard Henderson 
271b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_add)
272b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_sub)
273b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_and)
274b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_or)
275b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_xor)
276b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_smin)
277b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_umin)
278b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_smax)
279b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_umax)
280b4c8f3d4SRichard Henderson 
281b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(add_fetch)
282b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(sub_fetch)
283b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(and_fetch)
284b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(or_fetch)
285b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(xor_fetch)
286b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(smin_fetch)
287b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(umin_fetch)
288b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(smax_fetch)
289b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(umax_fetch)
290b4c8f3d4SRichard Henderson 
291b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(xchg)
292b4c8f3d4SRichard Henderson 
293b4c8f3d4SRichard Henderson #undef GEN_ATOMIC_HELPER_ALL
294b4c8f3d4SRichard Henderson #undef GEN_ATOMIC_HELPER
295b4c8f3d4SRichard Henderson 
296b4c8f3d4SRichard Henderson Int128 cpu_atomic_cmpxchgo_le_mmu(CPUArchState *env, target_ulong addr,
297b4c8f3d4SRichard Henderson                                   Int128 cmpv, Int128 newv,
298b4c8f3d4SRichard Henderson                                   MemOpIdx oi, uintptr_t retaddr);
299b4c8f3d4SRichard Henderson Int128 cpu_atomic_cmpxchgo_be_mmu(CPUArchState *env, target_ulong addr,
300b4c8f3d4SRichard Henderson                                   Int128 cmpv, Int128 newv,
301b4c8f3d4SRichard Henderson                                   MemOpIdx oi, uintptr_t retaddr);
302b4c8f3d4SRichard Henderson 
303cfe04a4bSRichard Henderson #if defined(CONFIG_USER_ONLY)
304cfe04a4bSRichard Henderson 
305cfe04a4bSRichard Henderson extern __thread uintptr_t helper_retaddr;
306cfe04a4bSRichard Henderson 
307cfe04a4bSRichard Henderson static inline void set_helper_retaddr(uintptr_t ra)
308cfe04a4bSRichard Henderson {
309cfe04a4bSRichard Henderson     helper_retaddr = ra;
310cfe04a4bSRichard Henderson     /*
311cfe04a4bSRichard Henderson      * Ensure that this write is visible to the SIGSEGV handler that
312cfe04a4bSRichard Henderson      * may be invoked due to a subsequent invalid memory operation.
313cfe04a4bSRichard Henderson      */
314cfe04a4bSRichard Henderson     signal_barrier();
315cfe04a4bSRichard Henderson }
316cfe04a4bSRichard Henderson 
317cfe04a4bSRichard Henderson static inline void clear_helper_retaddr(void)
318cfe04a4bSRichard Henderson {
319cfe04a4bSRichard Henderson     /*
320cfe04a4bSRichard Henderson      * Ensure that previous memory operations have succeeded before
321cfe04a4bSRichard Henderson      * removing the data visible to the signal handler.
322cfe04a4bSRichard Henderson      */
323cfe04a4bSRichard Henderson     signal_barrier();
324cfe04a4bSRichard Henderson     helper_retaddr = 0;
325cfe04a4bSRichard Henderson }
326cfe04a4bSRichard Henderson 
327c773828aSPaolo Bonzini #else
328c773828aSPaolo Bonzini 
32970f168f8SRichard Henderson #include "tcg/oversized-guest.h"
330c773828aSPaolo Bonzini 
3310b3c75adSRichard Henderson static inline target_ulong tlb_read_idx(const CPUTLBEntry *entry,
3320b3c75adSRichard Henderson                                         MMUAccessType access_type)
3330b3c75adSRichard Henderson {
3340b3c75adSRichard Henderson     /* Do not rearrange the CPUTLBEntry structure members. */
3350b3c75adSRichard Henderson     QEMU_BUILD_BUG_ON(offsetof(CPUTLBEntry, addr_read) !=
336238f4380SRichard Henderson                       MMU_DATA_LOAD * sizeof(uint64_t));
3370b3c75adSRichard Henderson     QEMU_BUILD_BUG_ON(offsetof(CPUTLBEntry, addr_write) !=
338238f4380SRichard Henderson                       MMU_DATA_STORE * sizeof(uint64_t));
3390b3c75adSRichard Henderson     QEMU_BUILD_BUG_ON(offsetof(CPUTLBEntry, addr_code) !=
340238f4380SRichard Henderson                       MMU_INST_FETCH * sizeof(uint64_t));
3410b3c75adSRichard Henderson 
342238f4380SRichard Henderson #if TARGET_LONG_BITS == 32
343238f4380SRichard Henderson     /* Use qatomic_read, in case of addr_write; only care about low bits. */
344238f4380SRichard Henderson     const uint32_t *ptr = (uint32_t *)&entry->addr_idx[access_type];
345238f4380SRichard Henderson     ptr += HOST_BIG_ENDIAN;
346238f4380SRichard Henderson     return qatomic_read(ptr);
347238f4380SRichard Henderson #else
348238f4380SRichard Henderson     const uint64_t *ptr = &entry->addr_idx[access_type];
3490b3c75adSRichard Henderson # if TCG_OVERSIZED_GUEST
3500b3c75adSRichard Henderson     return *ptr;
3510b3c75adSRichard Henderson # else
3520b3c75adSRichard Henderson     /* ofs might correspond to .addr_write, so use qatomic_read */
3530b3c75adSRichard Henderson     return qatomic_read(ptr);
3540b3c75adSRichard Henderson # endif
355238f4380SRichard Henderson #endif
3560b3c75adSRichard Henderson }
3570b3c75adSRichard Henderson 
358403f290cSEmilio G. Cota static inline target_ulong tlb_addr_write(const CPUTLBEntry *entry)
359403f290cSEmilio G. Cota {
3600b3c75adSRichard Henderson     return tlb_read_idx(entry, MMU_DATA_STORE);
361403f290cSEmilio G. Cota }
362403f290cSEmilio G. Cota 
36386e1eff8SEmilio G. Cota /* Find the TLB index corresponding to the mmu_idx + address pair.  */
36486e1eff8SEmilio G. Cota static inline uintptr_t tlb_index(CPUArchState *env, uintptr_t mmu_idx,
36586e1eff8SEmilio G. Cota                                   target_ulong addr)
36686e1eff8SEmilio G. Cota {
367a40ec84eSRichard Henderson     uintptr_t size_mask = env_tlb(env)->f[mmu_idx].mask >> CPU_TLB_ENTRY_BITS;
36886e1eff8SEmilio G. Cota 
36986e1eff8SEmilio G. Cota     return (addr >> TARGET_PAGE_BITS) & size_mask;
37086e1eff8SEmilio G. Cota }
37186e1eff8SEmilio G. Cota 
372383beda9SRichard Henderson /* Find the TLB entry corresponding to the mmu_idx + address pair.  */
373383beda9SRichard Henderson static inline CPUTLBEntry *tlb_entry(CPUArchState *env, uintptr_t mmu_idx,
374383beda9SRichard Henderson                                      target_ulong addr)
375383beda9SRichard Henderson {
376a40ec84eSRichard Henderson     return &env_tlb(env)->f[mmu_idx].table[tlb_index(env, mmu_idx, addr)];
377383beda9SRichard Henderson }
378383beda9SRichard Henderson 
379ed4cfbcdSRichard Henderson #endif /* defined(CONFIG_USER_ONLY) */
380ed4cfbcdSRichard Henderson 
381ee3eb3a7SMarc-André Lureau #if TARGET_BIG_ENDIAN
382b9e60257SRichard Henderson # define cpu_lduw_data        cpu_lduw_be_data
383b9e60257SRichard Henderson # define cpu_ldsw_data        cpu_ldsw_be_data
384b9e60257SRichard Henderson # define cpu_ldl_data         cpu_ldl_be_data
385b9e60257SRichard Henderson # define cpu_ldq_data         cpu_ldq_be_data
386b9e60257SRichard Henderson # define cpu_lduw_data_ra     cpu_lduw_be_data_ra
387b9e60257SRichard Henderson # define cpu_ldsw_data_ra     cpu_ldsw_be_data_ra
388b9e60257SRichard Henderson # define cpu_ldl_data_ra      cpu_ldl_be_data_ra
389b9e60257SRichard Henderson # define cpu_ldq_data_ra      cpu_ldq_be_data_ra
390b9e60257SRichard Henderson # define cpu_lduw_mmuidx_ra   cpu_lduw_be_mmuidx_ra
391b9e60257SRichard Henderson # define cpu_ldsw_mmuidx_ra   cpu_ldsw_be_mmuidx_ra
392b9e60257SRichard Henderson # define cpu_ldl_mmuidx_ra    cpu_ldl_be_mmuidx_ra
393b9e60257SRichard Henderson # define cpu_ldq_mmuidx_ra    cpu_ldq_be_mmuidx_ra
394b9e60257SRichard Henderson # define cpu_stw_data         cpu_stw_be_data
395b9e60257SRichard Henderson # define cpu_stl_data         cpu_stl_be_data
396b9e60257SRichard Henderson # define cpu_stq_data         cpu_stq_be_data
397b9e60257SRichard Henderson # define cpu_stw_data_ra      cpu_stw_be_data_ra
398b9e60257SRichard Henderson # define cpu_stl_data_ra      cpu_stl_be_data_ra
399b9e60257SRichard Henderson # define cpu_stq_data_ra      cpu_stq_be_data_ra
400b9e60257SRichard Henderson # define cpu_stw_mmuidx_ra    cpu_stw_be_mmuidx_ra
401b9e60257SRichard Henderson # define cpu_stl_mmuidx_ra    cpu_stl_be_mmuidx_ra
402b9e60257SRichard Henderson # define cpu_stq_mmuidx_ra    cpu_stq_be_mmuidx_ra
403b9e60257SRichard Henderson #else
404b9e60257SRichard Henderson # define cpu_lduw_data        cpu_lduw_le_data
405b9e60257SRichard Henderson # define cpu_ldsw_data        cpu_ldsw_le_data
406b9e60257SRichard Henderson # define cpu_ldl_data         cpu_ldl_le_data
407b9e60257SRichard Henderson # define cpu_ldq_data         cpu_ldq_le_data
408b9e60257SRichard Henderson # define cpu_lduw_data_ra     cpu_lduw_le_data_ra
409b9e60257SRichard Henderson # define cpu_ldsw_data_ra     cpu_ldsw_le_data_ra
410b9e60257SRichard Henderson # define cpu_ldl_data_ra      cpu_ldl_le_data_ra
411b9e60257SRichard Henderson # define cpu_ldq_data_ra      cpu_ldq_le_data_ra
412b9e60257SRichard Henderson # define cpu_lduw_mmuidx_ra   cpu_lduw_le_mmuidx_ra
413b9e60257SRichard Henderson # define cpu_ldsw_mmuidx_ra   cpu_ldsw_le_mmuidx_ra
414b9e60257SRichard Henderson # define cpu_ldl_mmuidx_ra    cpu_ldl_le_mmuidx_ra
415b9e60257SRichard Henderson # define cpu_ldq_mmuidx_ra    cpu_ldq_le_mmuidx_ra
416b9e60257SRichard Henderson # define cpu_stw_data         cpu_stw_le_data
417b9e60257SRichard Henderson # define cpu_stl_data         cpu_stl_le_data
418b9e60257SRichard Henderson # define cpu_stq_data         cpu_stq_le_data
419b9e60257SRichard Henderson # define cpu_stw_data_ra      cpu_stw_le_data_ra
420b9e60257SRichard Henderson # define cpu_stl_data_ra      cpu_stl_le_data_ra
421b9e60257SRichard Henderson # define cpu_stq_data_ra      cpu_stq_le_data_ra
422b9e60257SRichard Henderson # define cpu_stw_mmuidx_ra    cpu_stw_le_mmuidx_ra
423b9e60257SRichard Henderson # define cpu_stl_mmuidx_ra    cpu_stl_le_mmuidx_ra
424b9e60257SRichard Henderson # define cpu_stq_mmuidx_ra    cpu_stq_le_mmuidx_ra
425b9e60257SRichard Henderson #endif
426b9e60257SRichard Henderson 
42728990626SRichard Henderson uint8_t cpu_ldb_code_mmu(CPUArchState *env, abi_ptr addr,
42828990626SRichard Henderson                          MemOpIdx oi, uintptr_t ra);
42928990626SRichard Henderson uint16_t cpu_ldw_code_mmu(CPUArchState *env, abi_ptr addr,
43028990626SRichard Henderson                           MemOpIdx oi, uintptr_t ra);
43128990626SRichard Henderson uint32_t cpu_ldl_code_mmu(CPUArchState *env, abi_ptr addr,
43228990626SRichard Henderson                           MemOpIdx oi, uintptr_t ra);
43328990626SRichard Henderson uint64_t cpu_ldq_code_mmu(CPUArchState *env, abi_ptr addr,
43428990626SRichard Henderson                           MemOpIdx oi, uintptr_t ra);
43528990626SRichard Henderson 
436fc4120a3SRichard Henderson uint32_t cpu_ldub_code(CPUArchState *env, abi_ptr addr);
437fc4120a3SRichard Henderson uint32_t cpu_lduw_code(CPUArchState *env, abi_ptr addr);
438fc4120a3SRichard Henderson uint32_t cpu_ldl_code(CPUArchState *env, abi_ptr addr);
439fc4120a3SRichard Henderson uint64_t cpu_ldq_code(CPUArchState *env, abi_ptr addr);
440c773828aSPaolo Bonzini 
441fc4120a3SRichard Henderson static inline int cpu_ldsb_code(CPUArchState *env, abi_ptr addr)
442fc4120a3SRichard Henderson {
443fc4120a3SRichard Henderson     return (int8_t)cpu_ldub_code(env, addr);
444fc4120a3SRichard Henderson }
445c773828aSPaolo Bonzini 
446fc4120a3SRichard Henderson static inline int cpu_ldsw_code(CPUArchState *env, abi_ptr addr)
447fc4120a3SRichard Henderson {
448fc4120a3SRichard Henderson     return (int16_t)cpu_lduw_code(env, addr);
449fc4120a3SRichard Henderson }
450c773828aSPaolo Bonzini 
451c773828aSPaolo Bonzini /**
452c773828aSPaolo Bonzini  * tlb_vaddr_to_host:
453c773828aSPaolo Bonzini  * @env: CPUArchState
454c773828aSPaolo Bonzini  * @addr: guest virtual address to look up
455c773828aSPaolo Bonzini  * @access_type: 0 for read, 1 for write, 2 for execute
456c773828aSPaolo Bonzini  * @mmu_idx: MMU index to use for lookup
457c773828aSPaolo Bonzini  *
458c773828aSPaolo Bonzini  * Look up the specified guest virtual index in the TCG softmmu TLB.
4594811e909SRichard Henderson  * If we can translate a host virtual address suitable for direct RAM
4604811e909SRichard Henderson  * access, without causing a guest exception, then return it.
4614811e909SRichard Henderson  * Otherwise (TLB entry is for an I/O access, guest software
4624811e909SRichard Henderson  * TLB fill required, etc) return NULL.
463c773828aSPaolo Bonzini  */
4644811e909SRichard Henderson #ifdef CONFIG_USER_ONLY
4653e23de15SLaurent Vivier static inline void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr,
4664811e909SRichard Henderson                                       MMUAccessType access_type, int mmu_idx)
467c773828aSPaolo Bonzini {
4683e8f1628SRichard Henderson     return g2h(env_cpu(env), addr);
4694811e909SRichard Henderson }
4702e83c496SAurelien Jarno #else
4714811e909SRichard Henderson void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr,
4724811e909SRichard Henderson                         MMUAccessType access_type, int mmu_idx);
4734811e909SRichard Henderson #endif
474c773828aSPaolo Bonzini 
475f08b6170SPaolo Bonzini #endif /* CPU_LDST_H */
476