1f08b6170SPaolo Bonzini /* 2f08b6170SPaolo Bonzini * Software MMU support 3f08b6170SPaolo Bonzini * 4f08b6170SPaolo Bonzini * This library is free software; you can redistribute it and/or 5f08b6170SPaolo Bonzini * modify it under the terms of the GNU Lesser General Public 6f08b6170SPaolo Bonzini * License as published by the Free Software Foundation; either 7d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 8f08b6170SPaolo Bonzini * 9f08b6170SPaolo Bonzini * This library is distributed in the hope that it will be useful, 10f08b6170SPaolo Bonzini * but WITHOUT ANY WARRANTY; without even the implied warranty of 11f08b6170SPaolo Bonzini * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 12f08b6170SPaolo Bonzini * Lesser General Public License for more details. 13f08b6170SPaolo Bonzini * 14f08b6170SPaolo Bonzini * You should have received a copy of the GNU Lesser General Public 15f08b6170SPaolo Bonzini * License along with this library; if not, see <http://www.gnu.org/licenses/>. 16f08b6170SPaolo Bonzini * 17f08b6170SPaolo Bonzini */ 18f08b6170SPaolo Bonzini 19f08b6170SPaolo Bonzini /* 20f08b6170SPaolo Bonzini * Generate inline load/store functions for all MMU modes (typically 21f08b6170SPaolo Bonzini * at least _user and _kernel) as well as _data versions, for all data 22f08b6170SPaolo Bonzini * sizes. 23f08b6170SPaolo Bonzini * 24f08b6170SPaolo Bonzini * Used by target op helpers. 25f08b6170SPaolo Bonzini * 26db5fd8d7SPeter Maydell * The syntax for the accessors is: 27db5fd8d7SPeter Maydell * 28b9e60257SRichard Henderson * load: cpu_ld{sign}{size}{end}_{mmusuffix}(env, ptr) 29b9e60257SRichard Henderson * cpu_ld{sign}{size}{end}_{mmusuffix}_ra(env, ptr, retaddr) 30b9e60257SRichard Henderson * cpu_ld{sign}{size}{end}_mmuidx_ra(env, ptr, mmu_idx, retaddr) 31db5fd8d7SPeter Maydell * 32b9e60257SRichard Henderson * store: cpu_st{size}{end}_{mmusuffix}(env, ptr, val) 33b9e60257SRichard Henderson * cpu_st{size}{end}_{mmusuffix}_ra(env, ptr, val, retaddr) 34b9e60257SRichard Henderson * cpu_st{size}{end}_mmuidx_ra(env, ptr, val, mmu_idx, retaddr) 35db5fd8d7SPeter Maydell * 36db5fd8d7SPeter Maydell * sign is: 37db5fd8d7SPeter Maydell * (empty): for 32 and 64 bit sizes 38db5fd8d7SPeter Maydell * u : unsigned 39db5fd8d7SPeter Maydell * s : signed 40db5fd8d7SPeter Maydell * 41db5fd8d7SPeter Maydell * size is: 42db5fd8d7SPeter Maydell * b: 8 bits 43db5fd8d7SPeter Maydell * w: 16 bits 44db5fd8d7SPeter Maydell * l: 32 bits 45db5fd8d7SPeter Maydell * q: 64 bits 46db5fd8d7SPeter Maydell * 47b9e60257SRichard Henderson * end is: 48b9e60257SRichard Henderson * (empty): for target native endian, or for 8 bit access 49b9e60257SRichard Henderson * _be: for forced big endian 50b9e60257SRichard Henderson * _le: for forced little endian 51b9e60257SRichard Henderson * 52f4e1bae2SRichard Henderson * mmusuffix is one of the generic suffixes "data" or "code", or "mmuidx". 53f4e1bae2SRichard Henderson * The "mmuidx" suffix carries an extra mmu_idx argument that specifies 54f4e1bae2SRichard Henderson * the index to use; the "data" and "code" suffixes take the index from 55f4e1bae2SRichard Henderson * cpu_mmu_index(). 56f08b6170SPaolo Bonzini */ 57f08b6170SPaolo Bonzini #ifndef CPU_LDST_H 58f08b6170SPaolo Bonzini #define CPU_LDST_H 59f08b6170SPaolo Bonzini 60c773828aSPaolo Bonzini #if defined(CONFIG_USER_ONLY) 613e23de15SLaurent Vivier /* sparc32plus has 64bit long but 32bit space address 623e23de15SLaurent Vivier * this can make bad result with g2h() and h2g() 633e23de15SLaurent Vivier */ 643e23de15SLaurent Vivier #if TARGET_VIRT_ADDR_SPACE_BITS <= 32 653e23de15SLaurent Vivier typedef uint32_t abi_ptr; 663e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr "%x" 673e23de15SLaurent Vivier #else 683e23de15SLaurent Vivier typedef uint64_t abi_ptr; 693e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr "%"PRIx64 703e23de15SLaurent Vivier #endif 713e23de15SLaurent Vivier 72c773828aSPaolo Bonzini /* All direct uses of g2h and h2g need to go away for usermode softmmu. */ 739abf09ffSRichard Henderson #define g2h(x) ((void *)((uintptr_t)(abi_ptr)(x) + guest_base)) 74c773828aSPaolo Bonzini 750acd4ab8SRémi Denis-Courmont #if HOST_LONG_BITS <= TARGET_VIRT_ADDR_SPACE_BITS 760acd4ab8SRémi Denis-Courmont #define guest_addr_valid(x) (1) 770acd4ab8SRémi Denis-Courmont #else 78ebf9a363SMax Filippov #define guest_addr_valid(x) ((x) <= GUEST_ADDR_MAX) 790acd4ab8SRémi Denis-Courmont #endif 80ebf9a363SMax Filippov 8119d3c905SRichard Henderson static inline bool guest_range_valid(abi_ulong start, abi_ulong len) 82ebf9a363SMax Filippov { 83ebf9a363SMax Filippov return len - 1 <= GUEST_ADDR_MAX && start <= GUEST_ADDR_MAX - len + 1; 84ebf9a363SMax Filippov } 85f08b6170SPaolo Bonzini 8657096f29SRichard Henderson #define h2g_valid(x) \ 8757096f29SRichard Henderson (HOST_LONG_BITS <= TARGET_VIRT_ADDR_SPACE_BITS || \ 8857096f29SRichard Henderson (uintptr_t)(x) - guest_base <= GUEST_ADDR_MAX) 8957096f29SRichard Henderson 90c773828aSPaolo Bonzini #define h2g_nocheck(x) ({ \ 919abf09ffSRichard Henderson uintptr_t __ret = (uintptr_t)(x) - guest_base; \ 923e23de15SLaurent Vivier (abi_ptr)__ret; \ 93c773828aSPaolo Bonzini }) 94c773828aSPaolo Bonzini 95c773828aSPaolo Bonzini #define h2g(x) ({ \ 96c773828aSPaolo Bonzini /* Check if given address fits target address space */ \ 97c773828aSPaolo Bonzini assert(h2g_valid(x)); \ 98c773828aSPaolo Bonzini h2g_nocheck(x); \ 99c773828aSPaolo Bonzini }) 1003e23de15SLaurent Vivier #else 1013e23de15SLaurent Vivier typedef target_ulong abi_ptr; 1023e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr TARGET_ABI_FMT_lx 103c773828aSPaolo Bonzini #endif 104c773828aSPaolo Bonzini 105ed4cfbcdSRichard Henderson uint32_t cpu_ldub_data(CPUArchState *env, abi_ptr ptr); 106ed4cfbcdSRichard Henderson int cpu_ldsb_data(CPUArchState *env, abi_ptr ptr); 107c773828aSPaolo Bonzini 108b9e60257SRichard Henderson uint32_t cpu_lduw_be_data(CPUArchState *env, abi_ptr ptr); 109b9e60257SRichard Henderson int cpu_ldsw_be_data(CPUArchState *env, abi_ptr ptr); 110b9e60257SRichard Henderson uint32_t cpu_ldl_be_data(CPUArchState *env, abi_ptr ptr); 111b9e60257SRichard Henderson uint64_t cpu_ldq_be_data(CPUArchState *env, abi_ptr ptr); 112b9e60257SRichard Henderson 113b9e60257SRichard Henderson uint32_t cpu_lduw_le_data(CPUArchState *env, abi_ptr ptr); 114b9e60257SRichard Henderson int cpu_ldsw_le_data(CPUArchState *env, abi_ptr ptr); 115b9e60257SRichard Henderson uint32_t cpu_ldl_le_data(CPUArchState *env, abi_ptr ptr); 116b9e60257SRichard Henderson uint64_t cpu_ldq_le_data(CPUArchState *env, abi_ptr ptr); 117b9e60257SRichard Henderson 118b9e60257SRichard Henderson uint32_t cpu_ldub_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 119b9e60257SRichard Henderson int cpu_ldsb_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 120b9e60257SRichard Henderson 121b9e60257SRichard Henderson uint32_t cpu_lduw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 122b9e60257SRichard Henderson int cpu_ldsw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 123b9e60257SRichard Henderson uint32_t cpu_ldl_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 124b9e60257SRichard Henderson uint64_t cpu_ldq_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 125b9e60257SRichard Henderson 126b9e60257SRichard Henderson uint32_t cpu_lduw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 127b9e60257SRichard Henderson int cpu_ldsw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 128b9e60257SRichard Henderson uint32_t cpu_ldl_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 129b9e60257SRichard Henderson uint64_t cpu_ldq_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra); 130c773828aSPaolo Bonzini 131ed4cfbcdSRichard Henderson void cpu_stb_data(CPUArchState *env, abi_ptr ptr, uint32_t val); 132b9e60257SRichard Henderson 133b9e60257SRichard Henderson void cpu_stw_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val); 134b9e60257SRichard Henderson void cpu_stl_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val); 135b9e60257SRichard Henderson void cpu_stq_be_data(CPUArchState *env, abi_ptr ptr, uint64_t val); 136b9e60257SRichard Henderson 137b9e60257SRichard Henderson void cpu_stw_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val); 138b9e60257SRichard Henderson void cpu_stl_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val); 139b9e60257SRichard Henderson void cpu_stq_le_data(CPUArchState *env, abi_ptr ptr, uint64_t val); 140c773828aSPaolo Bonzini 141ed4cfbcdSRichard Henderson void cpu_stb_data_ra(CPUArchState *env, abi_ptr ptr, 142b9e60257SRichard Henderson uint32_t val, uintptr_t ra); 143b9e60257SRichard Henderson 144b9e60257SRichard Henderson void cpu_stw_be_data_ra(CPUArchState *env, abi_ptr ptr, 145b9e60257SRichard Henderson uint32_t val, uintptr_t ra); 146b9e60257SRichard Henderson void cpu_stl_be_data_ra(CPUArchState *env, abi_ptr ptr, 147b9e60257SRichard Henderson uint32_t val, uintptr_t ra); 148b9e60257SRichard Henderson void cpu_stq_be_data_ra(CPUArchState *env, abi_ptr ptr, 149b9e60257SRichard Henderson uint64_t val, uintptr_t ra); 150b9e60257SRichard Henderson 151b9e60257SRichard Henderson void cpu_stw_le_data_ra(CPUArchState *env, abi_ptr ptr, 152b9e60257SRichard Henderson uint32_t val, uintptr_t ra); 153b9e60257SRichard Henderson void cpu_stl_le_data_ra(CPUArchState *env, abi_ptr ptr, 154b9e60257SRichard Henderson uint32_t val, uintptr_t ra); 155b9e60257SRichard Henderson void cpu_stq_le_data_ra(CPUArchState *env, abi_ptr ptr, 156b9e60257SRichard Henderson uint64_t val, uintptr_t ra); 157c773828aSPaolo Bonzini 158cfe04a4bSRichard Henderson #if defined(CONFIG_USER_ONLY) 159cfe04a4bSRichard Henderson 160cfe04a4bSRichard Henderson extern __thread uintptr_t helper_retaddr; 161cfe04a4bSRichard Henderson 162cfe04a4bSRichard Henderson static inline void set_helper_retaddr(uintptr_t ra) 163cfe04a4bSRichard Henderson { 164cfe04a4bSRichard Henderson helper_retaddr = ra; 165cfe04a4bSRichard Henderson /* 166cfe04a4bSRichard Henderson * Ensure that this write is visible to the SIGSEGV handler that 167cfe04a4bSRichard Henderson * may be invoked due to a subsequent invalid memory operation. 168cfe04a4bSRichard Henderson */ 169cfe04a4bSRichard Henderson signal_barrier(); 170cfe04a4bSRichard Henderson } 171cfe04a4bSRichard Henderson 172cfe04a4bSRichard Henderson static inline void clear_helper_retaddr(void) 173cfe04a4bSRichard Henderson { 174cfe04a4bSRichard Henderson /* 175cfe04a4bSRichard Henderson * Ensure that previous memory operations have succeeded before 176cfe04a4bSRichard Henderson * removing the data visible to the signal handler. 177cfe04a4bSRichard Henderson */ 178cfe04a4bSRichard Henderson signal_barrier(); 179cfe04a4bSRichard Henderson helper_retaddr = 0; 180cfe04a4bSRichard Henderson } 181cfe04a4bSRichard Henderson 182f4e1bae2SRichard Henderson /* 183f4e1bae2SRichard Henderson * Provide the same *_mmuidx_ra interface as for softmmu. 184f4e1bae2SRichard Henderson * The mmu_idx argument is ignored. 185f4e1bae2SRichard Henderson */ 186f4e1bae2SRichard Henderson 187f4e1bae2SRichard Henderson static inline uint32_t cpu_ldub_mmuidx_ra(CPUArchState *env, abi_ptr addr, 188f4e1bae2SRichard Henderson int mmu_idx, uintptr_t ra) 189f4e1bae2SRichard Henderson { 190f4e1bae2SRichard Henderson return cpu_ldub_data_ra(env, addr, ra); 191f4e1bae2SRichard Henderson } 192f4e1bae2SRichard Henderson 193f4e1bae2SRichard Henderson static inline int cpu_ldsb_mmuidx_ra(CPUArchState *env, abi_ptr addr, 194f4e1bae2SRichard Henderson int mmu_idx, uintptr_t ra) 195f4e1bae2SRichard Henderson { 196f4e1bae2SRichard Henderson return cpu_ldsb_data_ra(env, addr, ra); 197f4e1bae2SRichard Henderson } 198f4e1bae2SRichard Henderson 199b9e60257SRichard Henderson static inline uint32_t cpu_lduw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 200f4e1bae2SRichard Henderson int mmu_idx, uintptr_t ra) 201f4e1bae2SRichard Henderson { 202b9e60257SRichard Henderson return cpu_lduw_be_data_ra(env, addr, ra); 203b9e60257SRichard Henderson } 204b9e60257SRichard Henderson 205b9e60257SRichard Henderson static inline int cpu_ldsw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 206b9e60257SRichard Henderson int mmu_idx, uintptr_t ra) 207b9e60257SRichard Henderson { 208b9e60257SRichard Henderson return cpu_ldsw_be_data_ra(env, addr, ra); 209b9e60257SRichard Henderson } 210b9e60257SRichard Henderson 211b9e60257SRichard Henderson static inline uint32_t cpu_ldl_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 212b9e60257SRichard Henderson int mmu_idx, uintptr_t ra) 213b9e60257SRichard Henderson { 214b9e60257SRichard Henderson return cpu_ldl_be_data_ra(env, addr, ra); 215b9e60257SRichard Henderson } 216b9e60257SRichard Henderson 217b9e60257SRichard Henderson static inline uint64_t cpu_ldq_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 218b9e60257SRichard Henderson int mmu_idx, uintptr_t ra) 219b9e60257SRichard Henderson { 220b9e60257SRichard Henderson return cpu_ldq_be_data_ra(env, addr, ra); 221b9e60257SRichard Henderson } 222b9e60257SRichard Henderson 223b9e60257SRichard Henderson static inline uint32_t cpu_lduw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 224b9e60257SRichard Henderson int mmu_idx, uintptr_t ra) 225b9e60257SRichard Henderson { 226b9e60257SRichard Henderson return cpu_lduw_le_data_ra(env, addr, ra); 227b9e60257SRichard Henderson } 228b9e60257SRichard Henderson 229b9e60257SRichard Henderson static inline int cpu_ldsw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 230b9e60257SRichard Henderson int mmu_idx, uintptr_t ra) 231b9e60257SRichard Henderson { 232b9e60257SRichard Henderson return cpu_ldsw_le_data_ra(env, addr, ra); 233b9e60257SRichard Henderson } 234b9e60257SRichard Henderson 235b9e60257SRichard Henderson static inline uint32_t cpu_ldl_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 236b9e60257SRichard Henderson int mmu_idx, uintptr_t ra) 237b9e60257SRichard Henderson { 238b9e60257SRichard Henderson return cpu_ldl_le_data_ra(env, addr, ra); 239b9e60257SRichard Henderson } 240b9e60257SRichard Henderson 241b9e60257SRichard Henderson static inline uint64_t cpu_ldq_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 242b9e60257SRichard Henderson int mmu_idx, uintptr_t ra) 243b9e60257SRichard Henderson { 244b9e60257SRichard Henderson return cpu_ldq_le_data_ra(env, addr, ra); 245f4e1bae2SRichard Henderson } 246f4e1bae2SRichard Henderson 247f4e1bae2SRichard Henderson static inline void cpu_stb_mmuidx_ra(CPUArchState *env, abi_ptr addr, 248f4e1bae2SRichard Henderson uint32_t val, int mmu_idx, uintptr_t ra) 249f4e1bae2SRichard Henderson { 250f4e1bae2SRichard Henderson cpu_stb_data_ra(env, addr, val, ra); 251f4e1bae2SRichard Henderson } 252f4e1bae2SRichard Henderson 253b9e60257SRichard Henderson static inline void cpu_stw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 254b9e60257SRichard Henderson uint32_t val, int mmu_idx, 255b9e60257SRichard Henderson uintptr_t ra) 256f4e1bae2SRichard Henderson { 257b9e60257SRichard Henderson cpu_stw_be_data_ra(env, addr, val, ra); 258f4e1bae2SRichard Henderson } 259f4e1bae2SRichard Henderson 260b9e60257SRichard Henderson static inline void cpu_stl_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 261b9e60257SRichard Henderson uint32_t val, int mmu_idx, 262b9e60257SRichard Henderson uintptr_t ra) 263f4e1bae2SRichard Henderson { 264b9e60257SRichard Henderson cpu_stl_be_data_ra(env, addr, val, ra); 265f4e1bae2SRichard Henderson } 266f4e1bae2SRichard Henderson 267b9e60257SRichard Henderson static inline void cpu_stq_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 268b9e60257SRichard Henderson uint64_t val, int mmu_idx, 269b9e60257SRichard Henderson uintptr_t ra) 270f4e1bae2SRichard Henderson { 271b9e60257SRichard Henderson cpu_stq_be_data_ra(env, addr, val, ra); 272b9e60257SRichard Henderson } 273b9e60257SRichard Henderson 274b9e60257SRichard Henderson static inline void cpu_stw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 275b9e60257SRichard Henderson uint32_t val, int mmu_idx, 276b9e60257SRichard Henderson uintptr_t ra) 277b9e60257SRichard Henderson { 278b9e60257SRichard Henderson cpu_stw_le_data_ra(env, addr, val, ra); 279b9e60257SRichard Henderson } 280b9e60257SRichard Henderson 281b9e60257SRichard Henderson static inline void cpu_stl_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 282b9e60257SRichard Henderson uint32_t val, int mmu_idx, 283b9e60257SRichard Henderson uintptr_t ra) 284b9e60257SRichard Henderson { 285b9e60257SRichard Henderson cpu_stl_le_data_ra(env, addr, val, ra); 286b9e60257SRichard Henderson } 287b9e60257SRichard Henderson 288b9e60257SRichard Henderson static inline void cpu_stq_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 289b9e60257SRichard Henderson uint64_t val, int mmu_idx, 290b9e60257SRichard Henderson uintptr_t ra) 291b9e60257SRichard Henderson { 292b9e60257SRichard Henderson cpu_stq_le_data_ra(env, addr, val, ra); 293f4e1bae2SRichard Henderson } 294f4e1bae2SRichard Henderson 295c773828aSPaolo Bonzini #else 296c773828aSPaolo Bonzini 297d03f1408SRichard Henderson /* Needed for TCG_OVERSIZED_GUEST */ 298dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg.h" 299c773828aSPaolo Bonzini 300403f290cSEmilio G. Cota static inline target_ulong tlb_addr_write(const CPUTLBEntry *entry) 301403f290cSEmilio G. Cota { 302403f290cSEmilio G. Cota #if TCG_OVERSIZED_GUEST 303403f290cSEmilio G. Cota return entry->addr_write; 304403f290cSEmilio G. Cota #else 305d73415a3SStefan Hajnoczi return qatomic_read(&entry->addr_write); 306403f290cSEmilio G. Cota #endif 307403f290cSEmilio G. Cota } 308403f290cSEmilio G. Cota 30986e1eff8SEmilio G. Cota /* Find the TLB index corresponding to the mmu_idx + address pair. */ 31086e1eff8SEmilio G. Cota static inline uintptr_t tlb_index(CPUArchState *env, uintptr_t mmu_idx, 31186e1eff8SEmilio G. Cota target_ulong addr) 31286e1eff8SEmilio G. Cota { 313a40ec84eSRichard Henderson uintptr_t size_mask = env_tlb(env)->f[mmu_idx].mask >> CPU_TLB_ENTRY_BITS; 31486e1eff8SEmilio G. Cota 31586e1eff8SEmilio G. Cota return (addr >> TARGET_PAGE_BITS) & size_mask; 31686e1eff8SEmilio G. Cota } 31786e1eff8SEmilio G. Cota 318383beda9SRichard Henderson /* Find the TLB entry corresponding to the mmu_idx + address pair. */ 319383beda9SRichard Henderson static inline CPUTLBEntry *tlb_entry(CPUArchState *env, uintptr_t mmu_idx, 320383beda9SRichard Henderson target_ulong addr) 321383beda9SRichard Henderson { 322a40ec84eSRichard Henderson return &env_tlb(env)->f[mmu_idx].table[tlb_index(env, mmu_idx, addr)]; 323383beda9SRichard Henderson } 324383beda9SRichard Henderson 325d03f1408SRichard Henderson uint32_t cpu_ldub_mmuidx_ra(CPUArchState *env, abi_ptr addr, 326d03f1408SRichard Henderson int mmu_idx, uintptr_t ra); 327d03f1408SRichard Henderson int cpu_ldsb_mmuidx_ra(CPUArchState *env, abi_ptr addr, 328d03f1408SRichard Henderson int mmu_idx, uintptr_t ra); 329b9e60257SRichard Henderson 330b9e60257SRichard Henderson uint32_t cpu_lduw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 331b9e60257SRichard Henderson int mmu_idx, uintptr_t ra); 332b9e60257SRichard Henderson int cpu_ldsw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 333b9e60257SRichard Henderson int mmu_idx, uintptr_t ra); 334b9e60257SRichard Henderson uint32_t cpu_ldl_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 335b9e60257SRichard Henderson int mmu_idx, uintptr_t ra); 336b9e60257SRichard Henderson uint64_t cpu_ldq_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, 337b9e60257SRichard Henderson int mmu_idx, uintptr_t ra); 338b9e60257SRichard Henderson 339b9e60257SRichard Henderson uint32_t cpu_lduw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 340b9e60257SRichard Henderson int mmu_idx, uintptr_t ra); 341b9e60257SRichard Henderson int cpu_ldsw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 342b9e60257SRichard Henderson int mmu_idx, uintptr_t ra); 343b9e60257SRichard Henderson uint32_t cpu_ldl_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 344b9e60257SRichard Henderson int mmu_idx, uintptr_t ra); 345b9e60257SRichard Henderson uint64_t cpu_ldq_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, 346d03f1408SRichard Henderson int mmu_idx, uintptr_t ra); 347d03f1408SRichard Henderson 348d03f1408SRichard Henderson void cpu_stb_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val, 349d03f1408SRichard Henderson int mmu_idx, uintptr_t retaddr); 350b9e60257SRichard Henderson 351b9e60257SRichard Henderson void cpu_stw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val, 352d03f1408SRichard Henderson int mmu_idx, uintptr_t retaddr); 353b9e60257SRichard Henderson void cpu_stl_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val, 354d03f1408SRichard Henderson int mmu_idx, uintptr_t retaddr); 355b9e60257SRichard Henderson void cpu_stq_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint64_t val, 356b9e60257SRichard Henderson int mmu_idx, uintptr_t retaddr); 357b9e60257SRichard Henderson 358b9e60257SRichard Henderson void cpu_stw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val, 359b9e60257SRichard Henderson int mmu_idx, uintptr_t retaddr); 360b9e60257SRichard Henderson void cpu_stl_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val, 361b9e60257SRichard Henderson int mmu_idx, uintptr_t retaddr); 362b9e60257SRichard Henderson void cpu_stq_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint64_t val, 363d03f1408SRichard Henderson int mmu_idx, uintptr_t retaddr); 364d03f1408SRichard Henderson 365ed4cfbcdSRichard Henderson #endif /* defined(CONFIG_USER_ONLY) */ 366ed4cfbcdSRichard Henderson 367b9e60257SRichard Henderson #ifdef TARGET_WORDS_BIGENDIAN 368b9e60257SRichard Henderson # define cpu_lduw_data cpu_lduw_be_data 369b9e60257SRichard Henderson # define cpu_ldsw_data cpu_ldsw_be_data 370b9e60257SRichard Henderson # define cpu_ldl_data cpu_ldl_be_data 371b9e60257SRichard Henderson # define cpu_ldq_data cpu_ldq_be_data 372b9e60257SRichard Henderson # define cpu_lduw_data_ra cpu_lduw_be_data_ra 373b9e60257SRichard Henderson # define cpu_ldsw_data_ra cpu_ldsw_be_data_ra 374b9e60257SRichard Henderson # define cpu_ldl_data_ra cpu_ldl_be_data_ra 375b9e60257SRichard Henderson # define cpu_ldq_data_ra cpu_ldq_be_data_ra 376b9e60257SRichard Henderson # define cpu_lduw_mmuidx_ra cpu_lduw_be_mmuidx_ra 377b9e60257SRichard Henderson # define cpu_ldsw_mmuidx_ra cpu_ldsw_be_mmuidx_ra 378b9e60257SRichard Henderson # define cpu_ldl_mmuidx_ra cpu_ldl_be_mmuidx_ra 379b9e60257SRichard Henderson # define cpu_ldq_mmuidx_ra cpu_ldq_be_mmuidx_ra 380b9e60257SRichard Henderson # define cpu_stw_data cpu_stw_be_data 381b9e60257SRichard Henderson # define cpu_stl_data cpu_stl_be_data 382b9e60257SRichard Henderson # define cpu_stq_data cpu_stq_be_data 383b9e60257SRichard Henderson # define cpu_stw_data_ra cpu_stw_be_data_ra 384b9e60257SRichard Henderson # define cpu_stl_data_ra cpu_stl_be_data_ra 385b9e60257SRichard Henderson # define cpu_stq_data_ra cpu_stq_be_data_ra 386b9e60257SRichard Henderson # define cpu_stw_mmuidx_ra cpu_stw_be_mmuidx_ra 387b9e60257SRichard Henderson # define cpu_stl_mmuidx_ra cpu_stl_be_mmuidx_ra 388b9e60257SRichard Henderson # define cpu_stq_mmuidx_ra cpu_stq_be_mmuidx_ra 389b9e60257SRichard Henderson #else 390b9e60257SRichard Henderson # define cpu_lduw_data cpu_lduw_le_data 391b9e60257SRichard Henderson # define cpu_ldsw_data cpu_ldsw_le_data 392b9e60257SRichard Henderson # define cpu_ldl_data cpu_ldl_le_data 393b9e60257SRichard Henderson # define cpu_ldq_data cpu_ldq_le_data 394b9e60257SRichard Henderson # define cpu_lduw_data_ra cpu_lduw_le_data_ra 395b9e60257SRichard Henderson # define cpu_ldsw_data_ra cpu_ldsw_le_data_ra 396b9e60257SRichard Henderson # define cpu_ldl_data_ra cpu_ldl_le_data_ra 397b9e60257SRichard Henderson # define cpu_ldq_data_ra cpu_ldq_le_data_ra 398b9e60257SRichard Henderson # define cpu_lduw_mmuidx_ra cpu_lduw_le_mmuidx_ra 399b9e60257SRichard Henderson # define cpu_ldsw_mmuidx_ra cpu_ldsw_le_mmuidx_ra 400b9e60257SRichard Henderson # define cpu_ldl_mmuidx_ra cpu_ldl_le_mmuidx_ra 401b9e60257SRichard Henderson # define cpu_ldq_mmuidx_ra cpu_ldq_le_mmuidx_ra 402b9e60257SRichard Henderson # define cpu_stw_data cpu_stw_le_data 403b9e60257SRichard Henderson # define cpu_stl_data cpu_stl_le_data 404b9e60257SRichard Henderson # define cpu_stq_data cpu_stq_le_data 405b9e60257SRichard Henderson # define cpu_stw_data_ra cpu_stw_le_data_ra 406b9e60257SRichard Henderson # define cpu_stl_data_ra cpu_stl_le_data_ra 407b9e60257SRichard Henderson # define cpu_stq_data_ra cpu_stq_le_data_ra 408b9e60257SRichard Henderson # define cpu_stw_mmuidx_ra cpu_stw_le_mmuidx_ra 409b9e60257SRichard Henderson # define cpu_stl_mmuidx_ra cpu_stl_le_mmuidx_ra 410b9e60257SRichard Henderson # define cpu_stq_mmuidx_ra cpu_stq_le_mmuidx_ra 411b9e60257SRichard Henderson #endif 412b9e60257SRichard Henderson 413fc4120a3SRichard Henderson uint32_t cpu_ldub_code(CPUArchState *env, abi_ptr addr); 414fc4120a3SRichard Henderson uint32_t cpu_lduw_code(CPUArchState *env, abi_ptr addr); 415fc4120a3SRichard Henderson uint32_t cpu_ldl_code(CPUArchState *env, abi_ptr addr); 416fc4120a3SRichard Henderson uint64_t cpu_ldq_code(CPUArchState *env, abi_ptr addr); 417c773828aSPaolo Bonzini 418fc4120a3SRichard Henderson static inline int cpu_ldsb_code(CPUArchState *env, abi_ptr addr) 419fc4120a3SRichard Henderson { 420fc4120a3SRichard Henderson return (int8_t)cpu_ldub_code(env, addr); 421fc4120a3SRichard Henderson } 422c773828aSPaolo Bonzini 423fc4120a3SRichard Henderson static inline int cpu_ldsw_code(CPUArchState *env, abi_ptr addr) 424fc4120a3SRichard Henderson { 425fc4120a3SRichard Henderson return (int16_t)cpu_lduw_code(env, addr); 426fc4120a3SRichard Henderson } 427c773828aSPaolo Bonzini 428c773828aSPaolo Bonzini /** 429c773828aSPaolo Bonzini * tlb_vaddr_to_host: 430c773828aSPaolo Bonzini * @env: CPUArchState 431c773828aSPaolo Bonzini * @addr: guest virtual address to look up 432c773828aSPaolo Bonzini * @access_type: 0 for read, 1 for write, 2 for execute 433c773828aSPaolo Bonzini * @mmu_idx: MMU index to use for lookup 434c773828aSPaolo Bonzini * 435c773828aSPaolo Bonzini * Look up the specified guest virtual index in the TCG softmmu TLB. 4364811e909SRichard Henderson * If we can translate a host virtual address suitable for direct RAM 4374811e909SRichard Henderson * access, without causing a guest exception, then return it. 4384811e909SRichard Henderson * Otherwise (TLB entry is for an I/O access, guest software 4394811e909SRichard Henderson * TLB fill required, etc) return NULL. 440c773828aSPaolo Bonzini */ 4414811e909SRichard Henderson #ifdef CONFIG_USER_ONLY 4423e23de15SLaurent Vivier static inline void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr, 4434811e909SRichard Henderson MMUAccessType access_type, int mmu_idx) 444c773828aSPaolo Bonzini { 445c2a85316SBobby Bingham return g2h(addr); 4464811e909SRichard Henderson } 4472e83c496SAurelien Jarno #else 4484811e909SRichard Henderson void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr, 4494811e909SRichard Henderson MMUAccessType access_type, int mmu_idx); 4504811e909SRichard Henderson #endif 451c773828aSPaolo Bonzini 452f08b6170SPaolo Bonzini #endif /* CPU_LDST_H */ 453