xref: /qemu/include/accel/tcg/cpu-ldst.h (revision 471558cb6e1dcda005a61f66516684262864fc9f)
1f08b6170SPaolo Bonzini /*
2f08b6170SPaolo Bonzini  *  Software MMU support
3f08b6170SPaolo Bonzini  *
4f08b6170SPaolo Bonzini  * This library is free software; you can redistribute it and/or
5f08b6170SPaolo Bonzini  * modify it under the terms of the GNU Lesser General Public
6f08b6170SPaolo Bonzini  * License as published by the Free Software Foundation; either
7d6ea4236SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
8f08b6170SPaolo Bonzini  *
9f08b6170SPaolo Bonzini  * This library is distributed in the hope that it will be useful,
10f08b6170SPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11f08b6170SPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
12f08b6170SPaolo Bonzini  * Lesser General Public License for more details.
13f08b6170SPaolo Bonzini  *
14f08b6170SPaolo Bonzini  * You should have received a copy of the GNU Lesser General Public
15f08b6170SPaolo Bonzini  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
16f08b6170SPaolo Bonzini  *
17f08b6170SPaolo Bonzini  */
18f08b6170SPaolo Bonzini 
19f08b6170SPaolo Bonzini /*
20f08b6170SPaolo Bonzini  * Generate inline load/store functions for all MMU modes (typically
21f08b6170SPaolo Bonzini  * at least _user and _kernel) as well as _data versions, for all data
22f08b6170SPaolo Bonzini  * sizes.
23f08b6170SPaolo Bonzini  *
24f08b6170SPaolo Bonzini  * Used by target op helpers.
25f08b6170SPaolo Bonzini  *
26db5fd8d7SPeter Maydell  * The syntax for the accessors is:
27db5fd8d7SPeter Maydell  *
28b9e60257SRichard Henderson  * load:  cpu_ld{sign}{size}{end}_{mmusuffix}(env, ptr)
29b9e60257SRichard Henderson  *        cpu_ld{sign}{size}{end}_{mmusuffix}_ra(env, ptr, retaddr)
30b9e60257SRichard Henderson  *        cpu_ld{sign}{size}{end}_mmuidx_ra(env, ptr, mmu_idx, retaddr)
31f83bcecbSRichard Henderson  *        cpu_ld{sign}{size}{end}_mmu(env, ptr, oi, retaddr)
32db5fd8d7SPeter Maydell  *
33b9e60257SRichard Henderson  * store: cpu_st{size}{end}_{mmusuffix}(env, ptr, val)
34b9e60257SRichard Henderson  *        cpu_st{size}{end}_{mmusuffix}_ra(env, ptr, val, retaddr)
35b9e60257SRichard Henderson  *        cpu_st{size}{end}_mmuidx_ra(env, ptr, val, mmu_idx, retaddr)
36f83bcecbSRichard Henderson  *        cpu_st{size}{end}_mmu(env, ptr, val, oi, retaddr)
37db5fd8d7SPeter Maydell  *
38db5fd8d7SPeter Maydell  * sign is:
39db5fd8d7SPeter Maydell  * (empty): for 32 and 64 bit sizes
40db5fd8d7SPeter Maydell  *   u    : unsigned
41db5fd8d7SPeter Maydell  *   s    : signed
42db5fd8d7SPeter Maydell  *
43db5fd8d7SPeter Maydell  * size is:
44db5fd8d7SPeter Maydell  *   b: 8 bits
45db5fd8d7SPeter Maydell  *   w: 16 bits
46db5fd8d7SPeter Maydell  *   l: 32 bits
47db5fd8d7SPeter Maydell  *   q: 64 bits
48db5fd8d7SPeter Maydell  *
49b9e60257SRichard Henderson  * end is:
50b9e60257SRichard Henderson  * (empty): for target native endian, or for 8 bit access
51b9e60257SRichard Henderson  *     _be: for forced big endian
52b9e60257SRichard Henderson  *     _le: for forced little endian
53b9e60257SRichard Henderson  *
54f4e1bae2SRichard Henderson  * mmusuffix is one of the generic suffixes "data" or "code", or "mmuidx".
55f4e1bae2SRichard Henderson  * The "mmuidx" suffix carries an extra mmu_idx argument that specifies
56f4e1bae2SRichard Henderson  * the index to use; the "data" and "code" suffixes take the index from
57f4e1bae2SRichard Henderson  * cpu_mmu_index().
58f83bcecbSRichard Henderson  *
59f83bcecbSRichard Henderson  * The "mmu" suffix carries the full MemOpIdx, with both mmu_idx and the
60f83bcecbSRichard Henderson  * MemOp including alignment requirements.  The alignment will be enforced.
61f08b6170SPaolo Bonzini  */
62f08b6170SPaolo Bonzini #ifndef CPU_LDST_H
63f08b6170SPaolo Bonzini #define CPU_LDST_H
64f08b6170SPaolo Bonzini 
65f83bcecbSRichard Henderson #include "exec/memopidx.h"
66471558cbSPhilippe Mathieu-Daudé #include "exec/abi_ptr.h"
67b4c8f3d4SRichard Henderson #include "qemu/int128.h"
68f1d4d9fcSPhilippe Mathieu-Daudé #include "cpu.h"
69f83bcecbSRichard Henderson 
70c773828aSPaolo Bonzini #if defined(CONFIG_USER_ONLY)
713e23de15SLaurent Vivier 
72141a56d8SRichard Henderson #ifndef TARGET_TAGGED_ADDRESSES
73141a56d8SRichard Henderson static inline abi_ptr cpu_untagged_addr(CPUState *cs, abi_ptr x)
74141a56d8SRichard Henderson {
75141a56d8SRichard Henderson     return x;
76141a56d8SRichard Henderson }
77141a56d8SRichard Henderson #endif
78141a56d8SRichard Henderson 
79c773828aSPaolo Bonzini /* All direct uses of g2h and h2g need to go away for usermode softmmu.  */
803e8f1628SRichard Henderson static inline void *g2h_untagged(abi_ptr x)
813e8f1628SRichard Henderson {
823e8f1628SRichard Henderson     return (void *)((uintptr_t)(x) + guest_base);
833e8f1628SRichard Henderson }
843e8f1628SRichard Henderson 
853e8f1628SRichard Henderson static inline void *g2h(CPUState *cs, abi_ptr x)
863e8f1628SRichard Henderson {
873e8f1628SRichard Henderson     return g2h_untagged(cpu_untagged_addr(cs, x));
883e8f1628SRichard Henderson }
89c773828aSPaolo Bonzini 
9046b12f46SRichard Henderson static inline bool guest_addr_valid_untagged(abi_ulong x)
91a78a6363SRichard Henderson {
92a78a6363SRichard Henderson     return x <= GUEST_ADDR_MAX;
93a78a6363SRichard Henderson }
94ebf9a363SMax Filippov 
9546b12f46SRichard Henderson static inline bool guest_range_valid_untagged(abi_ulong start, abi_ulong len)
96ebf9a363SMax Filippov {
97ebf9a363SMax Filippov     return len - 1 <= GUEST_ADDR_MAX && start <= GUEST_ADDR_MAX - len + 1;
98ebf9a363SMax Filippov }
99f08b6170SPaolo Bonzini 
10057096f29SRichard Henderson #define h2g_valid(x) \
10157096f29SRichard Henderson     (HOST_LONG_BITS <= TARGET_VIRT_ADDR_SPACE_BITS || \
10257096f29SRichard Henderson      (uintptr_t)(x) - guest_base <= GUEST_ADDR_MAX)
10357096f29SRichard Henderson 
104c773828aSPaolo Bonzini #define h2g_nocheck(x) ({ \
1059abf09ffSRichard Henderson     uintptr_t __ret = (uintptr_t)(x) - guest_base; \
1063e23de15SLaurent Vivier     (abi_ptr)__ret; \
107c773828aSPaolo Bonzini })
108c773828aSPaolo Bonzini 
109c773828aSPaolo Bonzini #define h2g(x) ({ \
110c773828aSPaolo Bonzini     /* Check if given address fits target address space */ \
111c773828aSPaolo Bonzini     assert(h2g_valid(x)); \
112c773828aSPaolo Bonzini     h2g_nocheck(x); \
113c773828aSPaolo Bonzini })
114471558cbSPhilippe Mathieu-Daudé 
115471558cbSPhilippe Mathieu-Daudé #endif /* CONFIG_USER_ONLY */
116c773828aSPaolo Bonzini 
117ed4cfbcdSRichard Henderson uint32_t cpu_ldub_data(CPUArchState *env, abi_ptr ptr);
118ed4cfbcdSRichard Henderson int cpu_ldsb_data(CPUArchState *env, abi_ptr ptr);
119b9e60257SRichard Henderson uint32_t cpu_lduw_be_data(CPUArchState *env, abi_ptr ptr);
120b9e60257SRichard Henderson int cpu_ldsw_be_data(CPUArchState *env, abi_ptr ptr);
121b9e60257SRichard Henderson uint32_t cpu_ldl_be_data(CPUArchState *env, abi_ptr ptr);
122b9e60257SRichard Henderson uint64_t cpu_ldq_be_data(CPUArchState *env, abi_ptr ptr);
123b9e60257SRichard Henderson uint32_t cpu_lduw_le_data(CPUArchState *env, abi_ptr ptr);
124b9e60257SRichard Henderson int cpu_ldsw_le_data(CPUArchState *env, abi_ptr ptr);
125b9e60257SRichard Henderson uint32_t cpu_ldl_le_data(CPUArchState *env, abi_ptr ptr);
126b9e60257SRichard Henderson uint64_t cpu_ldq_le_data(CPUArchState *env, abi_ptr ptr);
127b9e60257SRichard Henderson 
128b9e60257SRichard Henderson uint32_t cpu_ldub_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
129b9e60257SRichard Henderson int cpu_ldsb_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
130b9e60257SRichard Henderson uint32_t cpu_lduw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
131b9e60257SRichard Henderson int cpu_ldsw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
132b9e60257SRichard Henderson uint32_t cpu_ldl_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
133b9e60257SRichard Henderson uint64_t cpu_ldq_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
134b9e60257SRichard Henderson uint32_t cpu_lduw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
135b9e60257SRichard Henderson int cpu_ldsw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
136b9e60257SRichard Henderson uint32_t cpu_ldl_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
137b9e60257SRichard Henderson uint64_t cpu_ldq_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
138c773828aSPaolo Bonzini 
139ed4cfbcdSRichard Henderson void cpu_stb_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
140b9e60257SRichard Henderson void cpu_stw_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
141b9e60257SRichard Henderson void cpu_stl_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
142b9e60257SRichard Henderson void cpu_stq_be_data(CPUArchState *env, abi_ptr ptr, uint64_t val);
143b9e60257SRichard Henderson void cpu_stw_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
144b9e60257SRichard Henderson void cpu_stl_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
145b9e60257SRichard Henderson void cpu_stq_le_data(CPUArchState *env, abi_ptr ptr, uint64_t val);
146c773828aSPaolo Bonzini 
147ed4cfbcdSRichard Henderson void cpu_stb_data_ra(CPUArchState *env, abi_ptr ptr,
148b9e60257SRichard Henderson                      uint32_t val, uintptr_t ra);
149b9e60257SRichard Henderson void cpu_stw_be_data_ra(CPUArchState *env, abi_ptr ptr,
150b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
151b9e60257SRichard Henderson void cpu_stl_be_data_ra(CPUArchState *env, abi_ptr ptr,
152b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
153b9e60257SRichard Henderson void cpu_stq_be_data_ra(CPUArchState *env, abi_ptr ptr,
154b9e60257SRichard Henderson                         uint64_t val, uintptr_t ra);
155b9e60257SRichard Henderson void cpu_stw_le_data_ra(CPUArchState *env, abi_ptr ptr,
156b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
157b9e60257SRichard Henderson void cpu_stl_le_data_ra(CPUArchState *env, abi_ptr ptr,
158b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
159b9e60257SRichard Henderson void cpu_stq_le_data_ra(CPUArchState *env, abi_ptr ptr,
160b9e60257SRichard Henderson                         uint64_t val, uintptr_t ra);
161c773828aSPaolo Bonzini 
162f83bcecbSRichard Henderson uint32_t cpu_ldub_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
163f83bcecbSRichard Henderson                             int mmu_idx, uintptr_t ra);
164f83bcecbSRichard Henderson int cpu_ldsb_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
165f83bcecbSRichard Henderson                        int mmu_idx, uintptr_t ra);
166f83bcecbSRichard Henderson uint32_t cpu_lduw_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
167f83bcecbSRichard Henderson                                int mmu_idx, uintptr_t ra);
168f83bcecbSRichard Henderson int cpu_ldsw_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
169f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
170f83bcecbSRichard Henderson uint32_t cpu_ldl_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
171f83bcecbSRichard Henderson                               int mmu_idx, uintptr_t ra);
172f83bcecbSRichard Henderson uint64_t cpu_ldq_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
173f83bcecbSRichard Henderson                               int mmu_idx, uintptr_t ra);
174f83bcecbSRichard Henderson uint32_t cpu_lduw_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
175f83bcecbSRichard Henderson                                int mmu_idx, uintptr_t ra);
176f83bcecbSRichard Henderson int cpu_ldsw_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
177f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
178f83bcecbSRichard Henderson uint32_t cpu_ldl_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
179f83bcecbSRichard Henderson                               int mmu_idx, uintptr_t ra);
180f83bcecbSRichard Henderson uint64_t cpu_ldq_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr,
181f83bcecbSRichard Henderson                               int mmu_idx, uintptr_t ra);
182f83bcecbSRichard Henderson 
183f83bcecbSRichard Henderson void cpu_stb_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val,
184f83bcecbSRichard Henderson                        int mmu_idx, uintptr_t ra);
185f83bcecbSRichard Henderson void cpu_stw_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val,
186f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
187f83bcecbSRichard Henderson void cpu_stl_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val,
188f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
189f83bcecbSRichard Henderson void cpu_stq_be_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint64_t val,
190f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
191f83bcecbSRichard Henderson void cpu_stw_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val,
192f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
193f83bcecbSRichard Henderson void cpu_stl_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint32_t val,
194f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
195f83bcecbSRichard Henderson void cpu_stq_le_mmuidx_ra(CPUArchState *env, abi_ptr ptr, uint64_t val,
196f83bcecbSRichard Henderson                           int mmu_idx, uintptr_t ra);
197f83bcecbSRichard Henderson 
198f83bcecbSRichard Henderson uint8_t cpu_ldb_mmu(CPUArchState *env, abi_ptr ptr, MemOpIdx oi, uintptr_t ra);
199fbea7a40SRichard Henderson uint16_t cpu_ldw_mmu(CPUArchState *env, abi_ptr ptr, MemOpIdx oi, uintptr_t ra);
200fbea7a40SRichard Henderson uint32_t cpu_ldl_mmu(CPUArchState *env, abi_ptr ptr, MemOpIdx oi, uintptr_t ra);
201fbea7a40SRichard Henderson uint64_t cpu_ldq_mmu(CPUArchState *env, abi_ptr ptr, MemOpIdx oi, uintptr_t ra);
202fbea7a40SRichard Henderson Int128 cpu_ld16_mmu(CPUArchState *env, abi_ptr addr, MemOpIdx oi, uintptr_t ra);
203cb48f365SRichard Henderson 
204f83bcecbSRichard Henderson void cpu_stb_mmu(CPUArchState *env, abi_ptr ptr, uint8_t val,
205f83bcecbSRichard Henderson                  MemOpIdx oi, uintptr_t ra);
206fbea7a40SRichard Henderson void cpu_stw_mmu(CPUArchState *env, abi_ptr ptr, uint16_t val,
207f83bcecbSRichard Henderson                  MemOpIdx oi, uintptr_t ra);
208fbea7a40SRichard Henderson void cpu_stl_mmu(CPUArchState *env, abi_ptr ptr, uint32_t val,
209f83bcecbSRichard Henderson                  MemOpIdx oi, uintptr_t ra);
210fbea7a40SRichard Henderson void cpu_stq_mmu(CPUArchState *env, abi_ptr ptr, uint64_t val,
211f83bcecbSRichard Henderson                  MemOpIdx oi, uintptr_t ra);
212fbea7a40SRichard Henderson void cpu_st16_mmu(CPUArchState *env, abi_ptr addr, Int128 val,
213cb48f365SRichard Henderson                   MemOpIdx oi, uintptr_t ra);
214cb48f365SRichard Henderson 
215022b9bceSAnton Johansson uint32_t cpu_atomic_cmpxchgb_mmu(CPUArchState *env, abi_ptr addr,
216b4c8f3d4SRichard Henderson                                  uint32_t cmpv, uint32_t newv,
217b4c8f3d4SRichard Henderson                                  MemOpIdx oi, uintptr_t retaddr);
218022b9bceSAnton Johansson uint32_t cpu_atomic_cmpxchgw_le_mmu(CPUArchState *env, abi_ptr addr,
219b4c8f3d4SRichard Henderson                                     uint32_t cmpv, uint32_t newv,
220b4c8f3d4SRichard Henderson                                     MemOpIdx oi, uintptr_t retaddr);
221022b9bceSAnton Johansson uint32_t cpu_atomic_cmpxchgl_le_mmu(CPUArchState *env, abi_ptr addr,
222b4c8f3d4SRichard Henderson                                     uint32_t cmpv, uint32_t newv,
223b4c8f3d4SRichard Henderson                                     MemOpIdx oi, uintptr_t retaddr);
224022b9bceSAnton Johansson uint64_t cpu_atomic_cmpxchgq_le_mmu(CPUArchState *env, abi_ptr addr,
225b4c8f3d4SRichard Henderson                                     uint64_t cmpv, uint64_t newv,
226b4c8f3d4SRichard Henderson                                     MemOpIdx oi, uintptr_t retaddr);
227022b9bceSAnton Johansson uint32_t cpu_atomic_cmpxchgw_be_mmu(CPUArchState *env, abi_ptr addr,
228b4c8f3d4SRichard Henderson                                     uint32_t cmpv, uint32_t newv,
229b4c8f3d4SRichard Henderson                                     MemOpIdx oi, uintptr_t retaddr);
230022b9bceSAnton Johansson uint32_t cpu_atomic_cmpxchgl_be_mmu(CPUArchState *env, abi_ptr addr,
231b4c8f3d4SRichard Henderson                                     uint32_t cmpv, uint32_t newv,
232b4c8f3d4SRichard Henderson                                     MemOpIdx oi, uintptr_t retaddr);
233022b9bceSAnton Johansson uint64_t cpu_atomic_cmpxchgq_be_mmu(CPUArchState *env, abi_ptr addr,
234b4c8f3d4SRichard Henderson                                     uint64_t cmpv, uint64_t newv,
235b4c8f3d4SRichard Henderson                                     MemOpIdx oi, uintptr_t retaddr);
236b4c8f3d4SRichard Henderson 
237b4c8f3d4SRichard Henderson #define GEN_ATOMIC_HELPER(NAME, TYPE, SUFFIX)   \
238b4c8f3d4SRichard Henderson TYPE cpu_atomic_ ## NAME ## SUFFIX ## _mmu      \
239022b9bceSAnton Johansson     (CPUArchState *env, abi_ptr addr, TYPE val, \
240b4c8f3d4SRichard Henderson      MemOpIdx oi, uintptr_t retaddr);
241b4c8f3d4SRichard Henderson 
242b4c8f3d4SRichard Henderson #ifdef CONFIG_ATOMIC64
243b4c8f3d4SRichard Henderson #define GEN_ATOMIC_HELPER_ALL(NAME)          \
244b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, b)     \
245b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, w_le)  \
246b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, w_be)  \
247b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, l_le)  \
248b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, l_be)  \
249b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint64_t, q_le)  \
250b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint64_t, q_be)
251b4c8f3d4SRichard Henderson #else
252b4c8f3d4SRichard Henderson #define GEN_ATOMIC_HELPER_ALL(NAME)          \
253b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, b)     \
254b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, w_le)  \
255b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, w_be)  \
256b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, l_le)  \
257b4c8f3d4SRichard Henderson     GEN_ATOMIC_HELPER(NAME, uint32_t, l_be)
258b4c8f3d4SRichard Henderson #endif
259b4c8f3d4SRichard Henderson 
260b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_add)
261b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_sub)
262b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_and)
263b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_or)
264b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_xor)
265b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_smin)
266b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_umin)
267b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_smax)
268b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(fetch_umax)
269b4c8f3d4SRichard Henderson 
270b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(add_fetch)
271b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(sub_fetch)
272b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(and_fetch)
273b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(or_fetch)
274b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(xor_fetch)
275b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(smin_fetch)
276b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(umin_fetch)
277b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(smax_fetch)
278b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(umax_fetch)
279b4c8f3d4SRichard Henderson 
280b4c8f3d4SRichard Henderson GEN_ATOMIC_HELPER_ALL(xchg)
281b4c8f3d4SRichard Henderson 
282b4c8f3d4SRichard Henderson #undef GEN_ATOMIC_HELPER_ALL
283b4c8f3d4SRichard Henderson #undef GEN_ATOMIC_HELPER
284b4c8f3d4SRichard Henderson 
285022b9bceSAnton Johansson Int128 cpu_atomic_cmpxchgo_le_mmu(CPUArchState *env, abi_ptr addr,
286b4c8f3d4SRichard Henderson                                   Int128 cmpv, Int128 newv,
287b4c8f3d4SRichard Henderson                                   MemOpIdx oi, uintptr_t retaddr);
288022b9bceSAnton Johansson Int128 cpu_atomic_cmpxchgo_be_mmu(CPUArchState *env, abi_ptr addr,
289b4c8f3d4SRichard Henderson                                   Int128 cmpv, Int128 newv,
290b4c8f3d4SRichard Henderson                                   MemOpIdx oi, uintptr_t retaddr);
291b4c8f3d4SRichard Henderson 
2923b28c270SPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY)
293c773828aSPaolo Bonzini 
29470f168f8SRichard Henderson #include "tcg/oversized-guest.h"
295c773828aSPaolo Bonzini 
2969e39de98SAnton Johansson static inline uint64_t tlb_read_idx(const CPUTLBEntry *entry,
2970b3c75adSRichard Henderson                                     MMUAccessType access_type)
2980b3c75adSRichard Henderson {
2990b3c75adSRichard Henderson     /* Do not rearrange the CPUTLBEntry structure members. */
3000b3c75adSRichard Henderson     QEMU_BUILD_BUG_ON(offsetof(CPUTLBEntry, addr_read) !=
301238f4380SRichard Henderson                       MMU_DATA_LOAD * sizeof(uint64_t));
3020b3c75adSRichard Henderson     QEMU_BUILD_BUG_ON(offsetof(CPUTLBEntry, addr_write) !=
303238f4380SRichard Henderson                       MMU_DATA_STORE * sizeof(uint64_t));
3040b3c75adSRichard Henderson     QEMU_BUILD_BUG_ON(offsetof(CPUTLBEntry, addr_code) !=
305238f4380SRichard Henderson                       MMU_INST_FETCH * sizeof(uint64_t));
3060b3c75adSRichard Henderson 
307238f4380SRichard Henderson #if TARGET_LONG_BITS == 32
308238f4380SRichard Henderson     /* Use qatomic_read, in case of addr_write; only care about low bits. */
309238f4380SRichard Henderson     const uint32_t *ptr = (uint32_t *)&entry->addr_idx[access_type];
310238f4380SRichard Henderson     ptr += HOST_BIG_ENDIAN;
311238f4380SRichard Henderson     return qatomic_read(ptr);
312238f4380SRichard Henderson #else
313238f4380SRichard Henderson     const uint64_t *ptr = &entry->addr_idx[access_type];
3140b3c75adSRichard Henderson # if TCG_OVERSIZED_GUEST
3150b3c75adSRichard Henderson     return *ptr;
3160b3c75adSRichard Henderson # else
3170b3c75adSRichard Henderson     /* ofs might correspond to .addr_write, so use qatomic_read */
3180b3c75adSRichard Henderson     return qatomic_read(ptr);
3190b3c75adSRichard Henderson # endif
320238f4380SRichard Henderson #endif
3210b3c75adSRichard Henderson }
3220b3c75adSRichard Henderson 
3239e39de98SAnton Johansson static inline uint64_t tlb_addr_write(const CPUTLBEntry *entry)
324403f290cSEmilio G. Cota {
3250b3c75adSRichard Henderson     return tlb_read_idx(entry, MMU_DATA_STORE);
326403f290cSEmilio G. Cota }
327403f290cSEmilio G. Cota 
32886e1eff8SEmilio G. Cota /* Find the TLB index corresponding to the mmu_idx + address pair.  */
32910b32e2cSAnton Johansson static inline uintptr_t tlb_index(CPUState *cpu, uintptr_t mmu_idx,
3309e39de98SAnton Johansson                                   vaddr addr)
33186e1eff8SEmilio G. Cota {
33210b32e2cSAnton Johansson     uintptr_t size_mask = cpu->neg.tlb.f[mmu_idx].mask >> CPU_TLB_ENTRY_BITS;
33386e1eff8SEmilio G. Cota 
33486e1eff8SEmilio G. Cota     return (addr >> TARGET_PAGE_BITS) & size_mask;
33586e1eff8SEmilio G. Cota }
33686e1eff8SEmilio G. Cota 
337383beda9SRichard Henderson /* Find the TLB entry corresponding to the mmu_idx + address pair.  */
33810b32e2cSAnton Johansson static inline CPUTLBEntry *tlb_entry(CPUState *cpu, uintptr_t mmu_idx,
3399e39de98SAnton Johansson                                      vaddr addr)
340383beda9SRichard Henderson {
34110b32e2cSAnton Johansson     return &cpu->neg.tlb.f[mmu_idx].table[tlb_index(cpu, mmu_idx, addr)];
342383beda9SRichard Henderson }
343383beda9SRichard Henderson 
3443b28c270SPhilippe Mathieu-Daudé #endif /* !defined(CONFIG_USER_ONLY) */
345ed4cfbcdSRichard Henderson 
346ee3eb3a7SMarc-André Lureau #if TARGET_BIG_ENDIAN
347b9e60257SRichard Henderson # define cpu_lduw_data        cpu_lduw_be_data
348b9e60257SRichard Henderson # define cpu_ldsw_data        cpu_ldsw_be_data
349b9e60257SRichard Henderson # define cpu_ldl_data         cpu_ldl_be_data
350b9e60257SRichard Henderson # define cpu_ldq_data         cpu_ldq_be_data
351b9e60257SRichard Henderson # define cpu_lduw_data_ra     cpu_lduw_be_data_ra
352b9e60257SRichard Henderson # define cpu_ldsw_data_ra     cpu_ldsw_be_data_ra
353b9e60257SRichard Henderson # define cpu_ldl_data_ra      cpu_ldl_be_data_ra
354b9e60257SRichard Henderson # define cpu_ldq_data_ra      cpu_ldq_be_data_ra
355b9e60257SRichard Henderson # define cpu_lduw_mmuidx_ra   cpu_lduw_be_mmuidx_ra
356b9e60257SRichard Henderson # define cpu_ldsw_mmuidx_ra   cpu_ldsw_be_mmuidx_ra
357b9e60257SRichard Henderson # define cpu_ldl_mmuidx_ra    cpu_ldl_be_mmuidx_ra
358b9e60257SRichard Henderson # define cpu_ldq_mmuidx_ra    cpu_ldq_be_mmuidx_ra
359b9e60257SRichard Henderson # define cpu_stw_data         cpu_stw_be_data
360b9e60257SRichard Henderson # define cpu_stl_data         cpu_stl_be_data
361b9e60257SRichard Henderson # define cpu_stq_data         cpu_stq_be_data
362b9e60257SRichard Henderson # define cpu_stw_data_ra      cpu_stw_be_data_ra
363b9e60257SRichard Henderson # define cpu_stl_data_ra      cpu_stl_be_data_ra
364b9e60257SRichard Henderson # define cpu_stq_data_ra      cpu_stq_be_data_ra
365b9e60257SRichard Henderson # define cpu_stw_mmuidx_ra    cpu_stw_be_mmuidx_ra
366b9e60257SRichard Henderson # define cpu_stl_mmuidx_ra    cpu_stl_be_mmuidx_ra
367b9e60257SRichard Henderson # define cpu_stq_mmuidx_ra    cpu_stq_be_mmuidx_ra
368b9e60257SRichard Henderson #else
369b9e60257SRichard Henderson # define cpu_lduw_data        cpu_lduw_le_data
370b9e60257SRichard Henderson # define cpu_ldsw_data        cpu_ldsw_le_data
371b9e60257SRichard Henderson # define cpu_ldl_data         cpu_ldl_le_data
372b9e60257SRichard Henderson # define cpu_ldq_data         cpu_ldq_le_data
373b9e60257SRichard Henderson # define cpu_lduw_data_ra     cpu_lduw_le_data_ra
374b9e60257SRichard Henderson # define cpu_ldsw_data_ra     cpu_ldsw_le_data_ra
375b9e60257SRichard Henderson # define cpu_ldl_data_ra      cpu_ldl_le_data_ra
376b9e60257SRichard Henderson # define cpu_ldq_data_ra      cpu_ldq_le_data_ra
377b9e60257SRichard Henderson # define cpu_lduw_mmuidx_ra   cpu_lduw_le_mmuidx_ra
378b9e60257SRichard Henderson # define cpu_ldsw_mmuidx_ra   cpu_ldsw_le_mmuidx_ra
379b9e60257SRichard Henderson # define cpu_ldl_mmuidx_ra    cpu_ldl_le_mmuidx_ra
380b9e60257SRichard Henderson # define cpu_ldq_mmuidx_ra    cpu_ldq_le_mmuidx_ra
381b9e60257SRichard Henderson # define cpu_stw_data         cpu_stw_le_data
382b9e60257SRichard Henderson # define cpu_stl_data         cpu_stl_le_data
383b9e60257SRichard Henderson # define cpu_stq_data         cpu_stq_le_data
384b9e60257SRichard Henderson # define cpu_stw_data_ra      cpu_stw_le_data_ra
385b9e60257SRichard Henderson # define cpu_stl_data_ra      cpu_stl_le_data_ra
386b9e60257SRichard Henderson # define cpu_stq_data_ra      cpu_stq_le_data_ra
387b9e60257SRichard Henderson # define cpu_stw_mmuidx_ra    cpu_stw_le_mmuidx_ra
388b9e60257SRichard Henderson # define cpu_stl_mmuidx_ra    cpu_stl_le_mmuidx_ra
389b9e60257SRichard Henderson # define cpu_stq_mmuidx_ra    cpu_stq_le_mmuidx_ra
390b9e60257SRichard Henderson #endif
391b9e60257SRichard Henderson 
39228990626SRichard Henderson uint8_t cpu_ldb_code_mmu(CPUArchState *env, abi_ptr addr,
39328990626SRichard Henderson                          MemOpIdx oi, uintptr_t ra);
39428990626SRichard Henderson uint16_t cpu_ldw_code_mmu(CPUArchState *env, abi_ptr addr,
39528990626SRichard Henderson                           MemOpIdx oi, uintptr_t ra);
39628990626SRichard Henderson uint32_t cpu_ldl_code_mmu(CPUArchState *env, abi_ptr addr,
39728990626SRichard Henderson                           MemOpIdx oi, uintptr_t ra);
39828990626SRichard Henderson uint64_t cpu_ldq_code_mmu(CPUArchState *env, abi_ptr addr,
39928990626SRichard Henderson                           MemOpIdx oi, uintptr_t ra);
40028990626SRichard Henderson 
401fc4120a3SRichard Henderson uint32_t cpu_ldub_code(CPUArchState *env, abi_ptr addr);
402fc4120a3SRichard Henderson uint32_t cpu_lduw_code(CPUArchState *env, abi_ptr addr);
403fc4120a3SRichard Henderson uint32_t cpu_ldl_code(CPUArchState *env, abi_ptr addr);
404fc4120a3SRichard Henderson uint64_t cpu_ldq_code(CPUArchState *env, abi_ptr addr);
405c773828aSPaolo Bonzini 
406fc4120a3SRichard Henderson static inline int cpu_ldsb_code(CPUArchState *env, abi_ptr addr)
407fc4120a3SRichard Henderson {
408fc4120a3SRichard Henderson     return (int8_t)cpu_ldub_code(env, addr);
409fc4120a3SRichard Henderson }
410c773828aSPaolo Bonzini 
411fc4120a3SRichard Henderson static inline int cpu_ldsw_code(CPUArchState *env, abi_ptr addr)
412fc4120a3SRichard Henderson {
413fc4120a3SRichard Henderson     return (int16_t)cpu_lduw_code(env, addr);
414fc4120a3SRichard Henderson }
415c773828aSPaolo Bonzini 
416c773828aSPaolo Bonzini /**
417c773828aSPaolo Bonzini  * tlb_vaddr_to_host:
418c773828aSPaolo Bonzini  * @env: CPUArchState
419c773828aSPaolo Bonzini  * @addr: guest virtual address to look up
420c773828aSPaolo Bonzini  * @access_type: 0 for read, 1 for write, 2 for execute
421c773828aSPaolo Bonzini  * @mmu_idx: MMU index to use for lookup
422c773828aSPaolo Bonzini  *
423c773828aSPaolo Bonzini  * Look up the specified guest virtual index in the TCG softmmu TLB.
4244811e909SRichard Henderson  * If we can translate a host virtual address suitable for direct RAM
4254811e909SRichard Henderson  * access, without causing a guest exception, then return it.
4264811e909SRichard Henderson  * Otherwise (TLB entry is for an I/O access, guest software
4274811e909SRichard Henderson  * TLB fill required, etc) return NULL.
428c773828aSPaolo Bonzini  */
4294811e909SRichard Henderson #ifdef CONFIG_USER_ONLY
4303e23de15SLaurent Vivier static inline void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr,
4314811e909SRichard Henderson                                       MMUAccessType access_type, int mmu_idx)
432c773828aSPaolo Bonzini {
4333e8f1628SRichard Henderson     return g2h(env_cpu(env), addr);
4344811e909SRichard Henderson }
4352e83c496SAurelien Jarno #else
4364811e909SRichard Henderson void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr,
4374811e909SRichard Henderson                         MMUAccessType access_type, int mmu_idx);
4384811e909SRichard Henderson #endif
439c773828aSPaolo Bonzini 
440f08b6170SPaolo Bonzini #endif /* CPU_LDST_H */
441