xref: /qemu/include/accel/tcg/cpu-ldst.h (revision 3e8f1628e864201692aa28996f8f64f9761555af)
1f08b6170SPaolo Bonzini /*
2f08b6170SPaolo Bonzini  *  Software MMU support
3f08b6170SPaolo Bonzini  *
4f08b6170SPaolo Bonzini  * This library is free software; you can redistribute it and/or
5f08b6170SPaolo Bonzini  * modify it under the terms of the GNU Lesser General Public
6f08b6170SPaolo Bonzini  * License as published by the Free Software Foundation; either
7d6ea4236SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
8f08b6170SPaolo Bonzini  *
9f08b6170SPaolo Bonzini  * This library is distributed in the hope that it will be useful,
10f08b6170SPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11f08b6170SPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
12f08b6170SPaolo Bonzini  * Lesser General Public License for more details.
13f08b6170SPaolo Bonzini  *
14f08b6170SPaolo Bonzini  * You should have received a copy of the GNU Lesser General Public
15f08b6170SPaolo Bonzini  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
16f08b6170SPaolo Bonzini  *
17f08b6170SPaolo Bonzini  */
18f08b6170SPaolo Bonzini 
19f08b6170SPaolo Bonzini /*
20f08b6170SPaolo Bonzini  * Generate inline load/store functions for all MMU modes (typically
21f08b6170SPaolo Bonzini  * at least _user and _kernel) as well as _data versions, for all data
22f08b6170SPaolo Bonzini  * sizes.
23f08b6170SPaolo Bonzini  *
24f08b6170SPaolo Bonzini  * Used by target op helpers.
25f08b6170SPaolo Bonzini  *
26db5fd8d7SPeter Maydell  * The syntax for the accessors is:
27db5fd8d7SPeter Maydell  *
28b9e60257SRichard Henderson  * load:  cpu_ld{sign}{size}{end}_{mmusuffix}(env, ptr)
29b9e60257SRichard Henderson  *        cpu_ld{sign}{size}{end}_{mmusuffix}_ra(env, ptr, retaddr)
30b9e60257SRichard Henderson  *        cpu_ld{sign}{size}{end}_mmuidx_ra(env, ptr, mmu_idx, retaddr)
31db5fd8d7SPeter Maydell  *
32b9e60257SRichard Henderson  * store: cpu_st{size}{end}_{mmusuffix}(env, ptr, val)
33b9e60257SRichard Henderson  *        cpu_st{size}{end}_{mmusuffix}_ra(env, ptr, val, retaddr)
34b9e60257SRichard Henderson  *        cpu_st{size}{end}_mmuidx_ra(env, ptr, val, mmu_idx, retaddr)
35db5fd8d7SPeter Maydell  *
36db5fd8d7SPeter Maydell  * sign is:
37db5fd8d7SPeter Maydell  * (empty): for 32 and 64 bit sizes
38db5fd8d7SPeter Maydell  *   u    : unsigned
39db5fd8d7SPeter Maydell  *   s    : signed
40db5fd8d7SPeter Maydell  *
41db5fd8d7SPeter Maydell  * size is:
42db5fd8d7SPeter Maydell  *   b: 8 bits
43db5fd8d7SPeter Maydell  *   w: 16 bits
44db5fd8d7SPeter Maydell  *   l: 32 bits
45db5fd8d7SPeter Maydell  *   q: 64 bits
46db5fd8d7SPeter Maydell  *
47b9e60257SRichard Henderson  * end is:
48b9e60257SRichard Henderson  * (empty): for target native endian, or for 8 bit access
49b9e60257SRichard Henderson  *     _be: for forced big endian
50b9e60257SRichard Henderson  *     _le: for forced little endian
51b9e60257SRichard Henderson  *
52f4e1bae2SRichard Henderson  * mmusuffix is one of the generic suffixes "data" or "code", or "mmuidx".
53f4e1bae2SRichard Henderson  * The "mmuidx" suffix carries an extra mmu_idx argument that specifies
54f4e1bae2SRichard Henderson  * the index to use; the "data" and "code" suffixes take the index from
55f4e1bae2SRichard Henderson  * cpu_mmu_index().
56f08b6170SPaolo Bonzini  */
57f08b6170SPaolo Bonzini #ifndef CPU_LDST_H
58f08b6170SPaolo Bonzini #define CPU_LDST_H
59f08b6170SPaolo Bonzini 
60c773828aSPaolo Bonzini #if defined(CONFIG_USER_ONLY)
613e23de15SLaurent Vivier /* sparc32plus has 64bit long but 32bit space address
623e23de15SLaurent Vivier  * this can make bad result with g2h() and h2g()
633e23de15SLaurent Vivier  */
643e23de15SLaurent Vivier #if TARGET_VIRT_ADDR_SPACE_BITS <= 32
653e23de15SLaurent Vivier typedef uint32_t abi_ptr;
663e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr "%x"
673e23de15SLaurent Vivier #else
683e23de15SLaurent Vivier typedef uint64_t abi_ptr;
693e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr "%"PRIx64
703e23de15SLaurent Vivier #endif
713e23de15SLaurent Vivier 
72141a56d8SRichard Henderson #ifndef TARGET_TAGGED_ADDRESSES
73141a56d8SRichard Henderson static inline abi_ptr cpu_untagged_addr(CPUState *cs, abi_ptr x)
74141a56d8SRichard Henderson {
75141a56d8SRichard Henderson     return x;
76141a56d8SRichard Henderson }
77141a56d8SRichard Henderson #endif
78141a56d8SRichard Henderson 
79c773828aSPaolo Bonzini /* All direct uses of g2h and h2g need to go away for usermode softmmu.  */
803e8f1628SRichard Henderson static inline void *g2h_untagged(abi_ptr x)
813e8f1628SRichard Henderson {
823e8f1628SRichard Henderson     return (void *)((uintptr_t)(x) + guest_base);
833e8f1628SRichard Henderson }
843e8f1628SRichard Henderson 
853e8f1628SRichard Henderson static inline void *g2h(CPUState *cs, abi_ptr x)
863e8f1628SRichard Henderson {
873e8f1628SRichard Henderson     return g2h_untagged(cpu_untagged_addr(cs, x));
883e8f1628SRichard Henderson }
89c773828aSPaolo Bonzini 
90a78a6363SRichard Henderson static inline bool guest_addr_valid(abi_ulong x)
91a78a6363SRichard Henderson {
92a78a6363SRichard Henderson     return x <= GUEST_ADDR_MAX;
93a78a6363SRichard Henderson }
94ebf9a363SMax Filippov 
9519d3c905SRichard Henderson static inline bool guest_range_valid(abi_ulong start, abi_ulong len)
96ebf9a363SMax Filippov {
97ebf9a363SMax Filippov     return len - 1 <= GUEST_ADDR_MAX && start <= GUEST_ADDR_MAX - len + 1;
98ebf9a363SMax Filippov }
99f08b6170SPaolo Bonzini 
10057096f29SRichard Henderson #define h2g_valid(x) \
10157096f29SRichard Henderson     (HOST_LONG_BITS <= TARGET_VIRT_ADDR_SPACE_BITS || \
10257096f29SRichard Henderson      (uintptr_t)(x) - guest_base <= GUEST_ADDR_MAX)
10357096f29SRichard Henderson 
104c773828aSPaolo Bonzini #define h2g_nocheck(x) ({ \
1059abf09ffSRichard Henderson     uintptr_t __ret = (uintptr_t)(x) - guest_base; \
1063e23de15SLaurent Vivier     (abi_ptr)__ret; \
107c773828aSPaolo Bonzini })
108c773828aSPaolo Bonzini 
109c773828aSPaolo Bonzini #define h2g(x) ({ \
110c773828aSPaolo Bonzini     /* Check if given address fits target address space */ \
111c773828aSPaolo Bonzini     assert(h2g_valid(x)); \
112c773828aSPaolo Bonzini     h2g_nocheck(x); \
113c773828aSPaolo Bonzini })
1143e23de15SLaurent Vivier #else
1153e23de15SLaurent Vivier typedef target_ulong abi_ptr;
1163e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr TARGET_ABI_FMT_lx
117c773828aSPaolo Bonzini #endif
118c773828aSPaolo Bonzini 
119ed4cfbcdSRichard Henderson uint32_t cpu_ldub_data(CPUArchState *env, abi_ptr ptr);
120ed4cfbcdSRichard Henderson int cpu_ldsb_data(CPUArchState *env, abi_ptr ptr);
121c773828aSPaolo Bonzini 
122b9e60257SRichard Henderson uint32_t cpu_lduw_be_data(CPUArchState *env, abi_ptr ptr);
123b9e60257SRichard Henderson int cpu_ldsw_be_data(CPUArchState *env, abi_ptr ptr);
124b9e60257SRichard Henderson uint32_t cpu_ldl_be_data(CPUArchState *env, abi_ptr ptr);
125b9e60257SRichard Henderson uint64_t cpu_ldq_be_data(CPUArchState *env, abi_ptr ptr);
126b9e60257SRichard Henderson 
127b9e60257SRichard Henderson uint32_t cpu_lduw_le_data(CPUArchState *env, abi_ptr ptr);
128b9e60257SRichard Henderson int cpu_ldsw_le_data(CPUArchState *env, abi_ptr ptr);
129b9e60257SRichard Henderson uint32_t cpu_ldl_le_data(CPUArchState *env, abi_ptr ptr);
130b9e60257SRichard Henderson uint64_t cpu_ldq_le_data(CPUArchState *env, abi_ptr ptr);
131b9e60257SRichard Henderson 
132b9e60257SRichard Henderson uint32_t cpu_ldub_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
133b9e60257SRichard Henderson int cpu_ldsb_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
134b9e60257SRichard Henderson 
135b9e60257SRichard Henderson uint32_t cpu_lduw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
136b9e60257SRichard Henderson int cpu_ldsw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
137b9e60257SRichard Henderson uint32_t cpu_ldl_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
138b9e60257SRichard Henderson uint64_t cpu_ldq_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
139b9e60257SRichard Henderson 
140b9e60257SRichard Henderson uint32_t cpu_lduw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
141b9e60257SRichard Henderson int cpu_ldsw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
142b9e60257SRichard Henderson uint32_t cpu_ldl_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
143b9e60257SRichard Henderson uint64_t cpu_ldq_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
144c773828aSPaolo Bonzini 
145ed4cfbcdSRichard Henderson void cpu_stb_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
146b9e60257SRichard Henderson 
147b9e60257SRichard Henderson void cpu_stw_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
148b9e60257SRichard Henderson void cpu_stl_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
149b9e60257SRichard Henderson void cpu_stq_be_data(CPUArchState *env, abi_ptr ptr, uint64_t val);
150b9e60257SRichard Henderson 
151b9e60257SRichard Henderson void cpu_stw_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
152b9e60257SRichard Henderson void cpu_stl_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
153b9e60257SRichard Henderson void cpu_stq_le_data(CPUArchState *env, abi_ptr ptr, uint64_t val);
154c773828aSPaolo Bonzini 
155ed4cfbcdSRichard Henderson void cpu_stb_data_ra(CPUArchState *env, abi_ptr ptr,
156b9e60257SRichard Henderson                      uint32_t val, uintptr_t ra);
157b9e60257SRichard Henderson 
158b9e60257SRichard Henderson void cpu_stw_be_data_ra(CPUArchState *env, abi_ptr ptr,
159b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
160b9e60257SRichard Henderson void cpu_stl_be_data_ra(CPUArchState *env, abi_ptr ptr,
161b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
162b9e60257SRichard Henderson void cpu_stq_be_data_ra(CPUArchState *env, abi_ptr ptr,
163b9e60257SRichard Henderson                         uint64_t val, uintptr_t ra);
164b9e60257SRichard Henderson 
165b9e60257SRichard Henderson void cpu_stw_le_data_ra(CPUArchState *env, abi_ptr ptr,
166b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
167b9e60257SRichard Henderson void cpu_stl_le_data_ra(CPUArchState *env, abi_ptr ptr,
168b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
169b9e60257SRichard Henderson void cpu_stq_le_data_ra(CPUArchState *env, abi_ptr ptr,
170b9e60257SRichard Henderson                         uint64_t val, uintptr_t ra);
171c773828aSPaolo Bonzini 
172cfe04a4bSRichard Henderson #if defined(CONFIG_USER_ONLY)
173cfe04a4bSRichard Henderson 
174cfe04a4bSRichard Henderson extern __thread uintptr_t helper_retaddr;
175cfe04a4bSRichard Henderson 
176cfe04a4bSRichard Henderson static inline void set_helper_retaddr(uintptr_t ra)
177cfe04a4bSRichard Henderson {
178cfe04a4bSRichard Henderson     helper_retaddr = ra;
179cfe04a4bSRichard Henderson     /*
180cfe04a4bSRichard Henderson      * Ensure that this write is visible to the SIGSEGV handler that
181cfe04a4bSRichard Henderson      * may be invoked due to a subsequent invalid memory operation.
182cfe04a4bSRichard Henderson      */
183cfe04a4bSRichard Henderson     signal_barrier();
184cfe04a4bSRichard Henderson }
185cfe04a4bSRichard Henderson 
186cfe04a4bSRichard Henderson static inline void clear_helper_retaddr(void)
187cfe04a4bSRichard Henderson {
188cfe04a4bSRichard Henderson     /*
189cfe04a4bSRichard Henderson      * Ensure that previous memory operations have succeeded before
190cfe04a4bSRichard Henderson      * removing the data visible to the signal handler.
191cfe04a4bSRichard Henderson      */
192cfe04a4bSRichard Henderson     signal_barrier();
193cfe04a4bSRichard Henderson     helper_retaddr = 0;
194cfe04a4bSRichard Henderson }
195cfe04a4bSRichard Henderson 
196f4e1bae2SRichard Henderson /*
197f4e1bae2SRichard Henderson  * Provide the same *_mmuidx_ra interface as for softmmu.
198f4e1bae2SRichard Henderson  * The mmu_idx argument is ignored.
199f4e1bae2SRichard Henderson  */
200f4e1bae2SRichard Henderson 
201f4e1bae2SRichard Henderson static inline uint32_t cpu_ldub_mmuidx_ra(CPUArchState *env, abi_ptr addr,
202f4e1bae2SRichard Henderson                                           int mmu_idx, uintptr_t ra)
203f4e1bae2SRichard Henderson {
204f4e1bae2SRichard Henderson     return cpu_ldub_data_ra(env, addr, ra);
205f4e1bae2SRichard Henderson }
206f4e1bae2SRichard Henderson 
207f4e1bae2SRichard Henderson static inline int cpu_ldsb_mmuidx_ra(CPUArchState *env, abi_ptr addr,
208f4e1bae2SRichard Henderson                                      int mmu_idx, uintptr_t ra)
209f4e1bae2SRichard Henderson {
210f4e1bae2SRichard Henderson     return cpu_ldsb_data_ra(env, addr, ra);
211f4e1bae2SRichard Henderson }
212f4e1bae2SRichard Henderson 
213b9e60257SRichard Henderson static inline uint32_t cpu_lduw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
214f4e1bae2SRichard Henderson                                              int mmu_idx, uintptr_t ra)
215f4e1bae2SRichard Henderson {
216b9e60257SRichard Henderson     return cpu_lduw_be_data_ra(env, addr, ra);
217b9e60257SRichard Henderson }
218b9e60257SRichard Henderson 
219b9e60257SRichard Henderson static inline int cpu_ldsw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
220b9e60257SRichard Henderson                                         int mmu_idx, uintptr_t ra)
221b9e60257SRichard Henderson {
222b9e60257SRichard Henderson     return cpu_ldsw_be_data_ra(env, addr, ra);
223b9e60257SRichard Henderson }
224b9e60257SRichard Henderson 
225b9e60257SRichard Henderson static inline uint32_t cpu_ldl_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
226b9e60257SRichard Henderson                                             int mmu_idx, uintptr_t ra)
227b9e60257SRichard Henderson {
228b9e60257SRichard Henderson     return cpu_ldl_be_data_ra(env, addr, ra);
229b9e60257SRichard Henderson }
230b9e60257SRichard Henderson 
231b9e60257SRichard Henderson static inline uint64_t cpu_ldq_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
232b9e60257SRichard Henderson                                             int mmu_idx, uintptr_t ra)
233b9e60257SRichard Henderson {
234b9e60257SRichard Henderson     return cpu_ldq_be_data_ra(env, addr, ra);
235b9e60257SRichard Henderson }
236b9e60257SRichard Henderson 
237b9e60257SRichard Henderson static inline uint32_t cpu_lduw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
238b9e60257SRichard Henderson                                              int mmu_idx, uintptr_t ra)
239b9e60257SRichard Henderson {
240b9e60257SRichard Henderson     return cpu_lduw_le_data_ra(env, addr, ra);
241b9e60257SRichard Henderson }
242b9e60257SRichard Henderson 
243b9e60257SRichard Henderson static inline int cpu_ldsw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
244b9e60257SRichard Henderson                                         int mmu_idx, uintptr_t ra)
245b9e60257SRichard Henderson {
246b9e60257SRichard Henderson     return cpu_ldsw_le_data_ra(env, addr, ra);
247b9e60257SRichard Henderson }
248b9e60257SRichard Henderson 
249b9e60257SRichard Henderson static inline uint32_t cpu_ldl_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
250b9e60257SRichard Henderson                                             int mmu_idx, uintptr_t ra)
251b9e60257SRichard Henderson {
252b9e60257SRichard Henderson     return cpu_ldl_le_data_ra(env, addr, ra);
253b9e60257SRichard Henderson }
254b9e60257SRichard Henderson 
255b9e60257SRichard Henderson static inline uint64_t cpu_ldq_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
256b9e60257SRichard Henderson                                             int mmu_idx, uintptr_t ra)
257b9e60257SRichard Henderson {
258b9e60257SRichard Henderson     return cpu_ldq_le_data_ra(env, addr, ra);
259f4e1bae2SRichard Henderson }
260f4e1bae2SRichard Henderson 
261f4e1bae2SRichard Henderson static inline void cpu_stb_mmuidx_ra(CPUArchState *env, abi_ptr addr,
262f4e1bae2SRichard Henderson                                      uint32_t val, int mmu_idx, uintptr_t ra)
263f4e1bae2SRichard Henderson {
264f4e1bae2SRichard Henderson     cpu_stb_data_ra(env, addr, val, ra);
265f4e1bae2SRichard Henderson }
266f4e1bae2SRichard Henderson 
267b9e60257SRichard Henderson static inline void cpu_stw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
268b9e60257SRichard Henderson                                         uint32_t val, int mmu_idx,
269b9e60257SRichard Henderson                                         uintptr_t ra)
270f4e1bae2SRichard Henderson {
271b9e60257SRichard Henderson     cpu_stw_be_data_ra(env, addr, val, ra);
272f4e1bae2SRichard Henderson }
273f4e1bae2SRichard Henderson 
274b9e60257SRichard Henderson static inline void cpu_stl_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
275b9e60257SRichard Henderson                                         uint32_t val, int mmu_idx,
276b9e60257SRichard Henderson                                         uintptr_t ra)
277f4e1bae2SRichard Henderson {
278b9e60257SRichard Henderson     cpu_stl_be_data_ra(env, addr, val, ra);
279f4e1bae2SRichard Henderson }
280f4e1bae2SRichard Henderson 
281b9e60257SRichard Henderson static inline void cpu_stq_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
282b9e60257SRichard Henderson                                         uint64_t val, int mmu_idx,
283b9e60257SRichard Henderson                                         uintptr_t ra)
284f4e1bae2SRichard Henderson {
285b9e60257SRichard Henderson     cpu_stq_be_data_ra(env, addr, val, ra);
286b9e60257SRichard Henderson }
287b9e60257SRichard Henderson 
288b9e60257SRichard Henderson static inline void cpu_stw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
289b9e60257SRichard Henderson                                         uint32_t val, int mmu_idx,
290b9e60257SRichard Henderson                                         uintptr_t ra)
291b9e60257SRichard Henderson {
292b9e60257SRichard Henderson     cpu_stw_le_data_ra(env, addr, val, ra);
293b9e60257SRichard Henderson }
294b9e60257SRichard Henderson 
295b9e60257SRichard Henderson static inline void cpu_stl_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
296b9e60257SRichard Henderson                                         uint32_t val, int mmu_idx,
297b9e60257SRichard Henderson                                         uintptr_t ra)
298b9e60257SRichard Henderson {
299b9e60257SRichard Henderson     cpu_stl_le_data_ra(env, addr, val, ra);
300b9e60257SRichard Henderson }
301b9e60257SRichard Henderson 
302b9e60257SRichard Henderson static inline void cpu_stq_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
303b9e60257SRichard Henderson                                         uint64_t val, int mmu_idx,
304b9e60257SRichard Henderson                                         uintptr_t ra)
305b9e60257SRichard Henderson {
306b9e60257SRichard Henderson     cpu_stq_le_data_ra(env, addr, val, ra);
307f4e1bae2SRichard Henderson }
308f4e1bae2SRichard Henderson 
309c773828aSPaolo Bonzini #else
310c773828aSPaolo Bonzini 
311d03f1408SRichard Henderson /* Needed for TCG_OVERSIZED_GUEST */
312dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg.h"
313c773828aSPaolo Bonzini 
314403f290cSEmilio G. Cota static inline target_ulong tlb_addr_write(const CPUTLBEntry *entry)
315403f290cSEmilio G. Cota {
316403f290cSEmilio G. Cota #if TCG_OVERSIZED_GUEST
317403f290cSEmilio G. Cota     return entry->addr_write;
318403f290cSEmilio G. Cota #else
319d73415a3SStefan Hajnoczi     return qatomic_read(&entry->addr_write);
320403f290cSEmilio G. Cota #endif
321403f290cSEmilio G. Cota }
322403f290cSEmilio G. Cota 
32386e1eff8SEmilio G. Cota /* Find the TLB index corresponding to the mmu_idx + address pair.  */
32486e1eff8SEmilio G. Cota static inline uintptr_t tlb_index(CPUArchState *env, uintptr_t mmu_idx,
32586e1eff8SEmilio G. Cota                                   target_ulong addr)
32686e1eff8SEmilio G. Cota {
327a40ec84eSRichard Henderson     uintptr_t size_mask = env_tlb(env)->f[mmu_idx].mask >> CPU_TLB_ENTRY_BITS;
32886e1eff8SEmilio G. Cota 
32986e1eff8SEmilio G. Cota     return (addr >> TARGET_PAGE_BITS) & size_mask;
33086e1eff8SEmilio G. Cota }
33186e1eff8SEmilio G. Cota 
332383beda9SRichard Henderson /* Find the TLB entry corresponding to the mmu_idx + address pair.  */
333383beda9SRichard Henderson static inline CPUTLBEntry *tlb_entry(CPUArchState *env, uintptr_t mmu_idx,
334383beda9SRichard Henderson                                      target_ulong addr)
335383beda9SRichard Henderson {
336a40ec84eSRichard Henderson     return &env_tlb(env)->f[mmu_idx].table[tlb_index(env, mmu_idx, addr)];
337383beda9SRichard Henderson }
338383beda9SRichard Henderson 
339d03f1408SRichard Henderson uint32_t cpu_ldub_mmuidx_ra(CPUArchState *env, abi_ptr addr,
340d03f1408SRichard Henderson                             int mmu_idx, uintptr_t ra);
341d03f1408SRichard Henderson int cpu_ldsb_mmuidx_ra(CPUArchState *env, abi_ptr addr,
342d03f1408SRichard Henderson                        int mmu_idx, uintptr_t ra);
343b9e60257SRichard Henderson 
344b9e60257SRichard Henderson uint32_t cpu_lduw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
345b9e60257SRichard Henderson                                int mmu_idx, uintptr_t ra);
346b9e60257SRichard Henderson int cpu_ldsw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
347b9e60257SRichard Henderson                           int mmu_idx, uintptr_t ra);
348b9e60257SRichard Henderson uint32_t cpu_ldl_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
349b9e60257SRichard Henderson                               int mmu_idx, uintptr_t ra);
350b9e60257SRichard Henderson uint64_t cpu_ldq_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
351b9e60257SRichard Henderson                               int mmu_idx, uintptr_t ra);
352b9e60257SRichard Henderson 
353b9e60257SRichard Henderson uint32_t cpu_lduw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
354b9e60257SRichard Henderson                                int mmu_idx, uintptr_t ra);
355b9e60257SRichard Henderson int cpu_ldsw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
356b9e60257SRichard Henderson                           int mmu_idx, uintptr_t ra);
357b9e60257SRichard Henderson uint32_t cpu_ldl_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
358b9e60257SRichard Henderson                               int mmu_idx, uintptr_t ra);
359b9e60257SRichard Henderson uint64_t cpu_ldq_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
360d03f1408SRichard Henderson                               int mmu_idx, uintptr_t ra);
361d03f1408SRichard Henderson 
362d03f1408SRichard Henderson void cpu_stb_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val,
363d03f1408SRichard Henderson                        int mmu_idx, uintptr_t retaddr);
364b9e60257SRichard Henderson 
365b9e60257SRichard Henderson void cpu_stw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val,
366d03f1408SRichard Henderson                           int mmu_idx, uintptr_t retaddr);
367b9e60257SRichard Henderson void cpu_stl_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val,
368d03f1408SRichard Henderson                           int mmu_idx, uintptr_t retaddr);
369b9e60257SRichard Henderson void cpu_stq_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint64_t val,
370b9e60257SRichard Henderson                           int mmu_idx, uintptr_t retaddr);
371b9e60257SRichard Henderson 
372b9e60257SRichard Henderson void cpu_stw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val,
373b9e60257SRichard Henderson                           int mmu_idx, uintptr_t retaddr);
374b9e60257SRichard Henderson void cpu_stl_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val,
375b9e60257SRichard Henderson                           int mmu_idx, uintptr_t retaddr);
376b9e60257SRichard Henderson void cpu_stq_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint64_t val,
377d03f1408SRichard Henderson                           int mmu_idx, uintptr_t retaddr);
378d03f1408SRichard Henderson 
379ed4cfbcdSRichard Henderson #endif /* defined(CONFIG_USER_ONLY) */
380ed4cfbcdSRichard Henderson 
381b9e60257SRichard Henderson #ifdef TARGET_WORDS_BIGENDIAN
382b9e60257SRichard Henderson # define cpu_lduw_data        cpu_lduw_be_data
383b9e60257SRichard Henderson # define cpu_ldsw_data        cpu_ldsw_be_data
384b9e60257SRichard Henderson # define cpu_ldl_data         cpu_ldl_be_data
385b9e60257SRichard Henderson # define cpu_ldq_data         cpu_ldq_be_data
386b9e60257SRichard Henderson # define cpu_lduw_data_ra     cpu_lduw_be_data_ra
387b9e60257SRichard Henderson # define cpu_ldsw_data_ra     cpu_ldsw_be_data_ra
388b9e60257SRichard Henderson # define cpu_ldl_data_ra      cpu_ldl_be_data_ra
389b9e60257SRichard Henderson # define cpu_ldq_data_ra      cpu_ldq_be_data_ra
390b9e60257SRichard Henderson # define cpu_lduw_mmuidx_ra   cpu_lduw_be_mmuidx_ra
391b9e60257SRichard Henderson # define cpu_ldsw_mmuidx_ra   cpu_ldsw_be_mmuidx_ra
392b9e60257SRichard Henderson # define cpu_ldl_mmuidx_ra    cpu_ldl_be_mmuidx_ra
393b9e60257SRichard Henderson # define cpu_ldq_mmuidx_ra    cpu_ldq_be_mmuidx_ra
394b9e60257SRichard Henderson # define cpu_stw_data         cpu_stw_be_data
395b9e60257SRichard Henderson # define cpu_stl_data         cpu_stl_be_data
396b9e60257SRichard Henderson # define cpu_stq_data         cpu_stq_be_data
397b9e60257SRichard Henderson # define cpu_stw_data_ra      cpu_stw_be_data_ra
398b9e60257SRichard Henderson # define cpu_stl_data_ra      cpu_stl_be_data_ra
399b9e60257SRichard Henderson # define cpu_stq_data_ra      cpu_stq_be_data_ra
400b9e60257SRichard Henderson # define cpu_stw_mmuidx_ra    cpu_stw_be_mmuidx_ra
401b9e60257SRichard Henderson # define cpu_stl_mmuidx_ra    cpu_stl_be_mmuidx_ra
402b9e60257SRichard Henderson # define cpu_stq_mmuidx_ra    cpu_stq_be_mmuidx_ra
403b9e60257SRichard Henderson #else
404b9e60257SRichard Henderson # define cpu_lduw_data        cpu_lduw_le_data
405b9e60257SRichard Henderson # define cpu_ldsw_data        cpu_ldsw_le_data
406b9e60257SRichard Henderson # define cpu_ldl_data         cpu_ldl_le_data
407b9e60257SRichard Henderson # define cpu_ldq_data         cpu_ldq_le_data
408b9e60257SRichard Henderson # define cpu_lduw_data_ra     cpu_lduw_le_data_ra
409b9e60257SRichard Henderson # define cpu_ldsw_data_ra     cpu_ldsw_le_data_ra
410b9e60257SRichard Henderson # define cpu_ldl_data_ra      cpu_ldl_le_data_ra
411b9e60257SRichard Henderson # define cpu_ldq_data_ra      cpu_ldq_le_data_ra
412b9e60257SRichard Henderson # define cpu_lduw_mmuidx_ra   cpu_lduw_le_mmuidx_ra
413b9e60257SRichard Henderson # define cpu_ldsw_mmuidx_ra   cpu_ldsw_le_mmuidx_ra
414b9e60257SRichard Henderson # define cpu_ldl_mmuidx_ra    cpu_ldl_le_mmuidx_ra
415b9e60257SRichard Henderson # define cpu_ldq_mmuidx_ra    cpu_ldq_le_mmuidx_ra
416b9e60257SRichard Henderson # define cpu_stw_data         cpu_stw_le_data
417b9e60257SRichard Henderson # define cpu_stl_data         cpu_stl_le_data
418b9e60257SRichard Henderson # define cpu_stq_data         cpu_stq_le_data
419b9e60257SRichard Henderson # define cpu_stw_data_ra      cpu_stw_le_data_ra
420b9e60257SRichard Henderson # define cpu_stl_data_ra      cpu_stl_le_data_ra
421b9e60257SRichard Henderson # define cpu_stq_data_ra      cpu_stq_le_data_ra
422b9e60257SRichard Henderson # define cpu_stw_mmuidx_ra    cpu_stw_le_mmuidx_ra
423b9e60257SRichard Henderson # define cpu_stl_mmuidx_ra    cpu_stl_le_mmuidx_ra
424b9e60257SRichard Henderson # define cpu_stq_mmuidx_ra    cpu_stq_le_mmuidx_ra
425b9e60257SRichard Henderson #endif
426b9e60257SRichard Henderson 
427fc4120a3SRichard Henderson uint32_t cpu_ldub_code(CPUArchState *env, abi_ptr addr);
428fc4120a3SRichard Henderson uint32_t cpu_lduw_code(CPUArchState *env, abi_ptr addr);
429fc4120a3SRichard Henderson uint32_t cpu_ldl_code(CPUArchState *env, abi_ptr addr);
430fc4120a3SRichard Henderson uint64_t cpu_ldq_code(CPUArchState *env, abi_ptr addr);
431c773828aSPaolo Bonzini 
432fc4120a3SRichard Henderson static inline int cpu_ldsb_code(CPUArchState *env, abi_ptr addr)
433fc4120a3SRichard Henderson {
434fc4120a3SRichard Henderson     return (int8_t)cpu_ldub_code(env, addr);
435fc4120a3SRichard Henderson }
436c773828aSPaolo Bonzini 
437fc4120a3SRichard Henderson static inline int cpu_ldsw_code(CPUArchState *env, abi_ptr addr)
438fc4120a3SRichard Henderson {
439fc4120a3SRichard Henderson     return (int16_t)cpu_lduw_code(env, addr);
440fc4120a3SRichard Henderson }
441c773828aSPaolo Bonzini 
442c773828aSPaolo Bonzini /**
443c773828aSPaolo Bonzini  * tlb_vaddr_to_host:
444c773828aSPaolo Bonzini  * @env: CPUArchState
445c773828aSPaolo Bonzini  * @addr: guest virtual address to look up
446c773828aSPaolo Bonzini  * @access_type: 0 for read, 1 for write, 2 for execute
447c773828aSPaolo Bonzini  * @mmu_idx: MMU index to use for lookup
448c773828aSPaolo Bonzini  *
449c773828aSPaolo Bonzini  * Look up the specified guest virtual index in the TCG softmmu TLB.
4504811e909SRichard Henderson  * If we can translate a host virtual address suitable for direct RAM
4514811e909SRichard Henderson  * access, without causing a guest exception, then return it.
4524811e909SRichard Henderson  * Otherwise (TLB entry is for an I/O access, guest software
4534811e909SRichard Henderson  * TLB fill required, etc) return NULL.
454c773828aSPaolo Bonzini  */
4554811e909SRichard Henderson #ifdef CONFIG_USER_ONLY
4563e23de15SLaurent Vivier static inline void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr,
4574811e909SRichard Henderson                                       MMUAccessType access_type, int mmu_idx)
458c773828aSPaolo Bonzini {
4593e8f1628SRichard Henderson     return g2h(env_cpu(env), addr);
4604811e909SRichard Henderson }
4612e83c496SAurelien Jarno #else
4624811e909SRichard Henderson void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr,
4634811e909SRichard Henderson                         MMUAccessType access_type, int mmu_idx);
4644811e909SRichard Henderson #endif
465c773828aSPaolo Bonzini 
466f08b6170SPaolo Bonzini #endif /* CPU_LDST_H */
467