xref: /qemu/include/accel/tcg/cpu-ldst.h (revision 141a56d844e0b57d46026c2913179c5ac05e6010)
1f08b6170SPaolo Bonzini /*
2f08b6170SPaolo Bonzini  *  Software MMU support
3f08b6170SPaolo Bonzini  *
4f08b6170SPaolo Bonzini  * This library is free software; you can redistribute it and/or
5f08b6170SPaolo Bonzini  * modify it under the terms of the GNU Lesser General Public
6f08b6170SPaolo Bonzini  * License as published by the Free Software Foundation; either
7d6ea4236SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
8f08b6170SPaolo Bonzini  *
9f08b6170SPaolo Bonzini  * This library is distributed in the hope that it will be useful,
10f08b6170SPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11f08b6170SPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
12f08b6170SPaolo Bonzini  * Lesser General Public License for more details.
13f08b6170SPaolo Bonzini  *
14f08b6170SPaolo Bonzini  * You should have received a copy of the GNU Lesser General Public
15f08b6170SPaolo Bonzini  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
16f08b6170SPaolo Bonzini  *
17f08b6170SPaolo Bonzini  */
18f08b6170SPaolo Bonzini 
19f08b6170SPaolo Bonzini /*
20f08b6170SPaolo Bonzini  * Generate inline load/store functions for all MMU modes (typically
21f08b6170SPaolo Bonzini  * at least _user and _kernel) as well as _data versions, for all data
22f08b6170SPaolo Bonzini  * sizes.
23f08b6170SPaolo Bonzini  *
24f08b6170SPaolo Bonzini  * Used by target op helpers.
25f08b6170SPaolo Bonzini  *
26db5fd8d7SPeter Maydell  * The syntax for the accessors is:
27db5fd8d7SPeter Maydell  *
28b9e60257SRichard Henderson  * load:  cpu_ld{sign}{size}{end}_{mmusuffix}(env, ptr)
29b9e60257SRichard Henderson  *        cpu_ld{sign}{size}{end}_{mmusuffix}_ra(env, ptr, retaddr)
30b9e60257SRichard Henderson  *        cpu_ld{sign}{size}{end}_mmuidx_ra(env, ptr, mmu_idx, retaddr)
31db5fd8d7SPeter Maydell  *
32b9e60257SRichard Henderson  * store: cpu_st{size}{end}_{mmusuffix}(env, ptr, val)
33b9e60257SRichard Henderson  *        cpu_st{size}{end}_{mmusuffix}_ra(env, ptr, val, retaddr)
34b9e60257SRichard Henderson  *        cpu_st{size}{end}_mmuidx_ra(env, ptr, val, mmu_idx, retaddr)
35db5fd8d7SPeter Maydell  *
36db5fd8d7SPeter Maydell  * sign is:
37db5fd8d7SPeter Maydell  * (empty): for 32 and 64 bit sizes
38db5fd8d7SPeter Maydell  *   u    : unsigned
39db5fd8d7SPeter Maydell  *   s    : signed
40db5fd8d7SPeter Maydell  *
41db5fd8d7SPeter Maydell  * size is:
42db5fd8d7SPeter Maydell  *   b: 8 bits
43db5fd8d7SPeter Maydell  *   w: 16 bits
44db5fd8d7SPeter Maydell  *   l: 32 bits
45db5fd8d7SPeter Maydell  *   q: 64 bits
46db5fd8d7SPeter Maydell  *
47b9e60257SRichard Henderson  * end is:
48b9e60257SRichard Henderson  * (empty): for target native endian, or for 8 bit access
49b9e60257SRichard Henderson  *     _be: for forced big endian
50b9e60257SRichard Henderson  *     _le: for forced little endian
51b9e60257SRichard Henderson  *
52f4e1bae2SRichard Henderson  * mmusuffix is one of the generic suffixes "data" or "code", or "mmuidx".
53f4e1bae2SRichard Henderson  * The "mmuidx" suffix carries an extra mmu_idx argument that specifies
54f4e1bae2SRichard Henderson  * the index to use; the "data" and "code" suffixes take the index from
55f4e1bae2SRichard Henderson  * cpu_mmu_index().
56f08b6170SPaolo Bonzini  */
57f08b6170SPaolo Bonzini #ifndef CPU_LDST_H
58f08b6170SPaolo Bonzini #define CPU_LDST_H
59f08b6170SPaolo Bonzini 
60c773828aSPaolo Bonzini #if defined(CONFIG_USER_ONLY)
613e23de15SLaurent Vivier /* sparc32plus has 64bit long but 32bit space address
623e23de15SLaurent Vivier  * this can make bad result with g2h() and h2g()
633e23de15SLaurent Vivier  */
643e23de15SLaurent Vivier #if TARGET_VIRT_ADDR_SPACE_BITS <= 32
653e23de15SLaurent Vivier typedef uint32_t abi_ptr;
663e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr "%x"
673e23de15SLaurent Vivier #else
683e23de15SLaurent Vivier typedef uint64_t abi_ptr;
693e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr "%"PRIx64
703e23de15SLaurent Vivier #endif
713e23de15SLaurent Vivier 
72141a56d8SRichard Henderson #ifndef TARGET_TAGGED_ADDRESSES
73141a56d8SRichard Henderson static inline abi_ptr cpu_untagged_addr(CPUState *cs, abi_ptr x)
74141a56d8SRichard Henderson {
75141a56d8SRichard Henderson     return x;
76141a56d8SRichard Henderson }
77141a56d8SRichard Henderson #endif
78141a56d8SRichard Henderson 
79c773828aSPaolo Bonzini /* All direct uses of g2h and h2g need to go away for usermode softmmu.  */
809abf09ffSRichard Henderson #define g2h(x) ((void *)((uintptr_t)(abi_ptr)(x) + guest_base))
81c773828aSPaolo Bonzini 
82a78a6363SRichard Henderson static inline bool guest_addr_valid(abi_ulong x)
83a78a6363SRichard Henderson {
84a78a6363SRichard Henderson     return x <= GUEST_ADDR_MAX;
85a78a6363SRichard Henderson }
86ebf9a363SMax Filippov 
8719d3c905SRichard Henderson static inline bool guest_range_valid(abi_ulong start, abi_ulong len)
88ebf9a363SMax Filippov {
89ebf9a363SMax Filippov     return len - 1 <= GUEST_ADDR_MAX && start <= GUEST_ADDR_MAX - len + 1;
90ebf9a363SMax Filippov }
91f08b6170SPaolo Bonzini 
9257096f29SRichard Henderson #define h2g_valid(x) \
9357096f29SRichard Henderson     (HOST_LONG_BITS <= TARGET_VIRT_ADDR_SPACE_BITS || \
9457096f29SRichard Henderson      (uintptr_t)(x) - guest_base <= GUEST_ADDR_MAX)
9557096f29SRichard Henderson 
96c773828aSPaolo Bonzini #define h2g_nocheck(x) ({ \
979abf09ffSRichard Henderson     uintptr_t __ret = (uintptr_t)(x) - guest_base; \
983e23de15SLaurent Vivier     (abi_ptr)__ret; \
99c773828aSPaolo Bonzini })
100c773828aSPaolo Bonzini 
101c773828aSPaolo Bonzini #define h2g(x) ({ \
102c773828aSPaolo Bonzini     /* Check if given address fits target address space */ \
103c773828aSPaolo Bonzini     assert(h2g_valid(x)); \
104c773828aSPaolo Bonzini     h2g_nocheck(x); \
105c773828aSPaolo Bonzini })
1063e23de15SLaurent Vivier #else
1073e23de15SLaurent Vivier typedef target_ulong abi_ptr;
1083e23de15SLaurent Vivier #define TARGET_ABI_FMT_ptr TARGET_ABI_FMT_lx
109c773828aSPaolo Bonzini #endif
110c773828aSPaolo Bonzini 
111ed4cfbcdSRichard Henderson uint32_t cpu_ldub_data(CPUArchState *env, abi_ptr ptr);
112ed4cfbcdSRichard Henderson int cpu_ldsb_data(CPUArchState *env, abi_ptr ptr);
113c773828aSPaolo Bonzini 
114b9e60257SRichard Henderson uint32_t cpu_lduw_be_data(CPUArchState *env, abi_ptr ptr);
115b9e60257SRichard Henderson int cpu_ldsw_be_data(CPUArchState *env, abi_ptr ptr);
116b9e60257SRichard Henderson uint32_t cpu_ldl_be_data(CPUArchState *env, abi_ptr ptr);
117b9e60257SRichard Henderson uint64_t cpu_ldq_be_data(CPUArchState *env, abi_ptr ptr);
118b9e60257SRichard Henderson 
119b9e60257SRichard Henderson uint32_t cpu_lduw_le_data(CPUArchState *env, abi_ptr ptr);
120b9e60257SRichard Henderson int cpu_ldsw_le_data(CPUArchState *env, abi_ptr ptr);
121b9e60257SRichard Henderson uint32_t cpu_ldl_le_data(CPUArchState *env, abi_ptr ptr);
122b9e60257SRichard Henderson uint64_t cpu_ldq_le_data(CPUArchState *env, abi_ptr ptr);
123b9e60257SRichard Henderson 
124b9e60257SRichard Henderson uint32_t cpu_ldub_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
125b9e60257SRichard Henderson int cpu_ldsb_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
126b9e60257SRichard Henderson 
127b9e60257SRichard Henderson uint32_t cpu_lduw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
128b9e60257SRichard Henderson int cpu_ldsw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
129b9e60257SRichard Henderson uint32_t cpu_ldl_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
130b9e60257SRichard Henderson uint64_t cpu_ldq_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
131b9e60257SRichard Henderson 
132b9e60257SRichard Henderson uint32_t cpu_lduw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
133b9e60257SRichard Henderson int cpu_ldsw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
134b9e60257SRichard Henderson uint32_t cpu_ldl_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
135b9e60257SRichard Henderson uint64_t cpu_ldq_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t ra);
136c773828aSPaolo Bonzini 
137ed4cfbcdSRichard Henderson void cpu_stb_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
138b9e60257SRichard Henderson 
139b9e60257SRichard Henderson void cpu_stw_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
140b9e60257SRichard Henderson void cpu_stl_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
141b9e60257SRichard Henderson void cpu_stq_be_data(CPUArchState *env, abi_ptr ptr, uint64_t val);
142b9e60257SRichard Henderson 
143b9e60257SRichard Henderson void cpu_stw_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
144b9e60257SRichard Henderson void cpu_stl_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val);
145b9e60257SRichard Henderson void cpu_stq_le_data(CPUArchState *env, abi_ptr ptr, uint64_t val);
146c773828aSPaolo Bonzini 
147ed4cfbcdSRichard Henderson void cpu_stb_data_ra(CPUArchState *env, abi_ptr ptr,
148b9e60257SRichard Henderson                      uint32_t val, uintptr_t ra);
149b9e60257SRichard Henderson 
150b9e60257SRichard Henderson void cpu_stw_be_data_ra(CPUArchState *env, abi_ptr ptr,
151b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
152b9e60257SRichard Henderson void cpu_stl_be_data_ra(CPUArchState *env, abi_ptr ptr,
153b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
154b9e60257SRichard Henderson void cpu_stq_be_data_ra(CPUArchState *env, abi_ptr ptr,
155b9e60257SRichard Henderson                         uint64_t val, uintptr_t ra);
156b9e60257SRichard Henderson 
157b9e60257SRichard Henderson void cpu_stw_le_data_ra(CPUArchState *env, abi_ptr ptr,
158b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
159b9e60257SRichard Henderson void cpu_stl_le_data_ra(CPUArchState *env, abi_ptr ptr,
160b9e60257SRichard Henderson                         uint32_t val, uintptr_t ra);
161b9e60257SRichard Henderson void cpu_stq_le_data_ra(CPUArchState *env, abi_ptr ptr,
162b9e60257SRichard Henderson                         uint64_t val, uintptr_t ra);
163c773828aSPaolo Bonzini 
164cfe04a4bSRichard Henderson #if defined(CONFIG_USER_ONLY)
165cfe04a4bSRichard Henderson 
166cfe04a4bSRichard Henderson extern __thread uintptr_t helper_retaddr;
167cfe04a4bSRichard Henderson 
168cfe04a4bSRichard Henderson static inline void set_helper_retaddr(uintptr_t ra)
169cfe04a4bSRichard Henderson {
170cfe04a4bSRichard Henderson     helper_retaddr = ra;
171cfe04a4bSRichard Henderson     /*
172cfe04a4bSRichard Henderson      * Ensure that this write is visible to the SIGSEGV handler that
173cfe04a4bSRichard Henderson      * may be invoked due to a subsequent invalid memory operation.
174cfe04a4bSRichard Henderson      */
175cfe04a4bSRichard Henderson     signal_barrier();
176cfe04a4bSRichard Henderson }
177cfe04a4bSRichard Henderson 
178cfe04a4bSRichard Henderson static inline void clear_helper_retaddr(void)
179cfe04a4bSRichard Henderson {
180cfe04a4bSRichard Henderson     /*
181cfe04a4bSRichard Henderson      * Ensure that previous memory operations have succeeded before
182cfe04a4bSRichard Henderson      * removing the data visible to the signal handler.
183cfe04a4bSRichard Henderson      */
184cfe04a4bSRichard Henderson     signal_barrier();
185cfe04a4bSRichard Henderson     helper_retaddr = 0;
186cfe04a4bSRichard Henderson }
187cfe04a4bSRichard Henderson 
188f4e1bae2SRichard Henderson /*
189f4e1bae2SRichard Henderson  * Provide the same *_mmuidx_ra interface as for softmmu.
190f4e1bae2SRichard Henderson  * The mmu_idx argument is ignored.
191f4e1bae2SRichard Henderson  */
192f4e1bae2SRichard Henderson 
193f4e1bae2SRichard Henderson static inline uint32_t cpu_ldub_mmuidx_ra(CPUArchState *env, abi_ptr addr,
194f4e1bae2SRichard Henderson                                           int mmu_idx, uintptr_t ra)
195f4e1bae2SRichard Henderson {
196f4e1bae2SRichard Henderson     return cpu_ldub_data_ra(env, addr, ra);
197f4e1bae2SRichard Henderson }
198f4e1bae2SRichard Henderson 
199f4e1bae2SRichard Henderson static inline int cpu_ldsb_mmuidx_ra(CPUArchState *env, abi_ptr addr,
200f4e1bae2SRichard Henderson                                      int mmu_idx, uintptr_t ra)
201f4e1bae2SRichard Henderson {
202f4e1bae2SRichard Henderson     return cpu_ldsb_data_ra(env, addr, ra);
203f4e1bae2SRichard Henderson }
204f4e1bae2SRichard Henderson 
205b9e60257SRichard Henderson static inline uint32_t cpu_lduw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
206f4e1bae2SRichard Henderson                                              int mmu_idx, uintptr_t ra)
207f4e1bae2SRichard Henderson {
208b9e60257SRichard Henderson     return cpu_lduw_be_data_ra(env, addr, ra);
209b9e60257SRichard Henderson }
210b9e60257SRichard Henderson 
211b9e60257SRichard Henderson static inline int cpu_ldsw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
212b9e60257SRichard Henderson                                         int mmu_idx, uintptr_t ra)
213b9e60257SRichard Henderson {
214b9e60257SRichard Henderson     return cpu_ldsw_be_data_ra(env, addr, ra);
215b9e60257SRichard Henderson }
216b9e60257SRichard Henderson 
217b9e60257SRichard Henderson static inline uint32_t cpu_ldl_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
218b9e60257SRichard Henderson                                             int mmu_idx, uintptr_t ra)
219b9e60257SRichard Henderson {
220b9e60257SRichard Henderson     return cpu_ldl_be_data_ra(env, addr, ra);
221b9e60257SRichard Henderson }
222b9e60257SRichard Henderson 
223b9e60257SRichard Henderson static inline uint64_t cpu_ldq_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
224b9e60257SRichard Henderson                                             int mmu_idx, uintptr_t ra)
225b9e60257SRichard Henderson {
226b9e60257SRichard Henderson     return cpu_ldq_be_data_ra(env, addr, ra);
227b9e60257SRichard Henderson }
228b9e60257SRichard Henderson 
229b9e60257SRichard Henderson static inline uint32_t cpu_lduw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
230b9e60257SRichard Henderson                                              int mmu_idx, uintptr_t ra)
231b9e60257SRichard Henderson {
232b9e60257SRichard Henderson     return cpu_lduw_le_data_ra(env, addr, ra);
233b9e60257SRichard Henderson }
234b9e60257SRichard Henderson 
235b9e60257SRichard Henderson static inline int cpu_ldsw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
236b9e60257SRichard Henderson                                         int mmu_idx, uintptr_t ra)
237b9e60257SRichard Henderson {
238b9e60257SRichard Henderson     return cpu_ldsw_le_data_ra(env, addr, ra);
239b9e60257SRichard Henderson }
240b9e60257SRichard Henderson 
241b9e60257SRichard Henderson static inline uint32_t cpu_ldl_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
242b9e60257SRichard Henderson                                             int mmu_idx, uintptr_t ra)
243b9e60257SRichard Henderson {
244b9e60257SRichard Henderson     return cpu_ldl_le_data_ra(env, addr, ra);
245b9e60257SRichard Henderson }
246b9e60257SRichard Henderson 
247b9e60257SRichard Henderson static inline uint64_t cpu_ldq_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
248b9e60257SRichard Henderson                                             int mmu_idx, uintptr_t ra)
249b9e60257SRichard Henderson {
250b9e60257SRichard Henderson     return cpu_ldq_le_data_ra(env, addr, ra);
251f4e1bae2SRichard Henderson }
252f4e1bae2SRichard Henderson 
253f4e1bae2SRichard Henderson static inline void cpu_stb_mmuidx_ra(CPUArchState *env, abi_ptr addr,
254f4e1bae2SRichard Henderson                                      uint32_t val, int mmu_idx, uintptr_t ra)
255f4e1bae2SRichard Henderson {
256f4e1bae2SRichard Henderson     cpu_stb_data_ra(env, addr, val, ra);
257f4e1bae2SRichard Henderson }
258f4e1bae2SRichard Henderson 
259b9e60257SRichard Henderson static inline void cpu_stw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
260b9e60257SRichard Henderson                                         uint32_t val, int mmu_idx,
261b9e60257SRichard Henderson                                         uintptr_t ra)
262f4e1bae2SRichard Henderson {
263b9e60257SRichard Henderson     cpu_stw_be_data_ra(env, addr, val, ra);
264f4e1bae2SRichard Henderson }
265f4e1bae2SRichard Henderson 
266b9e60257SRichard Henderson static inline void cpu_stl_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
267b9e60257SRichard Henderson                                         uint32_t val, int mmu_idx,
268b9e60257SRichard Henderson                                         uintptr_t ra)
269f4e1bae2SRichard Henderson {
270b9e60257SRichard Henderson     cpu_stl_be_data_ra(env, addr, val, ra);
271f4e1bae2SRichard Henderson }
272f4e1bae2SRichard Henderson 
273b9e60257SRichard Henderson static inline void cpu_stq_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
274b9e60257SRichard Henderson                                         uint64_t val, int mmu_idx,
275b9e60257SRichard Henderson                                         uintptr_t ra)
276f4e1bae2SRichard Henderson {
277b9e60257SRichard Henderson     cpu_stq_be_data_ra(env, addr, val, ra);
278b9e60257SRichard Henderson }
279b9e60257SRichard Henderson 
280b9e60257SRichard Henderson static inline void cpu_stw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
281b9e60257SRichard Henderson                                         uint32_t val, int mmu_idx,
282b9e60257SRichard Henderson                                         uintptr_t ra)
283b9e60257SRichard Henderson {
284b9e60257SRichard Henderson     cpu_stw_le_data_ra(env, addr, val, ra);
285b9e60257SRichard Henderson }
286b9e60257SRichard Henderson 
287b9e60257SRichard Henderson static inline void cpu_stl_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
288b9e60257SRichard Henderson                                         uint32_t val, int mmu_idx,
289b9e60257SRichard Henderson                                         uintptr_t ra)
290b9e60257SRichard Henderson {
291b9e60257SRichard Henderson     cpu_stl_le_data_ra(env, addr, val, ra);
292b9e60257SRichard Henderson }
293b9e60257SRichard Henderson 
294b9e60257SRichard Henderson static inline void cpu_stq_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
295b9e60257SRichard Henderson                                         uint64_t val, int mmu_idx,
296b9e60257SRichard Henderson                                         uintptr_t ra)
297b9e60257SRichard Henderson {
298b9e60257SRichard Henderson     cpu_stq_le_data_ra(env, addr, val, ra);
299f4e1bae2SRichard Henderson }
300f4e1bae2SRichard Henderson 
301c773828aSPaolo Bonzini #else
302c773828aSPaolo Bonzini 
303d03f1408SRichard Henderson /* Needed for TCG_OVERSIZED_GUEST */
304dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg.h"
305c773828aSPaolo Bonzini 
306403f290cSEmilio G. Cota static inline target_ulong tlb_addr_write(const CPUTLBEntry *entry)
307403f290cSEmilio G. Cota {
308403f290cSEmilio G. Cota #if TCG_OVERSIZED_GUEST
309403f290cSEmilio G. Cota     return entry->addr_write;
310403f290cSEmilio G. Cota #else
311d73415a3SStefan Hajnoczi     return qatomic_read(&entry->addr_write);
312403f290cSEmilio G. Cota #endif
313403f290cSEmilio G. Cota }
314403f290cSEmilio G. Cota 
31586e1eff8SEmilio G. Cota /* Find the TLB index corresponding to the mmu_idx + address pair.  */
31686e1eff8SEmilio G. Cota static inline uintptr_t tlb_index(CPUArchState *env, uintptr_t mmu_idx,
31786e1eff8SEmilio G. Cota                                   target_ulong addr)
31886e1eff8SEmilio G. Cota {
319a40ec84eSRichard Henderson     uintptr_t size_mask = env_tlb(env)->f[mmu_idx].mask >> CPU_TLB_ENTRY_BITS;
32086e1eff8SEmilio G. Cota 
32186e1eff8SEmilio G. Cota     return (addr >> TARGET_PAGE_BITS) & size_mask;
32286e1eff8SEmilio G. Cota }
32386e1eff8SEmilio G. Cota 
324383beda9SRichard Henderson /* Find the TLB entry corresponding to the mmu_idx + address pair.  */
325383beda9SRichard Henderson static inline CPUTLBEntry *tlb_entry(CPUArchState *env, uintptr_t mmu_idx,
326383beda9SRichard Henderson                                      target_ulong addr)
327383beda9SRichard Henderson {
328a40ec84eSRichard Henderson     return &env_tlb(env)->f[mmu_idx].table[tlb_index(env, mmu_idx, addr)];
329383beda9SRichard Henderson }
330383beda9SRichard Henderson 
331d03f1408SRichard Henderson uint32_t cpu_ldub_mmuidx_ra(CPUArchState *env, abi_ptr addr,
332d03f1408SRichard Henderson                             int mmu_idx, uintptr_t ra);
333d03f1408SRichard Henderson int cpu_ldsb_mmuidx_ra(CPUArchState *env, abi_ptr addr,
334d03f1408SRichard Henderson                        int mmu_idx, uintptr_t ra);
335b9e60257SRichard Henderson 
336b9e60257SRichard Henderson uint32_t cpu_lduw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
337b9e60257SRichard Henderson                                int mmu_idx, uintptr_t ra);
338b9e60257SRichard Henderson int cpu_ldsw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
339b9e60257SRichard Henderson                           int mmu_idx, uintptr_t ra);
340b9e60257SRichard Henderson uint32_t cpu_ldl_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
341b9e60257SRichard Henderson                               int mmu_idx, uintptr_t ra);
342b9e60257SRichard Henderson uint64_t cpu_ldq_be_mmuidx_ra(CPUArchState *env, abi_ptr addr,
343b9e60257SRichard Henderson                               int mmu_idx, uintptr_t ra);
344b9e60257SRichard Henderson 
345b9e60257SRichard Henderson uint32_t cpu_lduw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
346b9e60257SRichard Henderson                                int mmu_idx, uintptr_t ra);
347b9e60257SRichard Henderson int cpu_ldsw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
348b9e60257SRichard Henderson                           int mmu_idx, uintptr_t ra);
349b9e60257SRichard Henderson uint32_t cpu_ldl_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
350b9e60257SRichard Henderson                               int mmu_idx, uintptr_t ra);
351b9e60257SRichard Henderson uint64_t cpu_ldq_le_mmuidx_ra(CPUArchState *env, abi_ptr addr,
352d03f1408SRichard Henderson                               int mmu_idx, uintptr_t ra);
353d03f1408SRichard Henderson 
354d03f1408SRichard Henderson void cpu_stb_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val,
355d03f1408SRichard Henderson                        int mmu_idx, uintptr_t retaddr);
356b9e60257SRichard Henderson 
357b9e60257SRichard Henderson void cpu_stw_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val,
358d03f1408SRichard Henderson                           int mmu_idx, uintptr_t retaddr);
359b9e60257SRichard Henderson void cpu_stl_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val,
360d03f1408SRichard Henderson                           int mmu_idx, uintptr_t retaddr);
361b9e60257SRichard Henderson void cpu_stq_be_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint64_t val,
362b9e60257SRichard Henderson                           int mmu_idx, uintptr_t retaddr);
363b9e60257SRichard Henderson 
364b9e60257SRichard Henderson void cpu_stw_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val,
365b9e60257SRichard Henderson                           int mmu_idx, uintptr_t retaddr);
366b9e60257SRichard Henderson void cpu_stl_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint32_t val,
367b9e60257SRichard Henderson                           int mmu_idx, uintptr_t retaddr);
368b9e60257SRichard Henderson void cpu_stq_le_mmuidx_ra(CPUArchState *env, abi_ptr addr, uint64_t val,
369d03f1408SRichard Henderson                           int mmu_idx, uintptr_t retaddr);
370d03f1408SRichard Henderson 
371ed4cfbcdSRichard Henderson #endif /* defined(CONFIG_USER_ONLY) */
372ed4cfbcdSRichard Henderson 
373b9e60257SRichard Henderson #ifdef TARGET_WORDS_BIGENDIAN
374b9e60257SRichard Henderson # define cpu_lduw_data        cpu_lduw_be_data
375b9e60257SRichard Henderson # define cpu_ldsw_data        cpu_ldsw_be_data
376b9e60257SRichard Henderson # define cpu_ldl_data         cpu_ldl_be_data
377b9e60257SRichard Henderson # define cpu_ldq_data         cpu_ldq_be_data
378b9e60257SRichard Henderson # define cpu_lduw_data_ra     cpu_lduw_be_data_ra
379b9e60257SRichard Henderson # define cpu_ldsw_data_ra     cpu_ldsw_be_data_ra
380b9e60257SRichard Henderson # define cpu_ldl_data_ra      cpu_ldl_be_data_ra
381b9e60257SRichard Henderson # define cpu_ldq_data_ra      cpu_ldq_be_data_ra
382b9e60257SRichard Henderson # define cpu_lduw_mmuidx_ra   cpu_lduw_be_mmuidx_ra
383b9e60257SRichard Henderson # define cpu_ldsw_mmuidx_ra   cpu_ldsw_be_mmuidx_ra
384b9e60257SRichard Henderson # define cpu_ldl_mmuidx_ra    cpu_ldl_be_mmuidx_ra
385b9e60257SRichard Henderson # define cpu_ldq_mmuidx_ra    cpu_ldq_be_mmuidx_ra
386b9e60257SRichard Henderson # define cpu_stw_data         cpu_stw_be_data
387b9e60257SRichard Henderson # define cpu_stl_data         cpu_stl_be_data
388b9e60257SRichard Henderson # define cpu_stq_data         cpu_stq_be_data
389b9e60257SRichard Henderson # define cpu_stw_data_ra      cpu_stw_be_data_ra
390b9e60257SRichard Henderson # define cpu_stl_data_ra      cpu_stl_be_data_ra
391b9e60257SRichard Henderson # define cpu_stq_data_ra      cpu_stq_be_data_ra
392b9e60257SRichard Henderson # define cpu_stw_mmuidx_ra    cpu_stw_be_mmuidx_ra
393b9e60257SRichard Henderson # define cpu_stl_mmuidx_ra    cpu_stl_be_mmuidx_ra
394b9e60257SRichard Henderson # define cpu_stq_mmuidx_ra    cpu_stq_be_mmuidx_ra
395b9e60257SRichard Henderson #else
396b9e60257SRichard Henderson # define cpu_lduw_data        cpu_lduw_le_data
397b9e60257SRichard Henderson # define cpu_ldsw_data        cpu_ldsw_le_data
398b9e60257SRichard Henderson # define cpu_ldl_data         cpu_ldl_le_data
399b9e60257SRichard Henderson # define cpu_ldq_data         cpu_ldq_le_data
400b9e60257SRichard Henderson # define cpu_lduw_data_ra     cpu_lduw_le_data_ra
401b9e60257SRichard Henderson # define cpu_ldsw_data_ra     cpu_ldsw_le_data_ra
402b9e60257SRichard Henderson # define cpu_ldl_data_ra      cpu_ldl_le_data_ra
403b9e60257SRichard Henderson # define cpu_ldq_data_ra      cpu_ldq_le_data_ra
404b9e60257SRichard Henderson # define cpu_lduw_mmuidx_ra   cpu_lduw_le_mmuidx_ra
405b9e60257SRichard Henderson # define cpu_ldsw_mmuidx_ra   cpu_ldsw_le_mmuidx_ra
406b9e60257SRichard Henderson # define cpu_ldl_mmuidx_ra    cpu_ldl_le_mmuidx_ra
407b9e60257SRichard Henderson # define cpu_ldq_mmuidx_ra    cpu_ldq_le_mmuidx_ra
408b9e60257SRichard Henderson # define cpu_stw_data         cpu_stw_le_data
409b9e60257SRichard Henderson # define cpu_stl_data         cpu_stl_le_data
410b9e60257SRichard Henderson # define cpu_stq_data         cpu_stq_le_data
411b9e60257SRichard Henderson # define cpu_stw_data_ra      cpu_stw_le_data_ra
412b9e60257SRichard Henderson # define cpu_stl_data_ra      cpu_stl_le_data_ra
413b9e60257SRichard Henderson # define cpu_stq_data_ra      cpu_stq_le_data_ra
414b9e60257SRichard Henderson # define cpu_stw_mmuidx_ra    cpu_stw_le_mmuidx_ra
415b9e60257SRichard Henderson # define cpu_stl_mmuidx_ra    cpu_stl_le_mmuidx_ra
416b9e60257SRichard Henderson # define cpu_stq_mmuidx_ra    cpu_stq_le_mmuidx_ra
417b9e60257SRichard Henderson #endif
418b9e60257SRichard Henderson 
419fc4120a3SRichard Henderson uint32_t cpu_ldub_code(CPUArchState *env, abi_ptr addr);
420fc4120a3SRichard Henderson uint32_t cpu_lduw_code(CPUArchState *env, abi_ptr addr);
421fc4120a3SRichard Henderson uint32_t cpu_ldl_code(CPUArchState *env, abi_ptr addr);
422fc4120a3SRichard Henderson uint64_t cpu_ldq_code(CPUArchState *env, abi_ptr addr);
423c773828aSPaolo Bonzini 
424fc4120a3SRichard Henderson static inline int cpu_ldsb_code(CPUArchState *env, abi_ptr addr)
425fc4120a3SRichard Henderson {
426fc4120a3SRichard Henderson     return (int8_t)cpu_ldub_code(env, addr);
427fc4120a3SRichard Henderson }
428c773828aSPaolo Bonzini 
429fc4120a3SRichard Henderson static inline int cpu_ldsw_code(CPUArchState *env, abi_ptr addr)
430fc4120a3SRichard Henderson {
431fc4120a3SRichard Henderson     return (int16_t)cpu_lduw_code(env, addr);
432fc4120a3SRichard Henderson }
433c773828aSPaolo Bonzini 
434c773828aSPaolo Bonzini /**
435c773828aSPaolo Bonzini  * tlb_vaddr_to_host:
436c773828aSPaolo Bonzini  * @env: CPUArchState
437c773828aSPaolo Bonzini  * @addr: guest virtual address to look up
438c773828aSPaolo Bonzini  * @access_type: 0 for read, 1 for write, 2 for execute
439c773828aSPaolo Bonzini  * @mmu_idx: MMU index to use for lookup
440c773828aSPaolo Bonzini  *
441c773828aSPaolo Bonzini  * Look up the specified guest virtual index in the TCG softmmu TLB.
4424811e909SRichard Henderson  * If we can translate a host virtual address suitable for direct RAM
4434811e909SRichard Henderson  * access, without causing a guest exception, then return it.
4444811e909SRichard Henderson  * Otherwise (TLB entry is for an I/O access, guest software
4454811e909SRichard Henderson  * TLB fill required, etc) return NULL.
446c773828aSPaolo Bonzini  */
4474811e909SRichard Henderson #ifdef CONFIG_USER_ONLY
4483e23de15SLaurent Vivier static inline void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr,
4494811e909SRichard Henderson                                       MMUAccessType access_type, int mmu_idx)
450c773828aSPaolo Bonzini {
451c2a85316SBobby Bingham     return g2h(addr);
4524811e909SRichard Henderson }
4532e83c496SAurelien Jarno #else
4544811e909SRichard Henderson void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr,
4554811e909SRichard Henderson                         MMUAccessType access_type, int mmu_idx);
4564811e909SRichard Henderson #endif
457c773828aSPaolo Bonzini 
458f08b6170SPaolo Bonzini #endif /* CPU_LDST_H */
459