xref: /qemu/hw/xtensa/xtfpga.c (revision a3c5e49da98156a3895cddb4a9f54d8bec4e889b)
10200db65SMax Filippov /*
20200db65SMax Filippov  * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
30200db65SMax Filippov  * All rights reserved.
40200db65SMax Filippov  *
50200db65SMax Filippov  * Redistribution and use in source and binary forms, with or without
60200db65SMax Filippov  * modification, are permitted provided that the following conditions are met:
70200db65SMax Filippov  *     * Redistributions of source code must retain the above copyright
80200db65SMax Filippov  *       notice, this list of conditions and the following disclaimer.
90200db65SMax Filippov  *     * Redistributions in binary form must reproduce the above copyright
100200db65SMax Filippov  *       notice, this list of conditions and the following disclaimer in the
110200db65SMax Filippov  *       documentation and/or other materials provided with the distribution.
120200db65SMax Filippov  *     * Neither the name of the Open Source and Linux Lab nor the
130200db65SMax Filippov  *       names of its contributors may be used to endorse or promote products
140200db65SMax Filippov  *       derived from this software without specific prior written permission.
150200db65SMax Filippov  *
160200db65SMax Filippov  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
170200db65SMax Filippov  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
180200db65SMax Filippov  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
190200db65SMax Filippov  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
200200db65SMax Filippov  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
210200db65SMax Filippov  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
220200db65SMax Filippov  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
230200db65SMax Filippov  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
240200db65SMax Filippov  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
250200db65SMax Filippov  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
260200db65SMax Filippov  */
270200db65SMax Filippov 
2809aae23dSPeter Maydell #include "qemu/osdep.h"
29da34e65cSMarkus Armbruster #include "qapi/error.h"
304771d756SPaolo Bonzini #include "qemu-common.h"
314771d756SPaolo Bonzini #include "cpu.h"
329c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
3383c9f4caSPaolo Bonzini #include "hw/boards.h"
3483c9f4caSPaolo Bonzini #include "hw/loader.h"
350200db65SMax Filippov #include "elf.h"
36022c62cbSPaolo Bonzini #include "exec/memory.h"
37022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
380d09e41aSPaolo Bonzini #include "hw/char/serial.h"
391422e32dSPaolo Bonzini #include "net/net.h"
4083c9f4caSPaolo Bonzini #include "hw/sysbus.h"
410d09e41aSPaolo Bonzini #include "hw/block/flash.h"
42fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
438228e353SMarc-André Lureau #include "chardev/char.h"
44996dfe98SMax Filippov #include "sysemu/device_tree.h"
458488ab02SMax Filippov #include "qemu/error-report.h"
46b707ab75SMax Filippov #include "bootparam.h"
47e53fa62cSMax Filippov #include "xtensa_memory.h"
4882b25dc8SMax Filippov 
49740ad9f7SMax Filippov typedef struct XtfpgaFlashDesc {
50740ad9f7SMax Filippov     hwaddr base;
51740ad9f7SMax Filippov     size_t size;
52740ad9f7SMax Filippov     size_t boot_base;
53740ad9f7SMax Filippov     size_t sector_size;
54740ad9f7SMax Filippov } XtfpgaFlashDesc;
55740ad9f7SMax Filippov 
56188ce01dSMax Filippov typedef struct XtfpgaBoardDesc {
57740ad9f7SMax Filippov     const XtfpgaFlashDesc *flash;
5882b25dc8SMax Filippov     size_t sram_size;
5985e2d8d5SMax Filippov     const hwaddr *io;
60188ce01dSMax Filippov } XtfpgaBoardDesc;
610200db65SMax Filippov 
62188ce01dSMax Filippov typedef struct XtfpgaFpgaState {
630200db65SMax Filippov     MemoryRegion iomem;
640200db65SMax Filippov     uint32_t leds;
650200db65SMax Filippov     uint32_t switches;
66188ce01dSMax Filippov } XtfpgaFpgaState;
670200db65SMax Filippov 
68188ce01dSMax Filippov static void xtfpga_fpga_reset(void *opaque)
690200db65SMax Filippov {
70188ce01dSMax Filippov     XtfpgaFpgaState *s = opaque;
710200db65SMax Filippov 
720200db65SMax Filippov     s->leds = 0;
730200db65SMax Filippov     s->switches = 0;
740200db65SMax Filippov }
750200db65SMax Filippov 
76188ce01dSMax Filippov static uint64_t xtfpga_fpga_read(void *opaque, hwaddr addr,
770200db65SMax Filippov         unsigned size)
780200db65SMax Filippov {
79188ce01dSMax Filippov     XtfpgaFpgaState *s = opaque;
800200db65SMax Filippov 
810200db65SMax Filippov     switch (addr) {
820200db65SMax Filippov     case 0x0: /*build date code*/
83556ba668SMax Filippov         return 0x09272011;
840200db65SMax Filippov 
850200db65SMax Filippov     case 0x4: /*processor clock frequency, Hz*/
860200db65SMax Filippov         return 10000000;
870200db65SMax Filippov 
880200db65SMax Filippov     case 0x8: /*LEDs (off = 0, on = 1)*/
890200db65SMax Filippov         return s->leds;
900200db65SMax Filippov 
910200db65SMax Filippov     case 0xc: /*DIP switches (off = 0, on = 1)*/
920200db65SMax Filippov         return s->switches;
930200db65SMax Filippov     }
940200db65SMax Filippov     return 0;
950200db65SMax Filippov }
960200db65SMax Filippov 
97188ce01dSMax Filippov static void xtfpga_fpga_write(void *opaque, hwaddr addr,
980200db65SMax Filippov         uint64_t val, unsigned size)
990200db65SMax Filippov {
100188ce01dSMax Filippov     XtfpgaFpgaState *s = opaque;
1010200db65SMax Filippov 
1020200db65SMax Filippov     switch (addr) {
1030200db65SMax Filippov     case 0x8: /*LEDs (off = 0, on = 1)*/
1040200db65SMax Filippov         s->leds = val;
1050200db65SMax Filippov         break;
1060200db65SMax Filippov 
1070200db65SMax Filippov     case 0x10: /*board reset*/
1080200db65SMax Filippov         if (val == 0xdead) {
109cf83f140SEric Blake             qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
1100200db65SMax Filippov         }
1110200db65SMax Filippov         break;
1120200db65SMax Filippov     }
1130200db65SMax Filippov }
1140200db65SMax Filippov 
115188ce01dSMax Filippov static const MemoryRegionOps xtfpga_fpga_ops = {
116188ce01dSMax Filippov     .read = xtfpga_fpga_read,
117188ce01dSMax Filippov     .write = xtfpga_fpga_write,
1180200db65SMax Filippov     .endianness = DEVICE_NATIVE_ENDIAN,
1190200db65SMax Filippov };
1200200db65SMax Filippov 
121188ce01dSMax Filippov static XtfpgaFpgaState *xtfpga_fpga_init(MemoryRegion *address_space,
122a8170e5eSAvi Kivity         hwaddr base)
1230200db65SMax Filippov {
124188ce01dSMax Filippov     XtfpgaFpgaState *s = g_malloc(sizeof(XtfpgaFpgaState));
1250200db65SMax Filippov 
126188ce01dSMax Filippov     memory_region_init_io(&s->iomem, NULL, &xtfpga_fpga_ops, s,
127188ce01dSMax Filippov             "xtfpga.fpga", 0x10000);
1280200db65SMax Filippov     memory_region_add_subregion(address_space, base, &s->iomem);
129188ce01dSMax Filippov     xtfpga_fpga_reset(s);
130188ce01dSMax Filippov     qemu_register_reset(xtfpga_fpga_reset, s);
1310200db65SMax Filippov     return s;
1320200db65SMax Filippov }
1330200db65SMax Filippov 
134188ce01dSMax Filippov static void xtfpga_net_init(MemoryRegion *address_space,
135a8170e5eSAvi Kivity         hwaddr base,
136a8170e5eSAvi Kivity         hwaddr descriptors,
137a8170e5eSAvi Kivity         hwaddr buffers,
1380200db65SMax Filippov         qemu_irq irq, NICInfo *nd)
1390200db65SMax Filippov {
1400200db65SMax Filippov     DeviceState *dev;
1410200db65SMax Filippov     SysBusDevice *s;
1420200db65SMax Filippov     MemoryRegion *ram;
1430200db65SMax Filippov 
1440200db65SMax Filippov     dev = qdev_create(NULL, "open_eth");
1450200db65SMax Filippov     qdev_set_nic_properties(dev, nd);
1460200db65SMax Filippov     qdev_init_nofail(dev);
1470200db65SMax Filippov 
1481356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
1490200db65SMax Filippov     sysbus_connect_irq(s, 0, irq);
1500200db65SMax Filippov     memory_region_add_subregion(address_space, base,
1510200db65SMax Filippov             sysbus_mmio_get_region(s, 0));
1520200db65SMax Filippov     memory_region_add_subregion(address_space, descriptors,
1530200db65SMax Filippov             sysbus_mmio_get_region(s, 1));
1540200db65SMax Filippov 
1550200db65SMax Filippov     ram = g_malloc(sizeof(*ram));
1561cfe48c1SPeter Maydell     memory_region_init_ram_nomigrate(ram, OBJECT(s), "open_eth.ram", 16384,
157f8ed85acSMarkus Armbruster                            &error_fatal);
158c5705a77SAvi Kivity     vmstate_register_ram_global(ram);
1590200db65SMax Filippov     memory_region_add_subregion(address_space, buffers, ram);
1600200db65SMax Filippov }
1610200db65SMax Filippov 
16268931a40SMax Filippov static pflash_t *xtfpga_flash_init(MemoryRegion *address_space,
163188ce01dSMax Filippov                                    const XtfpgaBoardDesc *board,
16468931a40SMax Filippov                                    DriveInfo *dinfo, int be)
16568931a40SMax Filippov {
16668931a40SMax Filippov     SysBusDevice *s;
16768931a40SMax Filippov     DeviceState *dev = qdev_create(NULL, "cfi.pflash01");
16868931a40SMax Filippov 
16968931a40SMax Filippov     qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo),
17068931a40SMax Filippov                         &error_abort);
17168931a40SMax Filippov     qdev_prop_set_uint32(dev, "num-blocks",
172740ad9f7SMax Filippov                          board->flash->size / board->flash->sector_size);
173740ad9f7SMax Filippov     qdev_prop_set_uint64(dev, "sector-length", board->flash->sector_size);
174f9a555e4SMax Filippov     qdev_prop_set_uint8(dev, "width", 2);
17568931a40SMax Filippov     qdev_prop_set_bit(dev, "big-endian", be);
176188ce01dSMax Filippov     qdev_prop_set_string(dev, "name", "xtfpga.io.flash");
17768931a40SMax Filippov     qdev_init_nofail(dev);
17868931a40SMax Filippov     s = SYS_BUS_DEVICE(dev);
179740ad9f7SMax Filippov     memory_region_add_subregion(address_space, board->flash->base,
18068931a40SMax Filippov                                 sysbus_mmio_get_region(s, 0));
18168931a40SMax Filippov     return OBJECT_CHECK(pflash_t, (dev), "cfi.pflash01");
18268931a40SMax Filippov }
18368931a40SMax Filippov 
18400b941e5SAndreas Färber static uint64_t translate_phys_addr(void *opaque, uint64_t addr)
1850200db65SMax Filippov {
18600b941e5SAndreas Färber     XtensaCPU *cpu = opaque;
18700b941e5SAndreas Färber 
18800b941e5SAndreas Färber     return cpu_get_phys_page_debug(CPU(cpu), addr);
1890200db65SMax Filippov }
1900200db65SMax Filippov 
191188ce01dSMax Filippov static void xtfpga_reset(void *opaque)
1920200db65SMax Filippov {
193eded1267SAndreas Färber     XtensaCPU *cpu = opaque;
1941bba0dc9SAndreas Färber 
195eded1267SAndreas Färber     cpu_reset(CPU(cpu));
1960200db65SMax Filippov }
1970200db65SMax Filippov 
198188ce01dSMax Filippov static uint64_t xtfpga_io_read(void *opaque, hwaddr addr,
1998bb3b575SMax Filippov         unsigned size)
2008bb3b575SMax Filippov {
2018bb3b575SMax Filippov     return 0;
2028bb3b575SMax Filippov }
2038bb3b575SMax Filippov 
204188ce01dSMax Filippov static void xtfpga_io_write(void *opaque, hwaddr addr,
2058bb3b575SMax Filippov         uint64_t val, unsigned size)
2068bb3b575SMax Filippov {
2078bb3b575SMax Filippov }
2088bb3b575SMax Filippov 
209188ce01dSMax Filippov static const MemoryRegionOps xtfpga_io_ops = {
210188ce01dSMax Filippov     .read = xtfpga_io_read,
211188ce01dSMax Filippov     .write = xtfpga_io_write,
2128bb3b575SMax Filippov     .endianness = DEVICE_NATIVE_ENDIAN,
2138bb3b575SMax Filippov };
2148bb3b575SMax Filippov 
215188ce01dSMax Filippov static void xtfpga_init(const XtfpgaBoardDesc *board, MachineState *machine)
2160200db65SMax Filippov {
2170200db65SMax Filippov #ifdef TARGET_WORDS_BIGENDIAN
2180200db65SMax Filippov     int be = 1;
2190200db65SMax Filippov #else
2200200db65SMax Filippov     int be = 0;
2210200db65SMax Filippov #endif
2220200db65SMax Filippov     MemoryRegion *system_memory = get_system_memory();
223adbb0f75SAndreas Färber     XtensaCPU *cpu = NULL;
2245bfcb36eSAndreas Färber     CPUXtensaState *env = NULL;
225e53fa62cSMax Filippov     MemoryRegion *system_io;
22682b25dc8SMax Filippov     DriveInfo *dinfo;
22782b25dc8SMax Filippov     pflash_t *flash = NULL;
22837b259d0SMax Filippov     QemuOpts *machine_opts = qemu_get_machine_opts();
22937b259d0SMax Filippov     const char *kernel_filename = qemu_opt_get(machine_opts, "kernel");
23037b259d0SMax Filippov     const char *kernel_cmdline = qemu_opt_get(machine_opts, "append");
231996dfe98SMax Filippov     const char *dtb_filename = qemu_opt_get(machine_opts, "dtb");
232f55b32e7SMax Filippov     const char *initrd_filename = qemu_opt_get(machine_opts, "initrd");
23385e2d8d5SMax Filippov     const unsigned system_io_size = 224 * 1024 * 1024;
2340200db65SMax Filippov     int n;
2350200db65SMax Filippov 
2360200db65SMax Filippov     for (n = 0; n < smp_cpus; n++) {
237f83eb10dSIgor Mammedov         cpu = XTENSA_CPU(cpu_create(machine->cpu_type));
238adbb0f75SAndreas Färber         env = &cpu->env;
239adbb0f75SAndreas Färber 
2400200db65SMax Filippov         env->sregs[PRID] = n;
241188ce01dSMax Filippov         qemu_register_reset(xtfpga_reset, cpu);
2420200db65SMax Filippov         /* Need MMU initialized prior to ELF loading,
2430200db65SMax Filippov          * so that ELF gets loaded into virtual addresses
2440200db65SMax Filippov          */
245adbb0f75SAndreas Färber         cpu_reset(CPU(cpu));
2460200db65SMax Filippov     }
2470200db65SMax Filippov 
248e53fa62cSMax Filippov     if (env) {
249e53fa62cSMax Filippov         XtensaMemory sysram = env->config->sysram;
250e53fa62cSMax Filippov 
251e53fa62cSMax Filippov         sysram.location[0].size = machine->ram_size;
252e53fa62cSMax Filippov         xtensa_create_memory_regions(&env->config->instrom, "xtensa.instrom",
253e53fa62cSMax Filippov                                      system_memory);
254e53fa62cSMax Filippov         xtensa_create_memory_regions(&env->config->instram, "xtensa.instram",
255e53fa62cSMax Filippov                                      system_memory);
256e53fa62cSMax Filippov         xtensa_create_memory_regions(&env->config->datarom, "xtensa.datarom",
257e53fa62cSMax Filippov                                      system_memory);
258e53fa62cSMax Filippov         xtensa_create_memory_regions(&env->config->dataram, "xtensa.dataram",
259e53fa62cSMax Filippov                                      system_memory);
260e53fa62cSMax Filippov         xtensa_create_memory_regions(&sysram, "xtensa.sysram",
261e53fa62cSMax Filippov                                      system_memory);
262e53fa62cSMax Filippov     }
2630200db65SMax Filippov 
2640200db65SMax Filippov     system_io = g_malloc(sizeof(*system_io));
265188ce01dSMax Filippov     memory_region_init_io(system_io, NULL, &xtfpga_io_ops, NULL, "xtfpga.io",
26685e2d8d5SMax Filippov                           system_io_size);
26785e2d8d5SMax Filippov     memory_region_add_subregion(system_memory, board->io[0], system_io);
26885e2d8d5SMax Filippov     if (board->io[1]) {
26985e2d8d5SMax Filippov         MemoryRegion *io = g_malloc(sizeof(*io));
27085e2d8d5SMax Filippov 
27185e2d8d5SMax Filippov         memory_region_init_alias(io, NULL, "xtfpga.io.cached",
27285e2d8d5SMax Filippov                                  system_io, 0, system_io_size);
27385e2d8d5SMax Filippov         memory_region_add_subregion(system_memory, board->io[1], io);
27485e2d8d5SMax Filippov     }
275188ce01dSMax Filippov     xtfpga_fpga_init(system_io, 0x0d020000);
276a005d073SStefan Hajnoczi     if (nd_table[0].used) {
277188ce01dSMax Filippov         xtfpga_net_init(system_io, 0x0d030000, 0x0d030400, 0x0d800000,
2780200db65SMax Filippov                 xtensa_get_extint(env, 1), nd_table);
2790200db65SMax Filippov     }
2800200db65SMax Filippov 
2810200db65SMax Filippov     if (!serial_hds[0]) {
282b4948be9SMarc-André Lureau         serial_hds[0] = qemu_chr_new("serial0", "null");
2830200db65SMax Filippov     }
2840200db65SMax Filippov 
2850200db65SMax Filippov     serial_mm_init(system_io, 0x0d050020, 2, xtensa_get_extint(env, 0),
2860200db65SMax Filippov             115200, serial_hds[0], DEVICE_NATIVE_ENDIAN);
2870200db65SMax Filippov 
28882b25dc8SMax Filippov     dinfo = drive_get(IF_PFLASH, 0, 0);
28982b25dc8SMax Filippov     if (dinfo) {
29068931a40SMax Filippov         flash = xtfpga_flash_init(system_io, board, dinfo, be);
29182b25dc8SMax Filippov     }
29282b25dc8SMax Filippov 
29382b25dc8SMax Filippov     /* Use presence of kernel file name as 'boot from SRAM' switch. */
2940200db65SMax Filippov     if (kernel_filename) {
295364d4802SMax Filippov         uint32_t entry_point = env->pc;
296b6edea8bSMax Filippov         size_t bp_size = 3 * get_tag_size(0); /* first/last and memory tags */
297e53fa62cSMax Filippov         uint32_t tagptr = env->config->sysrom.location[0].addr +
298e53fa62cSMax Filippov             board->sram_size;
299a9a28591SMax Filippov         uint32_t cur_tagptr;
300b6edea8bSMax Filippov         BpMemInfo memory_location = {
301b6edea8bSMax Filippov             .type = tswap32(MEMORY_TYPE_CONVENTIONAL),
302e53fa62cSMax Filippov             .start = tswap32(env->config->sysram.location[0].addr),
303e53fa62cSMax Filippov             .end = tswap32(env->config->sysram.location[0].addr +
304e53fa62cSMax Filippov                            machine->ram_size),
305b6edea8bSMax Filippov         };
306996dfe98SMax Filippov         uint32_t lowmem_end = machine->ram_size < 0x08000000 ?
307996dfe98SMax Filippov             machine->ram_size : 0x08000000;
308996dfe98SMax Filippov         uint32_t cur_lowmem = QEMU_ALIGN_UP(lowmem_end / 2, 4096);
309a9a28591SMax Filippov 
310e53fa62cSMax Filippov         lowmem_end += env->config->sysram.location[0].addr;
311e53fa62cSMax Filippov         cur_lowmem += env->config->sysram.location[0].addr;
312e53fa62cSMax Filippov 
313e53fa62cSMax Filippov         xtensa_create_memory_regions(&env->config->sysrom, "xtensa.sysrom",
314e53fa62cSMax Filippov                                      system_memory);
315292627bbSMax Filippov 
316292627bbSMax Filippov         if (kernel_cmdline) {
317a9a28591SMax Filippov             bp_size += get_tag_size(strlen(kernel_cmdline) + 1);
318a9a28591SMax Filippov         }
319996dfe98SMax Filippov         if (dtb_filename) {
320996dfe98SMax Filippov             bp_size += get_tag_size(sizeof(uint32_t));
321996dfe98SMax Filippov         }
322f55b32e7SMax Filippov         if (initrd_filename) {
323f55b32e7SMax Filippov             bp_size += get_tag_size(sizeof(BpMemInfo));
324f55b32e7SMax Filippov         }
325292627bbSMax Filippov 
326a9a28591SMax Filippov         /* Put kernel bootparameters to the end of that SRAM */
327a9a28591SMax Filippov         tagptr = (tagptr - bp_size) & ~0xff;
328a9a28591SMax Filippov         cur_tagptr = put_tag(tagptr, BP_TAG_FIRST, 0, NULL);
329b6edea8bSMax Filippov         cur_tagptr = put_tag(cur_tagptr, BP_TAG_MEMORY,
330b6edea8bSMax Filippov                              sizeof(memory_location), &memory_location);
331a9a28591SMax Filippov 
332a9a28591SMax Filippov         if (kernel_cmdline) {
333a9a28591SMax Filippov             cur_tagptr = put_tag(cur_tagptr, BP_TAG_COMMAND_LINE,
334a9a28591SMax Filippov                                  strlen(kernel_cmdline) + 1, kernel_cmdline);
335a9a28591SMax Filippov         }
3360e80359eSMax Filippov #ifdef CONFIG_FDT
337996dfe98SMax Filippov         if (dtb_filename) {
338996dfe98SMax Filippov             int fdt_size;
339996dfe98SMax Filippov             void *fdt = load_device_tree(dtb_filename, &fdt_size);
340996dfe98SMax Filippov             uint32_t dtb_addr = tswap32(cur_lowmem);
341996dfe98SMax Filippov 
342996dfe98SMax Filippov             if (!fdt) {
343ebbb419aSGonglei                 error_report("could not load DTB '%s'", dtb_filename);
344996dfe98SMax Filippov                 exit(EXIT_FAILURE);
345996dfe98SMax Filippov             }
346996dfe98SMax Filippov 
347996dfe98SMax Filippov             cpu_physical_memory_write(cur_lowmem, fdt, fdt_size);
348996dfe98SMax Filippov             cur_tagptr = put_tag(cur_tagptr, BP_TAG_FDT,
349996dfe98SMax Filippov                                  sizeof(dtb_addr), &dtb_addr);
350996dfe98SMax Filippov             cur_lowmem = QEMU_ALIGN_UP(cur_lowmem + fdt_size, 4096);
351996dfe98SMax Filippov         }
3520e80359eSMax Filippov #else
3530e80359eSMax Filippov         if (dtb_filename) {
3540e80359eSMax Filippov             error_report("could not load DTB '%s': "
3550e80359eSMax Filippov                          "FDT support is not configured in QEMU",
3560e80359eSMax Filippov                          dtb_filename);
3570e80359eSMax Filippov             exit(EXIT_FAILURE);
3580e80359eSMax Filippov         }
3590e80359eSMax Filippov #endif
360f55b32e7SMax Filippov         if (initrd_filename) {
361f55b32e7SMax Filippov             BpMemInfo initrd_location = { 0 };
362f55b32e7SMax Filippov             int initrd_size = load_ramdisk(initrd_filename, cur_lowmem,
363f55b32e7SMax Filippov                                            lowmem_end - cur_lowmem);
364f55b32e7SMax Filippov 
365f55b32e7SMax Filippov             if (initrd_size < 0) {
366f55b32e7SMax Filippov                 initrd_size = load_image_targphys(initrd_filename,
367f55b32e7SMax Filippov                                                   cur_lowmem,
368f55b32e7SMax Filippov                                                   lowmem_end - cur_lowmem);
369f55b32e7SMax Filippov             }
370f55b32e7SMax Filippov             if (initrd_size < 0) {
371ebbb419aSGonglei                 error_report("could not load initrd '%s'", initrd_filename);
372f55b32e7SMax Filippov                 exit(EXIT_FAILURE);
373f55b32e7SMax Filippov             }
374f55b32e7SMax Filippov             initrd_location.start = tswap32(cur_lowmem);
375f55b32e7SMax Filippov             initrd_location.end = tswap32(cur_lowmem + initrd_size);
376f55b32e7SMax Filippov             cur_tagptr = put_tag(cur_tagptr, BP_TAG_INITRD,
377f55b32e7SMax Filippov                                  sizeof(initrd_location), &initrd_location);
378f55b32e7SMax Filippov             cur_lowmem = QEMU_ALIGN_UP(cur_lowmem + initrd_size, 4096);
379f55b32e7SMax Filippov         }
380a9a28591SMax Filippov         cur_tagptr = put_tag(cur_tagptr, BP_TAG_LAST, 0, NULL);
381292627bbSMax Filippov         env->regs[2] = tagptr;
382292627bbSMax Filippov 
3830200db65SMax Filippov         uint64_t elf_entry;
3840200db65SMax Filippov         uint64_t elf_lowaddr;
38500b941e5SAndreas Färber         int success = load_elf(kernel_filename, translate_phys_addr, cpu,
3867ef295eaSPeter Crosthwaite                 &elf_entry, &elf_lowaddr, NULL, be, EM_XTENSA, 0, 0);
3870200db65SMax Filippov         if (success > 0) {
388364d4802SMax Filippov             entry_point = elf_entry;
389364d4802SMax Filippov         } else {
390364d4802SMax Filippov             hwaddr ep;
391364d4802SMax Filippov             int is_linux;
39225bda50aSMax Filippov             success = load_uimage(kernel_filename, &ep, NULL, &is_linux,
3936d2e4530SMax Filippov                                   translate_phys_addr, cpu);
394364d4802SMax Filippov             if (success > 0 && is_linux) {
395364d4802SMax Filippov                 entry_point = ep;
396364d4802SMax Filippov             } else {
397ebbb419aSGonglei                 error_report("could not load kernel '%s'",
398364d4802SMax Filippov                              kernel_filename);
399364d4802SMax Filippov                 exit(EXIT_FAILURE);
400364d4802SMax Filippov             }
401364d4802SMax Filippov         }
402364d4802SMax Filippov         if (entry_point != env->pc) {
403339ef8fbSMax Filippov             uint8_t boot[] = {
404364d4802SMax Filippov #ifdef TARGET_WORDS_BIGENDIAN
405339ef8fbSMax Filippov                 0x60, 0x00, 0x08,       /* j    1f */
406339ef8fbSMax Filippov                 0x00,                   /* .literal_position */
407339ef8fbSMax Filippov                 0x00, 0x00, 0x00, 0x00, /* .literal entry_pc */
408339ef8fbSMax Filippov                 0x00, 0x00, 0x00, 0x00, /* .literal entry_a2 */
409339ef8fbSMax Filippov                                         /* 1: */
410339ef8fbSMax Filippov                 0x10, 0xff, 0xfe,       /* l32r a0, entry_pc */
411339ef8fbSMax Filippov                 0x12, 0xff, 0xfe,       /* l32r a2, entry_a2 */
412339ef8fbSMax Filippov                 0x0a, 0x00, 0x00,       /* jx   a0 */
413364d4802SMax Filippov #else
414339ef8fbSMax Filippov                 0x06, 0x02, 0x00,       /* j    1f */
415339ef8fbSMax Filippov                 0x00,                   /* .literal_position */
416339ef8fbSMax Filippov                 0x00, 0x00, 0x00, 0x00, /* .literal entry_pc */
417339ef8fbSMax Filippov                 0x00, 0x00, 0x00, 0x00, /* .literal entry_a2 */
418339ef8fbSMax Filippov                                         /* 1: */
419339ef8fbSMax Filippov                 0x01, 0xfe, 0xff,       /* l32r a0, entry_pc */
420339ef8fbSMax Filippov                 0x21, 0xfe, 0xff,       /* l32r a2, entry_a2 */
421339ef8fbSMax Filippov                 0xa0, 0x00, 0x00,       /* jx   a0 */
422364d4802SMax Filippov #endif
423364d4802SMax Filippov             };
424339ef8fbSMax Filippov             uint32_t entry_pc = tswap32(entry_point);
425339ef8fbSMax Filippov             uint32_t entry_a2 = tswap32(tagptr);
426339ef8fbSMax Filippov 
427339ef8fbSMax Filippov             memcpy(boot + 4, &entry_pc, sizeof(entry_pc));
428339ef8fbSMax Filippov             memcpy(boot + 8, &entry_a2, sizeof(entry_a2));
429339ef8fbSMax Filippov             cpu_physical_memory_write(env->pc, boot, sizeof(boot));
4300200db65SMax Filippov         }
43182b25dc8SMax Filippov     } else {
43282b25dc8SMax Filippov         if (flash) {
43382b25dc8SMax Filippov             MemoryRegion *flash_mr = pflash_cfi01_get_memory(flash);
43482b25dc8SMax Filippov             MemoryRegion *flash_io = g_malloc(sizeof(*flash_io));
435e53fa62cSMax Filippov             uint32_t size = env->config->sysrom.location[0].size;
436e53fa62cSMax Filippov 
437740ad9f7SMax Filippov             if (board->flash->size - board->flash->boot_base < size) {
438740ad9f7SMax Filippov                 size = board->flash->size - board->flash->boot_base;
439e53fa62cSMax Filippov             }
44082b25dc8SMax Filippov 
441188ce01dSMax Filippov             memory_region_init_alias(flash_io, NULL, "xtfpga.flash",
442740ad9f7SMax Filippov                                      flash_mr, board->flash->boot_base, size);
443e53fa62cSMax Filippov             memory_region_add_subregion(system_memory,
444e53fa62cSMax Filippov                                         env->config->sysrom.location[0].addr,
44582b25dc8SMax Filippov                                         flash_io);
446e53fa62cSMax Filippov         } else {
447e53fa62cSMax Filippov             xtensa_create_memory_regions(&env->config->sysrom, "xtensa.sysrom",
448e53fa62cSMax Filippov                                          system_memory);
44982b25dc8SMax Filippov         }
4500200db65SMax Filippov     }
4510200db65SMax Filippov }
4520200db65SMax Filippov 
45385e2d8d5SMax Filippov static const hwaddr xtfpga_mmu_io[2] = {
45485e2d8d5SMax Filippov     0xf0000000,
45585e2d8d5SMax Filippov };
45685e2d8d5SMax Filippov 
45785e2d8d5SMax Filippov static const hwaddr xtfpga_nommu_io[2] = {
45885e2d8d5SMax Filippov     0x90000000,
45985e2d8d5SMax Filippov     0x70000000,
46085e2d8d5SMax Filippov };
46185e2d8d5SMax Filippov 
462740ad9f7SMax Filippov static const XtfpgaFlashDesc lx60_flash = {
463740ad9f7SMax Filippov     .base = 0x08000000,
464740ad9f7SMax Filippov     .size = 0x00400000,
465740ad9f7SMax Filippov     .sector_size = 0x10000,
466740ad9f7SMax Filippov };
467740ad9f7SMax Filippov 
468188ce01dSMax Filippov static void xtfpga_lx60_init(MachineState *machine)
4690200db65SMax Filippov {
470188ce01dSMax Filippov     static const XtfpgaBoardDesc lx60_board = {
471740ad9f7SMax Filippov         .flash = &lx60_flash,
47282b25dc8SMax Filippov         .sram_size = 0x20000,
47385e2d8d5SMax Filippov         .io = xtfpga_mmu_io,
47485e2d8d5SMax Filippov     };
47585e2d8d5SMax Filippov     xtfpga_init(&lx60_board, machine);
47685e2d8d5SMax Filippov }
47785e2d8d5SMax Filippov 
47885e2d8d5SMax Filippov static void xtfpga_lx60_nommu_init(MachineState *machine)
47985e2d8d5SMax Filippov {
48085e2d8d5SMax Filippov     static const XtfpgaBoardDesc lx60_board = {
48185e2d8d5SMax Filippov         .flash = &lx60_flash,
48285e2d8d5SMax Filippov         .sram_size = 0x20000,
48385e2d8d5SMax Filippov         .io = xtfpga_nommu_io,
48482b25dc8SMax Filippov     };
485188ce01dSMax Filippov     xtfpga_init(&lx60_board, machine);
4860200db65SMax Filippov }
48782b25dc8SMax Filippov 
488740ad9f7SMax Filippov static const XtfpgaFlashDesc lx200_flash = {
489740ad9f7SMax Filippov     .base = 0x08000000,
490740ad9f7SMax Filippov     .size = 0x01000000,
491740ad9f7SMax Filippov     .sector_size = 0x20000,
492740ad9f7SMax Filippov };
493740ad9f7SMax Filippov 
494188ce01dSMax Filippov static void xtfpga_lx200_init(MachineState *machine)
49582b25dc8SMax Filippov {
496188ce01dSMax Filippov     static const XtfpgaBoardDesc lx200_board = {
497740ad9f7SMax Filippov         .flash = &lx200_flash,
49882b25dc8SMax Filippov         .sram_size = 0x2000000,
49985e2d8d5SMax Filippov         .io = xtfpga_mmu_io,
50085e2d8d5SMax Filippov     };
50185e2d8d5SMax Filippov     xtfpga_init(&lx200_board, machine);
50285e2d8d5SMax Filippov }
50385e2d8d5SMax Filippov 
50485e2d8d5SMax Filippov static void xtfpga_lx200_nommu_init(MachineState *machine)
50585e2d8d5SMax Filippov {
50685e2d8d5SMax Filippov     static const XtfpgaBoardDesc lx200_board = {
50785e2d8d5SMax Filippov         .flash = &lx200_flash,
50885e2d8d5SMax Filippov         .sram_size = 0x2000000,
50985e2d8d5SMax Filippov         .io = xtfpga_nommu_io,
51082b25dc8SMax Filippov     };
511188ce01dSMax Filippov     xtfpga_init(&lx200_board, machine);
5120200db65SMax Filippov }
5130200db65SMax Filippov 
514740ad9f7SMax Filippov static const XtfpgaFlashDesc ml605_flash = {
515740ad9f7SMax Filippov     .base = 0x08000000,
516740ad9f7SMax Filippov     .size = 0x01000000,
517740ad9f7SMax Filippov     .sector_size = 0x20000,
518740ad9f7SMax Filippov };
519740ad9f7SMax Filippov 
520188ce01dSMax Filippov static void xtfpga_ml605_init(MachineState *machine)
521e0db904dSMax Filippov {
522188ce01dSMax Filippov     static const XtfpgaBoardDesc ml605_board = {
523740ad9f7SMax Filippov         .flash = &ml605_flash,
524e0db904dSMax Filippov         .sram_size = 0x2000000,
52585e2d8d5SMax Filippov         .io = xtfpga_mmu_io,
52685e2d8d5SMax Filippov     };
52785e2d8d5SMax Filippov     xtfpga_init(&ml605_board, machine);
52885e2d8d5SMax Filippov }
52985e2d8d5SMax Filippov 
53085e2d8d5SMax Filippov static void xtfpga_ml605_nommu_init(MachineState *machine)
53185e2d8d5SMax Filippov {
53285e2d8d5SMax Filippov     static const XtfpgaBoardDesc ml605_board = {
53385e2d8d5SMax Filippov         .flash = &ml605_flash,
53485e2d8d5SMax Filippov         .sram_size = 0x2000000,
53585e2d8d5SMax Filippov         .io = xtfpga_nommu_io,
536e0db904dSMax Filippov     };
537188ce01dSMax Filippov     xtfpga_init(&ml605_board, machine);
538e0db904dSMax Filippov }
539e0db904dSMax Filippov 
540740ad9f7SMax Filippov static const XtfpgaFlashDesc kc705_flash = {
541740ad9f7SMax Filippov     .base = 0x00000000,
542740ad9f7SMax Filippov     .size = 0x08000000,
543740ad9f7SMax Filippov     .boot_base = 0x06000000,
544740ad9f7SMax Filippov     .sector_size = 0x20000,
545740ad9f7SMax Filippov };
546740ad9f7SMax Filippov 
547188ce01dSMax Filippov static void xtfpga_kc705_init(MachineState *machine)
548e0db904dSMax Filippov {
549188ce01dSMax Filippov     static const XtfpgaBoardDesc kc705_board = {
550740ad9f7SMax Filippov         .flash = &kc705_flash,
551e0db904dSMax Filippov         .sram_size = 0x2000000,
55285e2d8d5SMax Filippov         .io = xtfpga_mmu_io,
55385e2d8d5SMax Filippov     };
55485e2d8d5SMax Filippov     xtfpga_init(&kc705_board, machine);
55585e2d8d5SMax Filippov }
55685e2d8d5SMax Filippov 
55785e2d8d5SMax Filippov static void xtfpga_kc705_nommu_init(MachineState *machine)
55885e2d8d5SMax Filippov {
55985e2d8d5SMax Filippov     static const XtfpgaBoardDesc kc705_board = {
56085e2d8d5SMax Filippov         .flash = &kc705_flash,
56185e2d8d5SMax Filippov         .sram_size = 0x2000000,
56285e2d8d5SMax Filippov         .io = xtfpga_nommu_io,
563e0db904dSMax Filippov     };
564188ce01dSMax Filippov     xtfpga_init(&kc705_board, machine);
565e0db904dSMax Filippov }
566e0db904dSMax Filippov 
567188ce01dSMax Filippov static void xtfpga_lx60_class_init(ObjectClass *oc, void *data)
5680200db65SMax Filippov {
5698a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
5708a661aeaSAndreas Färber 
571e264d29dSEduardo Habkost     mc->desc = "lx60 EVB (" XTENSA_DEFAULT_CPU_MODEL ")";
572188ce01dSMax Filippov     mc->init = xtfpga_lx60_init;
573e264d29dSEduardo Habkost     mc->max_cpus = 4;
574f83eb10dSIgor Mammedov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE;
5750200db65SMax Filippov }
5760200db65SMax Filippov 
577188ce01dSMax Filippov static const TypeInfo xtfpga_lx60_type = {
5788a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("lx60"),
5798a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
580188ce01dSMax Filippov     .class_init = xtfpga_lx60_class_init,
5818a661aeaSAndreas Färber };
582e264d29dSEduardo Habkost 
58385e2d8d5SMax Filippov static void xtfpga_lx60_nommu_class_init(ObjectClass *oc, void *data)
58485e2d8d5SMax Filippov {
58585e2d8d5SMax Filippov     MachineClass *mc = MACHINE_CLASS(oc);
58685e2d8d5SMax Filippov 
587*a3c5e49dSMax Filippov     mc->desc = "lx60 noMMU EVB (" XTENSA_DEFAULT_CPU_NOMMU_MODEL ")";
58885e2d8d5SMax Filippov     mc->init = xtfpga_lx60_nommu_init;
58985e2d8d5SMax Filippov     mc->max_cpus = 4;
590*a3c5e49dSMax Filippov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_NOMMU_TYPE;
59185e2d8d5SMax Filippov }
59285e2d8d5SMax Filippov 
59385e2d8d5SMax Filippov static const TypeInfo xtfpga_lx60_nommu_type = {
59485e2d8d5SMax Filippov     .name = MACHINE_TYPE_NAME("lx60-nommu"),
59585e2d8d5SMax Filippov     .parent = TYPE_MACHINE,
59685e2d8d5SMax Filippov     .class_init = xtfpga_lx60_nommu_class_init,
59785e2d8d5SMax Filippov };
59885e2d8d5SMax Filippov 
599188ce01dSMax Filippov static void xtfpga_lx200_class_init(ObjectClass *oc, void *data)
600e264d29dSEduardo Habkost {
6018a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
6028a661aeaSAndreas Färber 
603e264d29dSEduardo Habkost     mc->desc = "lx200 EVB (" XTENSA_DEFAULT_CPU_MODEL ")";
604188ce01dSMax Filippov     mc->init = xtfpga_lx200_init;
605e264d29dSEduardo Habkost     mc->max_cpus = 4;
606f83eb10dSIgor Mammedov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE;
607e264d29dSEduardo Habkost }
608e264d29dSEduardo Habkost 
609188ce01dSMax Filippov static const TypeInfo xtfpga_lx200_type = {
6108a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("lx200"),
6118a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
612188ce01dSMax Filippov     .class_init = xtfpga_lx200_class_init,
6138a661aeaSAndreas Färber };
614e264d29dSEduardo Habkost 
61585e2d8d5SMax Filippov static void xtfpga_lx200_nommu_class_init(ObjectClass *oc, void *data)
61685e2d8d5SMax Filippov {
61785e2d8d5SMax Filippov     MachineClass *mc = MACHINE_CLASS(oc);
61885e2d8d5SMax Filippov 
619*a3c5e49dSMax Filippov     mc->desc = "lx200 noMMU EVB (" XTENSA_DEFAULT_CPU_NOMMU_MODEL ")";
62085e2d8d5SMax Filippov     mc->init = xtfpga_lx200_nommu_init;
62185e2d8d5SMax Filippov     mc->max_cpus = 4;
622*a3c5e49dSMax Filippov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_NOMMU_TYPE;
62385e2d8d5SMax Filippov }
62485e2d8d5SMax Filippov 
62585e2d8d5SMax Filippov static const TypeInfo xtfpga_lx200_nommu_type = {
62685e2d8d5SMax Filippov     .name = MACHINE_TYPE_NAME("lx200-nommu"),
62785e2d8d5SMax Filippov     .parent = TYPE_MACHINE,
62885e2d8d5SMax Filippov     .class_init = xtfpga_lx200_nommu_class_init,
62985e2d8d5SMax Filippov };
63085e2d8d5SMax Filippov 
631188ce01dSMax Filippov static void xtfpga_ml605_class_init(ObjectClass *oc, void *data)
632e264d29dSEduardo Habkost {
6338a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
6348a661aeaSAndreas Färber 
635e264d29dSEduardo Habkost     mc->desc = "ml605 EVB (" XTENSA_DEFAULT_CPU_MODEL ")";
636188ce01dSMax Filippov     mc->init = xtfpga_ml605_init;
637e264d29dSEduardo Habkost     mc->max_cpus = 4;
638f83eb10dSIgor Mammedov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE;
639e264d29dSEduardo Habkost }
640e264d29dSEduardo Habkost 
641188ce01dSMax Filippov static const TypeInfo xtfpga_ml605_type = {
6428a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("ml605"),
6438a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
644188ce01dSMax Filippov     .class_init = xtfpga_ml605_class_init,
6458a661aeaSAndreas Färber };
646e264d29dSEduardo Habkost 
64785e2d8d5SMax Filippov static void xtfpga_ml605_nommu_class_init(ObjectClass *oc, void *data)
64885e2d8d5SMax Filippov {
64985e2d8d5SMax Filippov     MachineClass *mc = MACHINE_CLASS(oc);
65085e2d8d5SMax Filippov 
651*a3c5e49dSMax Filippov     mc->desc = "ml605 noMMU EVB (" XTENSA_DEFAULT_CPU_NOMMU_MODEL ")";
65285e2d8d5SMax Filippov     mc->init = xtfpga_ml605_nommu_init;
65385e2d8d5SMax Filippov     mc->max_cpus = 4;
654*a3c5e49dSMax Filippov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_NOMMU_TYPE;
65585e2d8d5SMax Filippov }
65685e2d8d5SMax Filippov 
65785e2d8d5SMax Filippov static const TypeInfo xtfpga_ml605_nommu_type = {
65885e2d8d5SMax Filippov     .name = MACHINE_TYPE_NAME("ml605-nommu"),
65985e2d8d5SMax Filippov     .parent = TYPE_MACHINE,
66085e2d8d5SMax Filippov     .class_init = xtfpga_ml605_nommu_class_init,
66185e2d8d5SMax Filippov };
66285e2d8d5SMax Filippov 
663188ce01dSMax Filippov static void xtfpga_kc705_class_init(ObjectClass *oc, void *data)
664e264d29dSEduardo Habkost {
6658a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
6668a661aeaSAndreas Färber 
667e264d29dSEduardo Habkost     mc->desc = "kc705 EVB (" XTENSA_DEFAULT_CPU_MODEL ")";
668188ce01dSMax Filippov     mc->init = xtfpga_kc705_init;
669e264d29dSEduardo Habkost     mc->max_cpus = 4;
670f83eb10dSIgor Mammedov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE;
671e264d29dSEduardo Habkost }
672e264d29dSEduardo Habkost 
673188ce01dSMax Filippov static const TypeInfo xtfpga_kc705_type = {
6748a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("kc705"),
6758a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
676188ce01dSMax Filippov     .class_init = xtfpga_kc705_class_init,
6778a661aeaSAndreas Färber };
6788a661aeaSAndreas Färber 
67985e2d8d5SMax Filippov static void xtfpga_kc705_nommu_class_init(ObjectClass *oc, void *data)
68085e2d8d5SMax Filippov {
68185e2d8d5SMax Filippov     MachineClass *mc = MACHINE_CLASS(oc);
68285e2d8d5SMax Filippov 
683*a3c5e49dSMax Filippov     mc->desc = "kc705 noMMU EVB (" XTENSA_DEFAULT_CPU_NOMMU_MODEL ")";
68485e2d8d5SMax Filippov     mc->init = xtfpga_kc705_nommu_init;
68585e2d8d5SMax Filippov     mc->max_cpus = 4;
686*a3c5e49dSMax Filippov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_NOMMU_TYPE;
68785e2d8d5SMax Filippov }
68885e2d8d5SMax Filippov 
68985e2d8d5SMax Filippov static const TypeInfo xtfpga_kc705_nommu_type = {
69085e2d8d5SMax Filippov     .name = MACHINE_TYPE_NAME("kc705-nommu"),
69185e2d8d5SMax Filippov     .parent = TYPE_MACHINE,
69285e2d8d5SMax Filippov     .class_init = xtfpga_kc705_nommu_class_init,
69385e2d8d5SMax Filippov };
69485e2d8d5SMax Filippov 
695188ce01dSMax Filippov static void xtfpga_machines_init(void)
6968a661aeaSAndreas Färber {
697188ce01dSMax Filippov     type_register_static(&xtfpga_lx60_type);
698188ce01dSMax Filippov     type_register_static(&xtfpga_lx200_type);
699188ce01dSMax Filippov     type_register_static(&xtfpga_ml605_type);
700188ce01dSMax Filippov     type_register_static(&xtfpga_kc705_type);
70185e2d8d5SMax Filippov     type_register_static(&xtfpga_lx60_nommu_type);
70285e2d8d5SMax Filippov     type_register_static(&xtfpga_lx200_nommu_type);
70385e2d8d5SMax Filippov     type_register_static(&xtfpga_ml605_nommu_type);
70485e2d8d5SMax Filippov     type_register_static(&xtfpga_kc705_nommu_type);
7058a661aeaSAndreas Färber }
7068a661aeaSAndreas Färber 
707188ce01dSMax Filippov type_init(xtfpga_machines_init)
708