10200db65SMax Filippov /* 20200db65SMax Filippov * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab. 30200db65SMax Filippov * All rights reserved. 40200db65SMax Filippov * 50200db65SMax Filippov * Redistribution and use in source and binary forms, with or without 60200db65SMax Filippov * modification, are permitted provided that the following conditions are met: 70200db65SMax Filippov * * Redistributions of source code must retain the above copyright 80200db65SMax Filippov * notice, this list of conditions and the following disclaimer. 90200db65SMax Filippov * * Redistributions in binary form must reproduce the above copyright 100200db65SMax Filippov * notice, this list of conditions and the following disclaimer in the 110200db65SMax Filippov * documentation and/or other materials provided with the distribution. 120200db65SMax Filippov * * Neither the name of the Open Source and Linux Lab nor the 130200db65SMax Filippov * names of its contributors may be used to endorse or promote products 140200db65SMax Filippov * derived from this software without specific prior written permission. 150200db65SMax Filippov * 160200db65SMax Filippov * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 170200db65SMax Filippov * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 180200db65SMax Filippov * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 190200db65SMax Filippov * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY 200200db65SMax Filippov * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 210200db65SMax Filippov * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 220200db65SMax Filippov * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND 230200db65SMax Filippov * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 240200db65SMax Filippov * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 250200db65SMax Filippov * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 260200db65SMax Filippov */ 270200db65SMax Filippov 2809aae23dSPeter Maydell #include "qemu/osdep.h" 29da34e65cSMarkus Armbruster #include "qapi/error.h" 304771d756SPaolo Bonzini #include "qemu-common.h" 314771d756SPaolo Bonzini #include "cpu.h" 329c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 3383c9f4caSPaolo Bonzini #include "hw/boards.h" 3483c9f4caSPaolo Bonzini #include "hw/loader.h" 350200db65SMax Filippov #include "elf.h" 36022c62cbSPaolo Bonzini #include "exec/memory.h" 37022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 380d09e41aSPaolo Bonzini #include "hw/char/serial.h" 391422e32dSPaolo Bonzini #include "net/net.h" 4083c9f4caSPaolo Bonzini #include "hw/sysbus.h" 410d09e41aSPaolo Bonzini #include "hw/block/flash.h" 42fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h" 438228e353SMarc-André Lureau #include "chardev/char.h" 44996dfe98SMax Filippov #include "sysemu/device_tree.h" 458488ab02SMax Filippov #include "qemu/error-report.h" 46b707ab75SMax Filippov #include "bootparam.h" 47e53fa62cSMax Filippov #include "xtensa_memory.h" 4882b25dc8SMax Filippov 49*740ad9f7SMax Filippov typedef struct XtfpgaFlashDesc { 50*740ad9f7SMax Filippov hwaddr base; 51*740ad9f7SMax Filippov size_t size; 52*740ad9f7SMax Filippov size_t boot_base; 53*740ad9f7SMax Filippov size_t sector_size; 54*740ad9f7SMax Filippov } XtfpgaFlashDesc; 55*740ad9f7SMax Filippov 56188ce01dSMax Filippov typedef struct XtfpgaBoardDesc { 57*740ad9f7SMax Filippov const XtfpgaFlashDesc *flash; 5882b25dc8SMax Filippov size_t sram_size; 59188ce01dSMax Filippov } XtfpgaBoardDesc; 600200db65SMax Filippov 61188ce01dSMax Filippov typedef struct XtfpgaFpgaState { 620200db65SMax Filippov MemoryRegion iomem; 630200db65SMax Filippov uint32_t leds; 640200db65SMax Filippov uint32_t switches; 65188ce01dSMax Filippov } XtfpgaFpgaState; 660200db65SMax Filippov 67188ce01dSMax Filippov static void xtfpga_fpga_reset(void *opaque) 680200db65SMax Filippov { 69188ce01dSMax Filippov XtfpgaFpgaState *s = opaque; 700200db65SMax Filippov 710200db65SMax Filippov s->leds = 0; 720200db65SMax Filippov s->switches = 0; 730200db65SMax Filippov } 740200db65SMax Filippov 75188ce01dSMax Filippov static uint64_t xtfpga_fpga_read(void *opaque, hwaddr addr, 760200db65SMax Filippov unsigned size) 770200db65SMax Filippov { 78188ce01dSMax Filippov XtfpgaFpgaState *s = opaque; 790200db65SMax Filippov 800200db65SMax Filippov switch (addr) { 810200db65SMax Filippov case 0x0: /*build date code*/ 82556ba668SMax Filippov return 0x09272011; 830200db65SMax Filippov 840200db65SMax Filippov case 0x4: /*processor clock frequency, Hz*/ 850200db65SMax Filippov return 10000000; 860200db65SMax Filippov 870200db65SMax Filippov case 0x8: /*LEDs (off = 0, on = 1)*/ 880200db65SMax Filippov return s->leds; 890200db65SMax Filippov 900200db65SMax Filippov case 0xc: /*DIP switches (off = 0, on = 1)*/ 910200db65SMax Filippov return s->switches; 920200db65SMax Filippov } 930200db65SMax Filippov return 0; 940200db65SMax Filippov } 950200db65SMax Filippov 96188ce01dSMax Filippov static void xtfpga_fpga_write(void *opaque, hwaddr addr, 970200db65SMax Filippov uint64_t val, unsigned size) 980200db65SMax Filippov { 99188ce01dSMax Filippov XtfpgaFpgaState *s = opaque; 1000200db65SMax Filippov 1010200db65SMax Filippov switch (addr) { 1020200db65SMax Filippov case 0x8: /*LEDs (off = 0, on = 1)*/ 1030200db65SMax Filippov s->leds = val; 1040200db65SMax Filippov break; 1050200db65SMax Filippov 1060200db65SMax Filippov case 0x10: /*board reset*/ 1070200db65SMax Filippov if (val == 0xdead) { 108cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 1090200db65SMax Filippov } 1100200db65SMax Filippov break; 1110200db65SMax Filippov } 1120200db65SMax Filippov } 1130200db65SMax Filippov 114188ce01dSMax Filippov static const MemoryRegionOps xtfpga_fpga_ops = { 115188ce01dSMax Filippov .read = xtfpga_fpga_read, 116188ce01dSMax Filippov .write = xtfpga_fpga_write, 1170200db65SMax Filippov .endianness = DEVICE_NATIVE_ENDIAN, 1180200db65SMax Filippov }; 1190200db65SMax Filippov 120188ce01dSMax Filippov static XtfpgaFpgaState *xtfpga_fpga_init(MemoryRegion *address_space, 121a8170e5eSAvi Kivity hwaddr base) 1220200db65SMax Filippov { 123188ce01dSMax Filippov XtfpgaFpgaState *s = g_malloc(sizeof(XtfpgaFpgaState)); 1240200db65SMax Filippov 125188ce01dSMax Filippov memory_region_init_io(&s->iomem, NULL, &xtfpga_fpga_ops, s, 126188ce01dSMax Filippov "xtfpga.fpga", 0x10000); 1270200db65SMax Filippov memory_region_add_subregion(address_space, base, &s->iomem); 128188ce01dSMax Filippov xtfpga_fpga_reset(s); 129188ce01dSMax Filippov qemu_register_reset(xtfpga_fpga_reset, s); 1300200db65SMax Filippov return s; 1310200db65SMax Filippov } 1320200db65SMax Filippov 133188ce01dSMax Filippov static void xtfpga_net_init(MemoryRegion *address_space, 134a8170e5eSAvi Kivity hwaddr base, 135a8170e5eSAvi Kivity hwaddr descriptors, 136a8170e5eSAvi Kivity hwaddr buffers, 1370200db65SMax Filippov qemu_irq irq, NICInfo *nd) 1380200db65SMax Filippov { 1390200db65SMax Filippov DeviceState *dev; 1400200db65SMax Filippov SysBusDevice *s; 1410200db65SMax Filippov MemoryRegion *ram; 1420200db65SMax Filippov 1430200db65SMax Filippov dev = qdev_create(NULL, "open_eth"); 1440200db65SMax Filippov qdev_set_nic_properties(dev, nd); 1450200db65SMax Filippov qdev_init_nofail(dev); 1460200db65SMax Filippov 1471356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 1480200db65SMax Filippov sysbus_connect_irq(s, 0, irq); 1490200db65SMax Filippov memory_region_add_subregion(address_space, base, 1500200db65SMax Filippov sysbus_mmio_get_region(s, 0)); 1510200db65SMax Filippov memory_region_add_subregion(address_space, descriptors, 1520200db65SMax Filippov sysbus_mmio_get_region(s, 1)); 1530200db65SMax Filippov 1540200db65SMax Filippov ram = g_malloc(sizeof(*ram)); 1551cfe48c1SPeter Maydell memory_region_init_ram_nomigrate(ram, OBJECT(s), "open_eth.ram", 16384, 156f8ed85acSMarkus Armbruster &error_fatal); 157c5705a77SAvi Kivity vmstate_register_ram_global(ram); 1580200db65SMax Filippov memory_region_add_subregion(address_space, buffers, ram); 1590200db65SMax Filippov } 1600200db65SMax Filippov 16168931a40SMax Filippov static pflash_t *xtfpga_flash_init(MemoryRegion *address_space, 162188ce01dSMax Filippov const XtfpgaBoardDesc *board, 16368931a40SMax Filippov DriveInfo *dinfo, int be) 16468931a40SMax Filippov { 16568931a40SMax Filippov SysBusDevice *s; 16668931a40SMax Filippov DeviceState *dev = qdev_create(NULL, "cfi.pflash01"); 16768931a40SMax Filippov 16868931a40SMax Filippov qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo), 16968931a40SMax Filippov &error_abort); 17068931a40SMax Filippov qdev_prop_set_uint32(dev, "num-blocks", 171*740ad9f7SMax Filippov board->flash->size / board->flash->sector_size); 172*740ad9f7SMax Filippov qdev_prop_set_uint64(dev, "sector-length", board->flash->sector_size); 173f9a555e4SMax Filippov qdev_prop_set_uint8(dev, "width", 2); 17468931a40SMax Filippov qdev_prop_set_bit(dev, "big-endian", be); 175188ce01dSMax Filippov qdev_prop_set_string(dev, "name", "xtfpga.io.flash"); 17668931a40SMax Filippov qdev_init_nofail(dev); 17768931a40SMax Filippov s = SYS_BUS_DEVICE(dev); 178*740ad9f7SMax Filippov memory_region_add_subregion(address_space, board->flash->base, 17968931a40SMax Filippov sysbus_mmio_get_region(s, 0)); 18068931a40SMax Filippov return OBJECT_CHECK(pflash_t, (dev), "cfi.pflash01"); 18168931a40SMax Filippov } 18268931a40SMax Filippov 18300b941e5SAndreas Färber static uint64_t translate_phys_addr(void *opaque, uint64_t addr) 1840200db65SMax Filippov { 18500b941e5SAndreas Färber XtensaCPU *cpu = opaque; 18600b941e5SAndreas Färber 18700b941e5SAndreas Färber return cpu_get_phys_page_debug(CPU(cpu), addr); 1880200db65SMax Filippov } 1890200db65SMax Filippov 190188ce01dSMax Filippov static void xtfpga_reset(void *opaque) 1910200db65SMax Filippov { 192eded1267SAndreas Färber XtensaCPU *cpu = opaque; 1931bba0dc9SAndreas Färber 194eded1267SAndreas Färber cpu_reset(CPU(cpu)); 1950200db65SMax Filippov } 1960200db65SMax Filippov 197188ce01dSMax Filippov static uint64_t xtfpga_io_read(void *opaque, hwaddr addr, 1988bb3b575SMax Filippov unsigned size) 1998bb3b575SMax Filippov { 2008bb3b575SMax Filippov return 0; 2018bb3b575SMax Filippov } 2028bb3b575SMax Filippov 203188ce01dSMax Filippov static void xtfpga_io_write(void *opaque, hwaddr addr, 2048bb3b575SMax Filippov uint64_t val, unsigned size) 2058bb3b575SMax Filippov { 2068bb3b575SMax Filippov } 2078bb3b575SMax Filippov 208188ce01dSMax Filippov static const MemoryRegionOps xtfpga_io_ops = { 209188ce01dSMax Filippov .read = xtfpga_io_read, 210188ce01dSMax Filippov .write = xtfpga_io_write, 2118bb3b575SMax Filippov .endianness = DEVICE_NATIVE_ENDIAN, 2128bb3b575SMax Filippov }; 2138bb3b575SMax Filippov 214188ce01dSMax Filippov static void xtfpga_init(const XtfpgaBoardDesc *board, MachineState *machine) 2150200db65SMax Filippov { 2160200db65SMax Filippov #ifdef TARGET_WORDS_BIGENDIAN 2170200db65SMax Filippov int be = 1; 2180200db65SMax Filippov #else 2190200db65SMax Filippov int be = 0; 2200200db65SMax Filippov #endif 2210200db65SMax Filippov MemoryRegion *system_memory = get_system_memory(); 222adbb0f75SAndreas Färber XtensaCPU *cpu = NULL; 2235bfcb36eSAndreas Färber CPUXtensaState *env = NULL; 224e53fa62cSMax Filippov MemoryRegion *system_io; 22582b25dc8SMax Filippov DriveInfo *dinfo; 22682b25dc8SMax Filippov pflash_t *flash = NULL; 22737b259d0SMax Filippov QemuOpts *machine_opts = qemu_get_machine_opts(); 22837b259d0SMax Filippov const char *kernel_filename = qemu_opt_get(machine_opts, "kernel"); 22937b259d0SMax Filippov const char *kernel_cmdline = qemu_opt_get(machine_opts, "append"); 230996dfe98SMax Filippov const char *dtb_filename = qemu_opt_get(machine_opts, "dtb"); 231f55b32e7SMax Filippov const char *initrd_filename = qemu_opt_get(machine_opts, "initrd"); 2320200db65SMax Filippov int n; 2330200db65SMax Filippov 2340200db65SMax Filippov for (n = 0; n < smp_cpus; n++) { 235f83eb10dSIgor Mammedov cpu = XTENSA_CPU(cpu_create(machine->cpu_type)); 236adbb0f75SAndreas Färber env = &cpu->env; 237adbb0f75SAndreas Färber 2380200db65SMax Filippov env->sregs[PRID] = n; 239188ce01dSMax Filippov qemu_register_reset(xtfpga_reset, cpu); 2400200db65SMax Filippov /* Need MMU initialized prior to ELF loading, 2410200db65SMax Filippov * so that ELF gets loaded into virtual addresses 2420200db65SMax Filippov */ 243adbb0f75SAndreas Färber cpu_reset(CPU(cpu)); 2440200db65SMax Filippov } 2450200db65SMax Filippov 246e53fa62cSMax Filippov if (env) { 247e53fa62cSMax Filippov XtensaMemory sysram = env->config->sysram; 248e53fa62cSMax Filippov 249e53fa62cSMax Filippov sysram.location[0].size = machine->ram_size; 250e53fa62cSMax Filippov xtensa_create_memory_regions(&env->config->instrom, "xtensa.instrom", 251e53fa62cSMax Filippov system_memory); 252e53fa62cSMax Filippov xtensa_create_memory_regions(&env->config->instram, "xtensa.instram", 253e53fa62cSMax Filippov system_memory); 254e53fa62cSMax Filippov xtensa_create_memory_regions(&env->config->datarom, "xtensa.datarom", 255e53fa62cSMax Filippov system_memory); 256e53fa62cSMax Filippov xtensa_create_memory_regions(&env->config->dataram, "xtensa.dataram", 257e53fa62cSMax Filippov system_memory); 258e53fa62cSMax Filippov xtensa_create_memory_regions(&sysram, "xtensa.sysram", 259e53fa62cSMax Filippov system_memory); 260e53fa62cSMax Filippov } 2610200db65SMax Filippov 2620200db65SMax Filippov system_io = g_malloc(sizeof(*system_io)); 263188ce01dSMax Filippov memory_region_init_io(system_io, NULL, &xtfpga_io_ops, NULL, "xtfpga.io", 2648bb3b575SMax Filippov 224 * 1024 * 1024); 2650200db65SMax Filippov memory_region_add_subregion(system_memory, 0xf0000000, system_io); 266188ce01dSMax Filippov xtfpga_fpga_init(system_io, 0x0d020000); 267a005d073SStefan Hajnoczi if (nd_table[0].used) { 268188ce01dSMax Filippov xtfpga_net_init(system_io, 0x0d030000, 0x0d030400, 0x0d800000, 2690200db65SMax Filippov xtensa_get_extint(env, 1), nd_table); 2700200db65SMax Filippov } 2710200db65SMax Filippov 2720200db65SMax Filippov if (!serial_hds[0]) { 273b4948be9SMarc-André Lureau serial_hds[0] = qemu_chr_new("serial0", "null"); 2740200db65SMax Filippov } 2750200db65SMax Filippov 2760200db65SMax Filippov serial_mm_init(system_io, 0x0d050020, 2, xtensa_get_extint(env, 0), 2770200db65SMax Filippov 115200, serial_hds[0], DEVICE_NATIVE_ENDIAN); 2780200db65SMax Filippov 27982b25dc8SMax Filippov dinfo = drive_get(IF_PFLASH, 0, 0); 28082b25dc8SMax Filippov if (dinfo) { 28168931a40SMax Filippov flash = xtfpga_flash_init(system_io, board, dinfo, be); 28282b25dc8SMax Filippov } 28382b25dc8SMax Filippov 28482b25dc8SMax Filippov /* Use presence of kernel file name as 'boot from SRAM' switch. */ 2850200db65SMax Filippov if (kernel_filename) { 286364d4802SMax Filippov uint32_t entry_point = env->pc; 287b6edea8bSMax Filippov size_t bp_size = 3 * get_tag_size(0); /* first/last and memory tags */ 288e53fa62cSMax Filippov uint32_t tagptr = env->config->sysrom.location[0].addr + 289e53fa62cSMax Filippov board->sram_size; 290a9a28591SMax Filippov uint32_t cur_tagptr; 291b6edea8bSMax Filippov BpMemInfo memory_location = { 292b6edea8bSMax Filippov .type = tswap32(MEMORY_TYPE_CONVENTIONAL), 293e53fa62cSMax Filippov .start = tswap32(env->config->sysram.location[0].addr), 294e53fa62cSMax Filippov .end = tswap32(env->config->sysram.location[0].addr + 295e53fa62cSMax Filippov machine->ram_size), 296b6edea8bSMax Filippov }; 297996dfe98SMax Filippov uint32_t lowmem_end = machine->ram_size < 0x08000000 ? 298996dfe98SMax Filippov machine->ram_size : 0x08000000; 299996dfe98SMax Filippov uint32_t cur_lowmem = QEMU_ALIGN_UP(lowmem_end / 2, 4096); 300a9a28591SMax Filippov 301e53fa62cSMax Filippov lowmem_end += env->config->sysram.location[0].addr; 302e53fa62cSMax Filippov cur_lowmem += env->config->sysram.location[0].addr; 303e53fa62cSMax Filippov 304e53fa62cSMax Filippov xtensa_create_memory_regions(&env->config->sysrom, "xtensa.sysrom", 305e53fa62cSMax Filippov system_memory); 306292627bbSMax Filippov 307292627bbSMax Filippov if (kernel_cmdline) { 308a9a28591SMax Filippov bp_size += get_tag_size(strlen(kernel_cmdline) + 1); 309a9a28591SMax Filippov } 310996dfe98SMax Filippov if (dtb_filename) { 311996dfe98SMax Filippov bp_size += get_tag_size(sizeof(uint32_t)); 312996dfe98SMax Filippov } 313f55b32e7SMax Filippov if (initrd_filename) { 314f55b32e7SMax Filippov bp_size += get_tag_size(sizeof(BpMemInfo)); 315f55b32e7SMax Filippov } 316292627bbSMax Filippov 317a9a28591SMax Filippov /* Put kernel bootparameters to the end of that SRAM */ 318a9a28591SMax Filippov tagptr = (tagptr - bp_size) & ~0xff; 319a9a28591SMax Filippov cur_tagptr = put_tag(tagptr, BP_TAG_FIRST, 0, NULL); 320b6edea8bSMax Filippov cur_tagptr = put_tag(cur_tagptr, BP_TAG_MEMORY, 321b6edea8bSMax Filippov sizeof(memory_location), &memory_location); 322a9a28591SMax Filippov 323a9a28591SMax Filippov if (kernel_cmdline) { 324a9a28591SMax Filippov cur_tagptr = put_tag(cur_tagptr, BP_TAG_COMMAND_LINE, 325a9a28591SMax Filippov strlen(kernel_cmdline) + 1, kernel_cmdline); 326a9a28591SMax Filippov } 3270e80359eSMax Filippov #ifdef CONFIG_FDT 328996dfe98SMax Filippov if (dtb_filename) { 329996dfe98SMax Filippov int fdt_size; 330996dfe98SMax Filippov void *fdt = load_device_tree(dtb_filename, &fdt_size); 331996dfe98SMax Filippov uint32_t dtb_addr = tswap32(cur_lowmem); 332996dfe98SMax Filippov 333996dfe98SMax Filippov if (!fdt) { 334ebbb419aSGonglei error_report("could not load DTB '%s'", dtb_filename); 335996dfe98SMax Filippov exit(EXIT_FAILURE); 336996dfe98SMax Filippov } 337996dfe98SMax Filippov 338996dfe98SMax Filippov cpu_physical_memory_write(cur_lowmem, fdt, fdt_size); 339996dfe98SMax Filippov cur_tagptr = put_tag(cur_tagptr, BP_TAG_FDT, 340996dfe98SMax Filippov sizeof(dtb_addr), &dtb_addr); 341996dfe98SMax Filippov cur_lowmem = QEMU_ALIGN_UP(cur_lowmem + fdt_size, 4096); 342996dfe98SMax Filippov } 3430e80359eSMax Filippov #else 3440e80359eSMax Filippov if (dtb_filename) { 3450e80359eSMax Filippov error_report("could not load DTB '%s': " 3460e80359eSMax Filippov "FDT support is not configured in QEMU", 3470e80359eSMax Filippov dtb_filename); 3480e80359eSMax Filippov exit(EXIT_FAILURE); 3490e80359eSMax Filippov } 3500e80359eSMax Filippov #endif 351f55b32e7SMax Filippov if (initrd_filename) { 352f55b32e7SMax Filippov BpMemInfo initrd_location = { 0 }; 353f55b32e7SMax Filippov int initrd_size = load_ramdisk(initrd_filename, cur_lowmem, 354f55b32e7SMax Filippov lowmem_end - cur_lowmem); 355f55b32e7SMax Filippov 356f55b32e7SMax Filippov if (initrd_size < 0) { 357f55b32e7SMax Filippov initrd_size = load_image_targphys(initrd_filename, 358f55b32e7SMax Filippov cur_lowmem, 359f55b32e7SMax Filippov lowmem_end - cur_lowmem); 360f55b32e7SMax Filippov } 361f55b32e7SMax Filippov if (initrd_size < 0) { 362ebbb419aSGonglei error_report("could not load initrd '%s'", initrd_filename); 363f55b32e7SMax Filippov exit(EXIT_FAILURE); 364f55b32e7SMax Filippov } 365f55b32e7SMax Filippov initrd_location.start = tswap32(cur_lowmem); 366f55b32e7SMax Filippov initrd_location.end = tswap32(cur_lowmem + initrd_size); 367f55b32e7SMax Filippov cur_tagptr = put_tag(cur_tagptr, BP_TAG_INITRD, 368f55b32e7SMax Filippov sizeof(initrd_location), &initrd_location); 369f55b32e7SMax Filippov cur_lowmem = QEMU_ALIGN_UP(cur_lowmem + initrd_size, 4096); 370f55b32e7SMax Filippov } 371a9a28591SMax Filippov cur_tagptr = put_tag(cur_tagptr, BP_TAG_LAST, 0, NULL); 372292627bbSMax Filippov env->regs[2] = tagptr; 373292627bbSMax Filippov 3740200db65SMax Filippov uint64_t elf_entry; 3750200db65SMax Filippov uint64_t elf_lowaddr; 37600b941e5SAndreas Färber int success = load_elf(kernel_filename, translate_phys_addr, cpu, 3777ef295eaSPeter Crosthwaite &elf_entry, &elf_lowaddr, NULL, be, EM_XTENSA, 0, 0); 3780200db65SMax Filippov if (success > 0) { 379364d4802SMax Filippov entry_point = elf_entry; 380364d4802SMax Filippov } else { 381364d4802SMax Filippov hwaddr ep; 382364d4802SMax Filippov int is_linux; 38325bda50aSMax Filippov success = load_uimage(kernel_filename, &ep, NULL, &is_linux, 3846d2e4530SMax Filippov translate_phys_addr, cpu); 385364d4802SMax Filippov if (success > 0 && is_linux) { 386364d4802SMax Filippov entry_point = ep; 387364d4802SMax Filippov } else { 388ebbb419aSGonglei error_report("could not load kernel '%s'", 389364d4802SMax Filippov kernel_filename); 390364d4802SMax Filippov exit(EXIT_FAILURE); 391364d4802SMax Filippov } 392364d4802SMax Filippov } 393364d4802SMax Filippov if (entry_point != env->pc) { 394339ef8fbSMax Filippov uint8_t boot[] = { 395364d4802SMax Filippov #ifdef TARGET_WORDS_BIGENDIAN 396339ef8fbSMax Filippov 0x60, 0x00, 0x08, /* j 1f */ 397339ef8fbSMax Filippov 0x00, /* .literal_position */ 398339ef8fbSMax Filippov 0x00, 0x00, 0x00, 0x00, /* .literal entry_pc */ 399339ef8fbSMax Filippov 0x00, 0x00, 0x00, 0x00, /* .literal entry_a2 */ 400339ef8fbSMax Filippov /* 1: */ 401339ef8fbSMax Filippov 0x10, 0xff, 0xfe, /* l32r a0, entry_pc */ 402339ef8fbSMax Filippov 0x12, 0xff, 0xfe, /* l32r a2, entry_a2 */ 403339ef8fbSMax Filippov 0x0a, 0x00, 0x00, /* jx a0 */ 404364d4802SMax Filippov #else 405339ef8fbSMax Filippov 0x06, 0x02, 0x00, /* j 1f */ 406339ef8fbSMax Filippov 0x00, /* .literal_position */ 407339ef8fbSMax Filippov 0x00, 0x00, 0x00, 0x00, /* .literal entry_pc */ 408339ef8fbSMax Filippov 0x00, 0x00, 0x00, 0x00, /* .literal entry_a2 */ 409339ef8fbSMax Filippov /* 1: */ 410339ef8fbSMax Filippov 0x01, 0xfe, 0xff, /* l32r a0, entry_pc */ 411339ef8fbSMax Filippov 0x21, 0xfe, 0xff, /* l32r a2, entry_a2 */ 412339ef8fbSMax Filippov 0xa0, 0x00, 0x00, /* jx a0 */ 413364d4802SMax Filippov #endif 414364d4802SMax Filippov }; 415339ef8fbSMax Filippov uint32_t entry_pc = tswap32(entry_point); 416339ef8fbSMax Filippov uint32_t entry_a2 = tswap32(tagptr); 417339ef8fbSMax Filippov 418339ef8fbSMax Filippov memcpy(boot + 4, &entry_pc, sizeof(entry_pc)); 419339ef8fbSMax Filippov memcpy(boot + 8, &entry_a2, sizeof(entry_a2)); 420339ef8fbSMax Filippov cpu_physical_memory_write(env->pc, boot, sizeof(boot)); 4210200db65SMax Filippov } 42282b25dc8SMax Filippov } else { 42382b25dc8SMax Filippov if (flash) { 42482b25dc8SMax Filippov MemoryRegion *flash_mr = pflash_cfi01_get_memory(flash); 42582b25dc8SMax Filippov MemoryRegion *flash_io = g_malloc(sizeof(*flash_io)); 426e53fa62cSMax Filippov uint32_t size = env->config->sysrom.location[0].size; 427e53fa62cSMax Filippov 428*740ad9f7SMax Filippov if (board->flash->size - board->flash->boot_base < size) { 429*740ad9f7SMax Filippov size = board->flash->size - board->flash->boot_base; 430e53fa62cSMax Filippov } 43182b25dc8SMax Filippov 432188ce01dSMax Filippov memory_region_init_alias(flash_io, NULL, "xtfpga.flash", 433*740ad9f7SMax Filippov flash_mr, board->flash->boot_base, size); 434e53fa62cSMax Filippov memory_region_add_subregion(system_memory, 435e53fa62cSMax Filippov env->config->sysrom.location[0].addr, 43682b25dc8SMax Filippov flash_io); 437e53fa62cSMax Filippov } else { 438e53fa62cSMax Filippov xtensa_create_memory_regions(&env->config->sysrom, "xtensa.sysrom", 439e53fa62cSMax Filippov system_memory); 44082b25dc8SMax Filippov } 4410200db65SMax Filippov } 4420200db65SMax Filippov } 4430200db65SMax Filippov 444*740ad9f7SMax Filippov static const XtfpgaFlashDesc lx60_flash = { 445*740ad9f7SMax Filippov .base = 0x08000000, 446*740ad9f7SMax Filippov .size = 0x00400000, 447*740ad9f7SMax Filippov .sector_size = 0x10000, 448*740ad9f7SMax Filippov }; 449*740ad9f7SMax Filippov 450188ce01dSMax Filippov static void xtfpga_lx60_init(MachineState *machine) 4510200db65SMax Filippov { 452188ce01dSMax Filippov static const XtfpgaBoardDesc lx60_board = { 453*740ad9f7SMax Filippov .flash = &lx60_flash, 45482b25dc8SMax Filippov .sram_size = 0x20000, 45582b25dc8SMax Filippov }; 456188ce01dSMax Filippov xtfpga_init(&lx60_board, machine); 4570200db65SMax Filippov } 45882b25dc8SMax Filippov 459*740ad9f7SMax Filippov static const XtfpgaFlashDesc lx200_flash = { 460*740ad9f7SMax Filippov .base = 0x08000000, 461*740ad9f7SMax Filippov .size = 0x01000000, 462*740ad9f7SMax Filippov .sector_size = 0x20000, 463*740ad9f7SMax Filippov }; 464*740ad9f7SMax Filippov 465188ce01dSMax Filippov static void xtfpga_lx200_init(MachineState *machine) 46682b25dc8SMax Filippov { 467188ce01dSMax Filippov static const XtfpgaBoardDesc lx200_board = { 468*740ad9f7SMax Filippov .flash = &lx200_flash, 46982b25dc8SMax Filippov .sram_size = 0x2000000, 47082b25dc8SMax Filippov }; 471188ce01dSMax Filippov xtfpga_init(&lx200_board, machine); 4720200db65SMax Filippov } 4730200db65SMax Filippov 474*740ad9f7SMax Filippov static const XtfpgaFlashDesc ml605_flash = { 475*740ad9f7SMax Filippov .base = 0x08000000, 476*740ad9f7SMax Filippov .size = 0x01000000, 477*740ad9f7SMax Filippov .sector_size = 0x20000, 478*740ad9f7SMax Filippov }; 479*740ad9f7SMax Filippov 480188ce01dSMax Filippov static void xtfpga_ml605_init(MachineState *machine) 481e0db904dSMax Filippov { 482188ce01dSMax Filippov static const XtfpgaBoardDesc ml605_board = { 483*740ad9f7SMax Filippov .flash = &ml605_flash, 484e0db904dSMax Filippov .sram_size = 0x2000000, 485e0db904dSMax Filippov }; 486188ce01dSMax Filippov xtfpga_init(&ml605_board, machine); 487e0db904dSMax Filippov } 488e0db904dSMax Filippov 489*740ad9f7SMax Filippov static const XtfpgaFlashDesc kc705_flash = { 490*740ad9f7SMax Filippov .base = 0x00000000, 491*740ad9f7SMax Filippov .size = 0x08000000, 492*740ad9f7SMax Filippov .boot_base = 0x06000000, 493*740ad9f7SMax Filippov .sector_size = 0x20000, 494*740ad9f7SMax Filippov }; 495*740ad9f7SMax Filippov 496188ce01dSMax Filippov static void xtfpga_kc705_init(MachineState *machine) 497e0db904dSMax Filippov { 498188ce01dSMax Filippov static const XtfpgaBoardDesc kc705_board = { 499*740ad9f7SMax Filippov .flash = &kc705_flash, 500e0db904dSMax Filippov .sram_size = 0x2000000, 501e0db904dSMax Filippov }; 502188ce01dSMax Filippov xtfpga_init(&kc705_board, machine); 503e0db904dSMax Filippov } 504e0db904dSMax Filippov 505188ce01dSMax Filippov static void xtfpga_lx60_class_init(ObjectClass *oc, void *data) 5060200db65SMax Filippov { 5078a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 5088a661aeaSAndreas Färber 509e264d29dSEduardo Habkost mc->desc = "lx60 EVB (" XTENSA_DEFAULT_CPU_MODEL ")"; 510188ce01dSMax Filippov mc->init = xtfpga_lx60_init; 511e264d29dSEduardo Habkost mc->max_cpus = 4; 512f83eb10dSIgor Mammedov mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE; 5130200db65SMax Filippov } 5140200db65SMax Filippov 515188ce01dSMax Filippov static const TypeInfo xtfpga_lx60_type = { 5168a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("lx60"), 5178a661aeaSAndreas Färber .parent = TYPE_MACHINE, 518188ce01dSMax Filippov .class_init = xtfpga_lx60_class_init, 5198a661aeaSAndreas Färber }; 520e264d29dSEduardo Habkost 521188ce01dSMax Filippov static void xtfpga_lx200_class_init(ObjectClass *oc, void *data) 522e264d29dSEduardo Habkost { 5238a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 5248a661aeaSAndreas Färber 525e264d29dSEduardo Habkost mc->desc = "lx200 EVB (" XTENSA_DEFAULT_CPU_MODEL ")"; 526188ce01dSMax Filippov mc->init = xtfpga_lx200_init; 527e264d29dSEduardo Habkost mc->max_cpus = 4; 528f83eb10dSIgor Mammedov mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE; 529e264d29dSEduardo Habkost } 530e264d29dSEduardo Habkost 531188ce01dSMax Filippov static const TypeInfo xtfpga_lx200_type = { 5328a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("lx200"), 5338a661aeaSAndreas Färber .parent = TYPE_MACHINE, 534188ce01dSMax Filippov .class_init = xtfpga_lx200_class_init, 5358a661aeaSAndreas Färber }; 536e264d29dSEduardo Habkost 537188ce01dSMax Filippov static void xtfpga_ml605_class_init(ObjectClass *oc, void *data) 538e264d29dSEduardo Habkost { 5398a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 5408a661aeaSAndreas Färber 541e264d29dSEduardo Habkost mc->desc = "ml605 EVB (" XTENSA_DEFAULT_CPU_MODEL ")"; 542188ce01dSMax Filippov mc->init = xtfpga_ml605_init; 543e264d29dSEduardo Habkost mc->max_cpus = 4; 544f83eb10dSIgor Mammedov mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE; 545e264d29dSEduardo Habkost } 546e264d29dSEduardo Habkost 547188ce01dSMax Filippov static const TypeInfo xtfpga_ml605_type = { 5488a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("ml605"), 5498a661aeaSAndreas Färber .parent = TYPE_MACHINE, 550188ce01dSMax Filippov .class_init = xtfpga_ml605_class_init, 5518a661aeaSAndreas Färber }; 552e264d29dSEduardo Habkost 553188ce01dSMax Filippov static void xtfpga_kc705_class_init(ObjectClass *oc, void *data) 554e264d29dSEduardo Habkost { 5558a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 5568a661aeaSAndreas Färber 557e264d29dSEduardo Habkost mc->desc = "kc705 EVB (" XTENSA_DEFAULT_CPU_MODEL ")"; 558188ce01dSMax Filippov mc->init = xtfpga_kc705_init; 559e264d29dSEduardo Habkost mc->max_cpus = 4; 560f83eb10dSIgor Mammedov mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE; 561e264d29dSEduardo Habkost } 562e264d29dSEduardo Habkost 563188ce01dSMax Filippov static const TypeInfo xtfpga_kc705_type = { 5648a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("kc705"), 5658a661aeaSAndreas Färber .parent = TYPE_MACHINE, 566188ce01dSMax Filippov .class_init = xtfpga_kc705_class_init, 5678a661aeaSAndreas Färber }; 5688a661aeaSAndreas Färber 569188ce01dSMax Filippov static void xtfpga_machines_init(void) 5708a661aeaSAndreas Färber { 571188ce01dSMax Filippov type_register_static(&xtfpga_lx60_type); 572188ce01dSMax Filippov type_register_static(&xtfpga_lx200_type); 573188ce01dSMax Filippov type_register_static(&xtfpga_ml605_type); 574188ce01dSMax Filippov type_register_static(&xtfpga_kc705_type); 5758a661aeaSAndreas Färber } 5768a661aeaSAndreas Färber 577188ce01dSMax Filippov type_init(xtfpga_machines_init) 578