xref: /qemu/hw/xtensa/xtfpga.c (revision 456b247eeab067095b680fa4b0fec48137969593)
10200db65SMax Filippov /*
20200db65SMax Filippov  * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
30200db65SMax Filippov  * All rights reserved.
40200db65SMax Filippov  *
50200db65SMax Filippov  * Redistribution and use in source and binary forms, with or without
60200db65SMax Filippov  * modification, are permitted provided that the following conditions are met:
70200db65SMax Filippov  *     * Redistributions of source code must retain the above copyright
80200db65SMax Filippov  *       notice, this list of conditions and the following disclaimer.
90200db65SMax Filippov  *     * Redistributions in binary form must reproduce the above copyright
100200db65SMax Filippov  *       notice, this list of conditions and the following disclaimer in the
110200db65SMax Filippov  *       documentation and/or other materials provided with the distribution.
120200db65SMax Filippov  *     * Neither the name of the Open Source and Linux Lab nor the
130200db65SMax Filippov  *       names of its contributors may be used to endorse or promote products
140200db65SMax Filippov  *       derived from this software without specific prior written permission.
150200db65SMax Filippov  *
160200db65SMax Filippov  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
170200db65SMax Filippov  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
180200db65SMax Filippov  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
190200db65SMax Filippov  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
200200db65SMax Filippov  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
210200db65SMax Filippov  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
220200db65SMax Filippov  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
230200db65SMax Filippov  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
240200db65SMax Filippov  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
250200db65SMax Filippov  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
260200db65SMax Filippov  */
270200db65SMax Filippov 
2809aae23dSPeter Maydell #include "qemu/osdep.h"
29b941329dSPhilippe Mathieu-Daudé #include "qemu/units.h"
30da34e65cSMarkus Armbruster #include "qapi/error.h"
314771d756SPaolo Bonzini #include "cpu.h"
329c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
3383c9f4caSPaolo Bonzini #include "hw/boards.h"
3483c9f4caSPaolo Bonzini #include "hw/loader.h"
35a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
360200db65SMax Filippov #include "elf.h"
37022c62cbSPaolo Bonzini #include "exec/memory.h"
38*456b247eSPhilippe Mathieu-Daudé #include "exec/tswap.h"
397e6b5497SBernhard Beschow #include "hw/char/serial-mm.h"
401422e32dSPaolo Bonzini #include "net/net.h"
4183c9f4caSPaolo Bonzini #include "hw/sysbus.h"
420d09e41aSPaolo Bonzini #include "hw/block/flash.h"
438228e353SMarc-André Lureau #include "chardev/char.h"
44996dfe98SMax Filippov #include "sysemu/device_tree.h"
4571e8a915SMarkus Armbruster #include "sysemu/reset.h"
4654d31236SMarkus Armbruster #include "sysemu/runstate.h"
478488ab02SMax Filippov #include "qemu/error-report.h"
48922a01a0SMarkus Armbruster #include "qemu/option.h"
49b707ab75SMax Filippov #include "bootparam.h"
50e53fa62cSMax Filippov #include "xtensa_memory.h"
511acd90bfSMax Filippov #include "hw/xtensa/mx_pic.h"
52d6454270SMarkus Armbruster #include "migration/vmstate.h"
5382b25dc8SMax Filippov 
54740ad9f7SMax Filippov typedef struct XtfpgaFlashDesc {
55740ad9f7SMax Filippov     hwaddr base;
56740ad9f7SMax Filippov     size_t size;
57740ad9f7SMax Filippov     size_t boot_base;
58740ad9f7SMax Filippov     size_t sector_size;
59740ad9f7SMax Filippov } XtfpgaFlashDesc;
60740ad9f7SMax Filippov 
61188ce01dSMax Filippov typedef struct XtfpgaBoardDesc {
62740ad9f7SMax Filippov     const XtfpgaFlashDesc *flash;
6382b25dc8SMax Filippov     size_t sram_size;
6485e2d8d5SMax Filippov     const hwaddr *io;
65188ce01dSMax Filippov } XtfpgaBoardDesc;
660200db65SMax Filippov 
67188ce01dSMax Filippov typedef struct XtfpgaFpgaState {
680200db65SMax Filippov     MemoryRegion iomem;
69fff7bf14SMax Filippov     uint32_t freq;
700200db65SMax Filippov     uint32_t leds;
710200db65SMax Filippov     uint32_t switches;
72188ce01dSMax Filippov } XtfpgaFpgaState;
730200db65SMax Filippov 
74188ce01dSMax Filippov static void xtfpga_fpga_reset(void *opaque)
750200db65SMax Filippov {
76188ce01dSMax Filippov     XtfpgaFpgaState *s = opaque;
770200db65SMax Filippov 
780200db65SMax Filippov     s->leds = 0;
790200db65SMax Filippov     s->switches = 0;
800200db65SMax Filippov }
810200db65SMax Filippov 
82188ce01dSMax Filippov static uint64_t xtfpga_fpga_read(void *opaque, hwaddr addr,
830200db65SMax Filippov         unsigned size)
840200db65SMax Filippov {
85188ce01dSMax Filippov     XtfpgaFpgaState *s = opaque;
860200db65SMax Filippov 
870200db65SMax Filippov     switch (addr) {
880200db65SMax Filippov     case 0x0: /*build date code*/
89556ba668SMax Filippov         return 0x09272011;
900200db65SMax Filippov 
910200db65SMax Filippov     case 0x4: /*processor clock frequency, Hz*/
92fff7bf14SMax Filippov         return s->freq;
930200db65SMax Filippov 
940200db65SMax Filippov     case 0x8: /*LEDs (off = 0, on = 1)*/
950200db65SMax Filippov         return s->leds;
960200db65SMax Filippov 
970200db65SMax Filippov     case 0xc: /*DIP switches (off = 0, on = 1)*/
980200db65SMax Filippov         return s->switches;
990200db65SMax Filippov     }
1000200db65SMax Filippov     return 0;
1010200db65SMax Filippov }
1020200db65SMax Filippov 
103188ce01dSMax Filippov static void xtfpga_fpga_write(void *opaque, hwaddr addr,
1040200db65SMax Filippov         uint64_t val, unsigned size)
1050200db65SMax Filippov {
106188ce01dSMax Filippov     XtfpgaFpgaState *s = opaque;
1070200db65SMax Filippov 
1080200db65SMax Filippov     switch (addr) {
1090200db65SMax Filippov     case 0x8: /*LEDs (off = 0, on = 1)*/
1100200db65SMax Filippov         s->leds = val;
1110200db65SMax Filippov         break;
1120200db65SMax Filippov 
1130200db65SMax Filippov     case 0x10: /*board reset*/
1140200db65SMax Filippov         if (val == 0xdead) {
115cf83f140SEric Blake             qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
1160200db65SMax Filippov         }
1170200db65SMax Filippov         break;
1180200db65SMax Filippov     }
1190200db65SMax Filippov }
1200200db65SMax Filippov 
121188ce01dSMax Filippov static const MemoryRegionOps xtfpga_fpga_ops = {
122188ce01dSMax Filippov     .read = xtfpga_fpga_read,
123188ce01dSMax Filippov     .write = xtfpga_fpga_write,
1240200db65SMax Filippov     .endianness = DEVICE_NATIVE_ENDIAN,
1250200db65SMax Filippov };
1260200db65SMax Filippov 
127188ce01dSMax Filippov static XtfpgaFpgaState *xtfpga_fpga_init(MemoryRegion *address_space,
128fff7bf14SMax Filippov                                          hwaddr base, uint32_t freq)
1290200db65SMax Filippov {
130b21e2380SMarkus Armbruster     XtfpgaFpgaState *s = g_new(XtfpgaFpgaState, 1);
1310200db65SMax Filippov 
132188ce01dSMax Filippov     memory_region_init_io(&s->iomem, NULL, &xtfpga_fpga_ops, s,
133188ce01dSMax Filippov                           "xtfpga.fpga", 0x10000);
1340200db65SMax Filippov     memory_region_add_subregion(address_space, base, &s->iomem);
135fff7bf14SMax Filippov     s->freq = freq;
136188ce01dSMax Filippov     xtfpga_fpga_reset(s);
137188ce01dSMax Filippov     qemu_register_reset(xtfpga_fpga_reset, s);
1380200db65SMax Filippov     return s;
1390200db65SMax Filippov }
1400200db65SMax Filippov 
141188ce01dSMax Filippov static void xtfpga_net_init(MemoryRegion *address_space,
142a8170e5eSAvi Kivity         hwaddr base,
143a8170e5eSAvi Kivity         hwaddr descriptors,
144a8170e5eSAvi Kivity         hwaddr buffers,
1457db00af6SDavid Woodhouse         qemu_irq irq)
1460200db65SMax Filippov {
1470200db65SMax Filippov     DeviceState *dev;
1480200db65SMax Filippov     SysBusDevice *s;
1490200db65SMax Filippov     MemoryRegion *ram;
1500200db65SMax Filippov 
1517db00af6SDavid Woodhouse     dev = qemu_create_nic_device("open_eth", true, NULL);
1527db00af6SDavid Woodhouse     if (!dev) {
1537db00af6SDavid Woodhouse         return;
1547db00af6SDavid Woodhouse     }
1550200db65SMax Filippov 
1561356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
1573c6ef471SMarkus Armbruster     sysbus_realize_and_unref(s, &error_fatal);
1580200db65SMax Filippov     sysbus_connect_irq(s, 0, irq);
1590200db65SMax Filippov     memory_region_add_subregion(address_space, base,
1600200db65SMax Filippov             sysbus_mmio_get_region(s, 0));
1610200db65SMax Filippov     memory_region_add_subregion(address_space, descriptors,
1620200db65SMax Filippov             sysbus_mmio_get_region(s, 1));
1630200db65SMax Filippov 
1640200db65SMax Filippov     ram = g_malloc(sizeof(*ram));
165b941329dSPhilippe Mathieu-Daudé     memory_region_init_ram_nomigrate(ram, OBJECT(s), "open_eth.ram", 16 * KiB,
166f8ed85acSMarkus Armbruster                            &error_fatal);
167c5705a77SAvi Kivity     vmstate_register_ram_global(ram);
1680200db65SMax Filippov     memory_region_add_subregion(address_space, buffers, ram);
1690200db65SMax Filippov }
1700200db65SMax Filippov 
17116434065SMarkus Armbruster static PFlashCFI01 *xtfpga_flash_init(MemoryRegion *address_space,
172188ce01dSMax Filippov                                       const XtfpgaBoardDesc *board,
17368931a40SMax Filippov                                       DriveInfo *dinfo, int be)
17468931a40SMax Filippov {
17568931a40SMax Filippov     SysBusDevice *s;
1763e80f690SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
17768931a40SMax Filippov 
178934df912SMarkus Armbruster     qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo));
17968931a40SMax Filippov     qdev_prop_set_uint32(dev, "num-blocks",
180740ad9f7SMax Filippov                          board->flash->size / board->flash->sector_size);
181740ad9f7SMax Filippov     qdev_prop_set_uint64(dev, "sector-length", board->flash->sector_size);
182f9a555e4SMax Filippov     qdev_prop_set_uint8(dev, "width", 2);
18368931a40SMax Filippov     qdev_prop_set_bit(dev, "big-endian", be);
184188ce01dSMax Filippov     qdev_prop_set_string(dev, "name", "xtfpga.io.flash");
18568931a40SMax Filippov     s = SYS_BUS_DEVICE(dev);
1863c6ef471SMarkus Armbruster     sysbus_realize_and_unref(s, &error_fatal);
187740ad9f7SMax Filippov     memory_region_add_subregion(address_space, board->flash->base,
18868931a40SMax Filippov                                 sysbus_mmio_get_region(s, 0));
18981c7db72SMarkus Armbruster     return PFLASH_CFI01(dev);
19068931a40SMax Filippov }
19168931a40SMax Filippov 
19200b941e5SAndreas Färber static uint64_t translate_phys_addr(void *opaque, uint64_t addr)
1930200db65SMax Filippov {
19400b941e5SAndreas Färber     XtensaCPU *cpu = opaque;
19500b941e5SAndreas Färber 
19600b941e5SAndreas Färber     return cpu_get_phys_page_debug(CPU(cpu), addr);
1970200db65SMax Filippov }
1980200db65SMax Filippov 
199188ce01dSMax Filippov static void xtfpga_reset(void *opaque)
2000200db65SMax Filippov {
201eded1267SAndreas Färber     XtensaCPU *cpu = opaque;
2021bba0dc9SAndreas Färber 
203eded1267SAndreas Färber     cpu_reset(CPU(cpu));
2040200db65SMax Filippov }
2050200db65SMax Filippov 
206188ce01dSMax Filippov static uint64_t xtfpga_io_read(void *opaque, hwaddr addr,
2078bb3b575SMax Filippov         unsigned size)
2088bb3b575SMax Filippov {
2098bb3b575SMax Filippov     return 0;
2108bb3b575SMax Filippov }
2118bb3b575SMax Filippov 
212188ce01dSMax Filippov static void xtfpga_io_write(void *opaque, hwaddr addr,
2138bb3b575SMax Filippov         uint64_t val, unsigned size)
2148bb3b575SMax Filippov {
2158bb3b575SMax Filippov }
2168bb3b575SMax Filippov 
217188ce01dSMax Filippov static const MemoryRegionOps xtfpga_io_ops = {
218188ce01dSMax Filippov     .read = xtfpga_io_read,
219188ce01dSMax Filippov     .write = xtfpga_io_write,
2208bb3b575SMax Filippov     .endianness = DEVICE_NATIVE_ENDIAN,
2218bb3b575SMax Filippov };
2228bb3b575SMax Filippov 
223188ce01dSMax Filippov static void xtfpga_init(const XtfpgaBoardDesc *board, MachineState *machine)
2240200db65SMax Filippov {
2250200db65SMax Filippov     MemoryRegion *system_memory = get_system_memory();
226adbb0f75SAndreas Färber     XtensaCPU *cpu = NULL;
2275bfcb36eSAndreas Färber     CPUXtensaState *env = NULL;
228e53fa62cSMax Filippov     MemoryRegion *system_io;
2291acd90bfSMax Filippov     XtensaMxPic *mx_pic = NULL;
23066f03d7eSMax Filippov     qemu_irq *extints;
23182b25dc8SMax Filippov     DriveInfo *dinfo;
23216434065SMarkus Armbruster     PFlashCFI01 *flash = NULL;
233f2ce39b4SPaolo Bonzini     const char *kernel_filename = machine->kernel_filename;
234f2ce39b4SPaolo Bonzini     const char *kernel_cmdline = machine->kernel_cmdline;
235f2ce39b4SPaolo Bonzini     const char *dtb_filename = machine->dtb;
236f2ce39b4SPaolo Bonzini     const char *initrd_filename = machine->initrd_filename;
237b941329dSPhilippe Mathieu-Daudé     const unsigned system_io_size = 224 * MiB;
238fff7bf14SMax Filippov     uint32_t freq = 10000000;
2390200db65SMax Filippov     int n;
24033decbd2SLike Xu     unsigned int smp_cpus = machine->smp.cpus;
2410200db65SMax Filippov 
2421acd90bfSMax Filippov     if (smp_cpus > 1) {
2431acd90bfSMax Filippov         mx_pic = xtensa_mx_pic_init(31);
2441acd90bfSMax Filippov         qemu_register_reset(xtensa_mx_pic_reset, mx_pic);
2451acd90bfSMax Filippov     }
2460200db65SMax Filippov     for (n = 0; n < smp_cpus; n++) {
247288a3f2eSMax Filippov         CPUXtensaState *cenv = NULL;
248adbb0f75SAndreas Färber 
249288a3f2eSMax Filippov         cpu = XTENSA_CPU(cpu_create(machine->cpu_type));
250288a3f2eSMax Filippov         cenv = &cpu->env;
251288a3f2eSMax Filippov         if (!env) {
252288a3f2eSMax Filippov             env = cenv;
253fff7bf14SMax Filippov             freq = env->config->clock_freq_khz * 1000;
254288a3f2eSMax Filippov         }
255288a3f2eSMax Filippov 
2561acd90bfSMax Filippov         if (mx_pic) {
2571acd90bfSMax Filippov             MemoryRegion *mx_eri;
2581acd90bfSMax Filippov 
2591acd90bfSMax Filippov             mx_eri = xtensa_mx_pic_register_cpu(mx_pic,
2601acd90bfSMax Filippov                                                 xtensa_get_extints(cenv),
2611acd90bfSMax Filippov                                                 xtensa_get_runstall(cenv));
2621acd90bfSMax Filippov             memory_region_add_subregion(xtensa_get_er_region(cenv),
2631acd90bfSMax Filippov                                         0, mx_eri);
2641acd90bfSMax Filippov         }
265288a3f2eSMax Filippov         cenv->sregs[PRID] = n;
2661acd90bfSMax Filippov         xtensa_select_static_vectors(cenv, n != 0);
267188ce01dSMax Filippov         qemu_register_reset(xtfpga_reset, cpu);
2680200db65SMax Filippov         /* Need MMU initialized prior to ELF loading,
2690200db65SMax Filippov          * so that ELF gets loaded into virtual addresses
2700200db65SMax Filippov          */
271adbb0f75SAndreas Färber         cpu_reset(CPU(cpu));
2720200db65SMax Filippov     }
2731acd90bfSMax Filippov     if (smp_cpus > 1) {
2741acd90bfSMax Filippov         extints = xtensa_mx_pic_get_extints(mx_pic);
2751acd90bfSMax Filippov     } else {
27666f03d7eSMax Filippov         extints = xtensa_get_extints(env);
2771acd90bfSMax Filippov     }
2780200db65SMax Filippov 
279e53fa62cSMax Filippov     if (env) {
280e53fa62cSMax Filippov         XtensaMemory sysram = env->config->sysram;
281e53fa62cSMax Filippov 
282e53fa62cSMax Filippov         sysram.location[0].size = machine->ram_size;
283e53fa62cSMax Filippov         xtensa_create_memory_regions(&env->config->instrom, "xtensa.instrom",
284e53fa62cSMax Filippov                                      system_memory);
285e53fa62cSMax Filippov         xtensa_create_memory_regions(&env->config->instram, "xtensa.instram",
286e53fa62cSMax Filippov                                      system_memory);
287e53fa62cSMax Filippov         xtensa_create_memory_regions(&env->config->datarom, "xtensa.datarom",
288e53fa62cSMax Filippov                                      system_memory);
289e53fa62cSMax Filippov         xtensa_create_memory_regions(&env->config->dataram, "xtensa.dataram",
290e53fa62cSMax Filippov                                      system_memory);
291e53fa62cSMax Filippov         xtensa_create_memory_regions(&sysram, "xtensa.sysram",
292e53fa62cSMax Filippov                                      system_memory);
293e53fa62cSMax Filippov     }
2940200db65SMax Filippov 
2950200db65SMax Filippov     system_io = g_malloc(sizeof(*system_io));
296188ce01dSMax Filippov     memory_region_init_io(system_io, NULL, &xtfpga_io_ops, NULL, "xtfpga.io",
29785e2d8d5SMax Filippov                           system_io_size);
29885e2d8d5SMax Filippov     memory_region_add_subregion(system_memory, board->io[0], system_io);
29985e2d8d5SMax Filippov     if (board->io[1]) {
30085e2d8d5SMax Filippov         MemoryRegion *io = g_malloc(sizeof(*io));
30185e2d8d5SMax Filippov 
30285e2d8d5SMax Filippov         memory_region_init_alias(io, NULL, "xtfpga.io.cached",
30385e2d8d5SMax Filippov                                  system_io, 0, system_io_size);
30485e2d8d5SMax Filippov         memory_region_add_subregion(system_memory, board->io[1], io);
30585e2d8d5SMax Filippov     }
306fff7bf14SMax Filippov     xtfpga_fpga_init(system_io, 0x0d020000, freq);
3077db00af6SDavid Woodhouse     xtfpga_net_init(system_io, 0x0d030000, 0x0d030400, 0x0d800000, extints[1]);
3080200db65SMax Filippov 
30966f03d7eSMax Filippov     serial_mm_init(system_io, 0x0d050020, 2, extints[0],
3109bca0edbSPeter Maydell                    115200, serial_hd(0), DEVICE_NATIVE_ENDIAN);
3110200db65SMax Filippov 
31282b25dc8SMax Filippov     dinfo = drive_get(IF_PFLASH, 0, 0);
31382b25dc8SMax Filippov     if (dinfo) {
314ded625e7SThomas Huth         flash = xtfpga_flash_init(system_io, board, dinfo, TARGET_BIG_ENDIAN);
31582b25dc8SMax Filippov     }
31682b25dc8SMax Filippov 
31782b25dc8SMax Filippov     /* Use presence of kernel file name as 'boot from SRAM' switch. */
3180200db65SMax Filippov     if (kernel_filename) {
319364d4802SMax Filippov         uint32_t entry_point = env->pc;
320b6edea8bSMax Filippov         size_t bp_size = 3 * get_tag_size(0); /* first/last and memory tags */
321e53fa62cSMax Filippov         uint32_t tagptr = env->config->sysrom.location[0].addr +
322e53fa62cSMax Filippov             board->sram_size;
323a9a28591SMax Filippov         uint32_t cur_tagptr;
324b6edea8bSMax Filippov         BpMemInfo memory_location = {
325b6edea8bSMax Filippov             .type = tswap32(MEMORY_TYPE_CONVENTIONAL),
326e53fa62cSMax Filippov             .start = tswap32(env->config->sysram.location[0].addr),
327e53fa62cSMax Filippov             .end = tswap32(env->config->sysram.location[0].addr +
328e53fa62cSMax Filippov                            machine->ram_size),
329b6edea8bSMax Filippov         };
330996dfe98SMax Filippov         uint32_t lowmem_end = machine->ram_size < 0x08000000 ?
331996dfe98SMax Filippov             machine->ram_size : 0x08000000;
332996dfe98SMax Filippov         uint32_t cur_lowmem = QEMU_ALIGN_UP(lowmem_end / 2, 4096);
333a9a28591SMax Filippov 
334e53fa62cSMax Filippov         lowmem_end += env->config->sysram.location[0].addr;
335e53fa62cSMax Filippov         cur_lowmem += env->config->sysram.location[0].addr;
336e53fa62cSMax Filippov 
337e53fa62cSMax Filippov         xtensa_create_memory_regions(&env->config->sysrom, "xtensa.sysrom",
338e53fa62cSMax Filippov                                      system_memory);
339292627bbSMax Filippov 
340292627bbSMax Filippov         if (kernel_cmdline) {
341a9a28591SMax Filippov             bp_size += get_tag_size(strlen(kernel_cmdline) + 1);
342a9a28591SMax Filippov         }
343996dfe98SMax Filippov         if (dtb_filename) {
344996dfe98SMax Filippov             bp_size += get_tag_size(sizeof(uint32_t));
345996dfe98SMax Filippov         }
346f55b32e7SMax Filippov         if (initrd_filename) {
347f55b32e7SMax Filippov             bp_size += get_tag_size(sizeof(BpMemInfo));
348f55b32e7SMax Filippov         }
349292627bbSMax Filippov 
350a9a28591SMax Filippov         /* Put kernel bootparameters to the end of that SRAM */
351a9a28591SMax Filippov         tagptr = (tagptr - bp_size) & ~0xff;
352a9a28591SMax Filippov         cur_tagptr = put_tag(tagptr, BP_TAG_FIRST, 0, NULL);
353b6edea8bSMax Filippov         cur_tagptr = put_tag(cur_tagptr, BP_TAG_MEMORY,
354b6edea8bSMax Filippov                              sizeof(memory_location), &memory_location);
355a9a28591SMax Filippov 
356a9a28591SMax Filippov         if (kernel_cmdline) {
357a9a28591SMax Filippov             cur_tagptr = put_tag(cur_tagptr, BP_TAG_COMMAND_LINE,
358a9a28591SMax Filippov                                  strlen(kernel_cmdline) + 1, kernel_cmdline);
359a9a28591SMax Filippov         }
360996dfe98SMax Filippov         if (dtb_filename) {
361996dfe98SMax Filippov             int fdt_size;
362996dfe98SMax Filippov             void *fdt = load_device_tree(dtb_filename, &fdt_size);
363996dfe98SMax Filippov             uint32_t dtb_addr = tswap32(cur_lowmem);
364996dfe98SMax Filippov 
365996dfe98SMax Filippov             if (!fdt) {
366ebbb419aSGonglei                 error_report("could not load DTB '%s'", dtb_filename);
367996dfe98SMax Filippov                 exit(EXIT_FAILURE);
368996dfe98SMax Filippov             }
369996dfe98SMax Filippov 
370996dfe98SMax Filippov             cpu_physical_memory_write(cur_lowmem, fdt, fdt_size);
371996dfe98SMax Filippov             cur_tagptr = put_tag(cur_tagptr, BP_TAG_FDT,
372996dfe98SMax Filippov                                  sizeof(dtb_addr), &dtb_addr);
373b941329dSPhilippe Mathieu-Daudé             cur_lowmem = QEMU_ALIGN_UP(cur_lowmem + fdt_size, 4 * KiB);
374d1cb6784SChen Qun             g_free(fdt);
375996dfe98SMax Filippov         }
376f55b32e7SMax Filippov         if (initrd_filename) {
377f55b32e7SMax Filippov             BpMemInfo initrd_location = { 0 };
378f55b32e7SMax Filippov             int initrd_size = load_ramdisk(initrd_filename, cur_lowmem,
379f55b32e7SMax Filippov                                            lowmem_end - cur_lowmem);
380f55b32e7SMax Filippov 
381f55b32e7SMax Filippov             if (initrd_size < 0) {
382f55b32e7SMax Filippov                 initrd_size = load_image_targphys(initrd_filename,
383f55b32e7SMax Filippov                                                   cur_lowmem,
384f55b32e7SMax Filippov                                                   lowmem_end - cur_lowmem);
385f55b32e7SMax Filippov             }
386f55b32e7SMax Filippov             if (initrd_size < 0) {
387ebbb419aSGonglei                 error_report("could not load initrd '%s'", initrd_filename);
388f55b32e7SMax Filippov                 exit(EXIT_FAILURE);
389f55b32e7SMax Filippov             }
390f55b32e7SMax Filippov             initrd_location.start = tswap32(cur_lowmem);
391f55b32e7SMax Filippov             initrd_location.end = tswap32(cur_lowmem + initrd_size);
392f55b32e7SMax Filippov             cur_tagptr = put_tag(cur_tagptr, BP_TAG_INITRD,
393f55b32e7SMax Filippov                                  sizeof(initrd_location), &initrd_location);
394b941329dSPhilippe Mathieu-Daudé             cur_lowmem = QEMU_ALIGN_UP(cur_lowmem + initrd_size, 4 * KiB);
395f55b32e7SMax Filippov         }
396a9a28591SMax Filippov         cur_tagptr = put_tag(cur_tagptr, BP_TAG_LAST, 0, NULL);
397292627bbSMax Filippov         env->regs[2] = tagptr;
398292627bbSMax Filippov 
3990200db65SMax Filippov         uint64_t elf_entry;
4004366e1dbSLiam Merwick         int success = load_elf(kernel_filename, NULL, translate_phys_addr, cpu,
401ded625e7SThomas Huth                                &elf_entry, NULL, NULL, NULL, TARGET_BIG_ENDIAN,
402ded625e7SThomas Huth                                EM_XTENSA, 0, 0);
4030200db65SMax Filippov         if (success > 0) {
404364d4802SMax Filippov             entry_point = elf_entry;
405364d4802SMax Filippov         } else {
406364d4802SMax Filippov             hwaddr ep;
407364d4802SMax Filippov             int is_linux;
40825bda50aSMax Filippov             success = load_uimage(kernel_filename, &ep, NULL, &is_linux,
4096d2e4530SMax Filippov                                   translate_phys_addr, cpu);
410364d4802SMax Filippov             if (success > 0 && is_linux) {
411364d4802SMax Filippov                 entry_point = ep;
412364d4802SMax Filippov             } else {
413ebbb419aSGonglei                 error_report("could not load kernel '%s'",
414364d4802SMax Filippov                              kernel_filename);
415364d4802SMax Filippov                 exit(EXIT_FAILURE);
416364d4802SMax Filippov             }
417364d4802SMax Filippov         }
418364d4802SMax Filippov         if (entry_point != env->pc) {
419dc696c6cSPhilippe Mathieu-Daudé             uint8_t boot_be[] = {
420339ef8fbSMax Filippov                 0x60, 0x00, 0x08,       /* j    1f */
421339ef8fbSMax Filippov                 0x00,                   /* .literal_position */
422339ef8fbSMax Filippov                 0x00, 0x00, 0x00, 0x00, /* .literal entry_pc */
423339ef8fbSMax Filippov                 0x00, 0x00, 0x00, 0x00, /* .literal entry_a2 */
424339ef8fbSMax Filippov                                         /* 1: */
425339ef8fbSMax Filippov                 0x10, 0xff, 0xfe,       /* l32r a0, entry_pc */
426339ef8fbSMax Filippov                 0x12, 0xff, 0xfe,       /* l32r a2, entry_a2 */
427339ef8fbSMax Filippov                 0x0a, 0x00, 0x00,       /* jx   a0 */
428dc696c6cSPhilippe Mathieu-Daudé             };
429dc696c6cSPhilippe Mathieu-Daudé             uint8_t boot_le[] = {
430339ef8fbSMax Filippov                 0x06, 0x02, 0x00,       /* j    1f */
431339ef8fbSMax Filippov                 0x00,                   /* .literal_position */
432339ef8fbSMax Filippov                 0x00, 0x00, 0x00, 0x00, /* .literal entry_pc */
433339ef8fbSMax Filippov                 0x00, 0x00, 0x00, 0x00, /* .literal entry_a2 */
434339ef8fbSMax Filippov                                         /* 1: */
435339ef8fbSMax Filippov                 0x01, 0xfe, 0xff,       /* l32r a0, entry_pc */
436339ef8fbSMax Filippov                 0x21, 0xfe, 0xff,       /* l32r a2, entry_a2 */
437339ef8fbSMax Filippov                 0xa0, 0x00, 0x00,       /* jx   a0 */
438364d4802SMax Filippov             };
439dc696c6cSPhilippe Mathieu-Daudé             const size_t boot_sz = TARGET_BIG_ENDIAN ? sizeof(boot_be)
440dc696c6cSPhilippe Mathieu-Daudé                                                      : sizeof(boot_le);
441dc696c6cSPhilippe Mathieu-Daudé             uint8_t *boot = TARGET_BIG_ENDIAN ? boot_be : boot_le;
442339ef8fbSMax Filippov             uint32_t entry_pc = tswap32(entry_point);
443339ef8fbSMax Filippov             uint32_t entry_a2 = tswap32(tagptr);
444339ef8fbSMax Filippov 
445339ef8fbSMax Filippov             memcpy(boot + 4, &entry_pc, sizeof(entry_pc));
446339ef8fbSMax Filippov             memcpy(boot + 8, &entry_a2, sizeof(entry_a2));
447dc696c6cSPhilippe Mathieu-Daudé             cpu_physical_memory_write(env->pc, boot, boot_sz);
4480200db65SMax Filippov         }
44982b25dc8SMax Filippov     } else {
45082b25dc8SMax Filippov         if (flash) {
45182b25dc8SMax Filippov             MemoryRegion *flash_mr = pflash_cfi01_get_memory(flash);
45282b25dc8SMax Filippov             MemoryRegion *flash_io = g_malloc(sizeof(*flash_io));
453e53fa62cSMax Filippov             uint32_t size = env->config->sysrom.location[0].size;
454e53fa62cSMax Filippov 
455740ad9f7SMax Filippov             if (board->flash->size - board->flash->boot_base < size) {
456740ad9f7SMax Filippov                 size = board->flash->size - board->flash->boot_base;
457e53fa62cSMax Filippov             }
45882b25dc8SMax Filippov 
459188ce01dSMax Filippov             memory_region_init_alias(flash_io, NULL, "xtfpga.flash",
460740ad9f7SMax Filippov                                      flash_mr, board->flash->boot_base, size);
461e53fa62cSMax Filippov             memory_region_add_subregion(system_memory,
462e53fa62cSMax Filippov                                         env->config->sysrom.location[0].addr,
46382b25dc8SMax Filippov                                         flash_io);
464e53fa62cSMax Filippov         } else {
465e53fa62cSMax Filippov             xtensa_create_memory_regions(&env->config->sysrom, "xtensa.sysrom",
466e53fa62cSMax Filippov                                          system_memory);
46782b25dc8SMax Filippov         }
4680200db65SMax Filippov     }
4690200db65SMax Filippov }
4700200db65SMax Filippov 
47159b5e9bbSMax Filippov #define XTFPGA_MMU_RESERVED_MEMORY_SIZE (128 * MiB)
47259b5e9bbSMax Filippov 
47385e2d8d5SMax Filippov static const hwaddr xtfpga_mmu_io[2] = {
47485e2d8d5SMax Filippov     0xf0000000,
47585e2d8d5SMax Filippov };
47685e2d8d5SMax Filippov 
47785e2d8d5SMax Filippov static const hwaddr xtfpga_nommu_io[2] = {
47885e2d8d5SMax Filippov     0x90000000,
47985e2d8d5SMax Filippov     0x70000000,
48085e2d8d5SMax Filippov };
48185e2d8d5SMax Filippov 
482740ad9f7SMax Filippov static const XtfpgaFlashDesc lx60_flash = {
483740ad9f7SMax Filippov     .base = 0x08000000,
484740ad9f7SMax Filippov     .size = 0x00400000,
485740ad9f7SMax Filippov     .sector_size = 0x10000,
486740ad9f7SMax Filippov };
487740ad9f7SMax Filippov 
488188ce01dSMax Filippov static void xtfpga_lx60_init(MachineState *machine)
4890200db65SMax Filippov {
490188ce01dSMax Filippov     static const XtfpgaBoardDesc lx60_board = {
491740ad9f7SMax Filippov         .flash = &lx60_flash,
49282b25dc8SMax Filippov         .sram_size = 0x20000,
49385e2d8d5SMax Filippov         .io = xtfpga_mmu_io,
49485e2d8d5SMax Filippov     };
49585e2d8d5SMax Filippov     xtfpga_init(&lx60_board, machine);
49685e2d8d5SMax Filippov }
49785e2d8d5SMax Filippov 
49885e2d8d5SMax Filippov static void xtfpga_lx60_nommu_init(MachineState *machine)
49985e2d8d5SMax Filippov {
50085e2d8d5SMax Filippov     static const XtfpgaBoardDesc lx60_board = {
50185e2d8d5SMax Filippov         .flash = &lx60_flash,
50285e2d8d5SMax Filippov         .sram_size = 0x20000,
50385e2d8d5SMax Filippov         .io = xtfpga_nommu_io,
50482b25dc8SMax Filippov     };
505188ce01dSMax Filippov     xtfpga_init(&lx60_board, machine);
5060200db65SMax Filippov }
50782b25dc8SMax Filippov 
508740ad9f7SMax Filippov static const XtfpgaFlashDesc lx200_flash = {
509740ad9f7SMax Filippov     .base = 0x08000000,
510740ad9f7SMax Filippov     .size = 0x01000000,
511740ad9f7SMax Filippov     .sector_size = 0x20000,
512740ad9f7SMax Filippov };
513740ad9f7SMax Filippov 
514188ce01dSMax Filippov static void xtfpga_lx200_init(MachineState *machine)
51582b25dc8SMax Filippov {
516188ce01dSMax Filippov     static const XtfpgaBoardDesc lx200_board = {
517740ad9f7SMax Filippov         .flash = &lx200_flash,
51882b25dc8SMax Filippov         .sram_size = 0x2000000,
51985e2d8d5SMax Filippov         .io = xtfpga_mmu_io,
52085e2d8d5SMax Filippov     };
52185e2d8d5SMax Filippov     xtfpga_init(&lx200_board, machine);
52285e2d8d5SMax Filippov }
52385e2d8d5SMax Filippov 
52485e2d8d5SMax Filippov static void xtfpga_lx200_nommu_init(MachineState *machine)
52585e2d8d5SMax Filippov {
52685e2d8d5SMax Filippov     static const XtfpgaBoardDesc lx200_board = {
52785e2d8d5SMax Filippov         .flash = &lx200_flash,
52885e2d8d5SMax Filippov         .sram_size = 0x2000000,
52985e2d8d5SMax Filippov         .io = xtfpga_nommu_io,
53082b25dc8SMax Filippov     };
531188ce01dSMax Filippov     xtfpga_init(&lx200_board, machine);
5320200db65SMax Filippov }
5330200db65SMax Filippov 
534740ad9f7SMax Filippov static const XtfpgaFlashDesc ml605_flash = {
535740ad9f7SMax Filippov     .base = 0x08000000,
536740ad9f7SMax Filippov     .size = 0x01000000,
537740ad9f7SMax Filippov     .sector_size = 0x20000,
538740ad9f7SMax Filippov };
539740ad9f7SMax Filippov 
540188ce01dSMax Filippov static void xtfpga_ml605_init(MachineState *machine)
541e0db904dSMax Filippov {
542188ce01dSMax Filippov     static const XtfpgaBoardDesc ml605_board = {
543740ad9f7SMax Filippov         .flash = &ml605_flash,
544e0db904dSMax Filippov         .sram_size = 0x2000000,
54585e2d8d5SMax Filippov         .io = xtfpga_mmu_io,
54685e2d8d5SMax Filippov     };
54785e2d8d5SMax Filippov     xtfpga_init(&ml605_board, machine);
54885e2d8d5SMax Filippov }
54985e2d8d5SMax Filippov 
55085e2d8d5SMax Filippov static void xtfpga_ml605_nommu_init(MachineState *machine)
55185e2d8d5SMax Filippov {
55285e2d8d5SMax Filippov     static const XtfpgaBoardDesc ml605_board = {
55385e2d8d5SMax Filippov         .flash = &ml605_flash,
55485e2d8d5SMax Filippov         .sram_size = 0x2000000,
55585e2d8d5SMax Filippov         .io = xtfpga_nommu_io,
556e0db904dSMax Filippov     };
557188ce01dSMax Filippov     xtfpga_init(&ml605_board, machine);
558e0db904dSMax Filippov }
559e0db904dSMax Filippov 
560740ad9f7SMax Filippov static const XtfpgaFlashDesc kc705_flash = {
561740ad9f7SMax Filippov     .base = 0x00000000,
562740ad9f7SMax Filippov     .size = 0x08000000,
563740ad9f7SMax Filippov     .boot_base = 0x06000000,
564740ad9f7SMax Filippov     .sector_size = 0x20000,
565740ad9f7SMax Filippov };
566740ad9f7SMax Filippov 
567188ce01dSMax Filippov static void xtfpga_kc705_init(MachineState *machine)
568e0db904dSMax Filippov {
569188ce01dSMax Filippov     static const XtfpgaBoardDesc kc705_board = {
570740ad9f7SMax Filippov         .flash = &kc705_flash,
571e0db904dSMax Filippov         .sram_size = 0x2000000,
57285e2d8d5SMax Filippov         .io = xtfpga_mmu_io,
57385e2d8d5SMax Filippov     };
57485e2d8d5SMax Filippov     xtfpga_init(&kc705_board, machine);
57585e2d8d5SMax Filippov }
57685e2d8d5SMax Filippov 
57785e2d8d5SMax Filippov static void xtfpga_kc705_nommu_init(MachineState *machine)
57885e2d8d5SMax Filippov {
57985e2d8d5SMax Filippov     static const XtfpgaBoardDesc kc705_board = {
58085e2d8d5SMax Filippov         .flash = &kc705_flash,
58185e2d8d5SMax Filippov         .sram_size = 0x2000000,
58285e2d8d5SMax Filippov         .io = xtfpga_nommu_io,
583e0db904dSMax Filippov     };
584188ce01dSMax Filippov     xtfpga_init(&kc705_board, machine);
585e0db904dSMax Filippov }
586e0db904dSMax Filippov 
587188ce01dSMax Filippov static void xtfpga_lx60_class_init(ObjectClass *oc, void *data)
5880200db65SMax Filippov {
5898a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
5908a661aeaSAndreas Färber 
591e264d29dSEduardo Habkost     mc->desc = "lx60 EVB (" XTENSA_DEFAULT_CPU_MODEL ")";
592188ce01dSMax Filippov     mc->init = xtfpga_lx60_init;
593174e09b7SMax Filippov     mc->max_cpus = 32;
594f83eb10dSIgor Mammedov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE;
59559b5e9bbSMax Filippov     mc->default_ram_size = 64 * MiB;
5960200db65SMax Filippov }
5970200db65SMax Filippov 
598188ce01dSMax Filippov static const TypeInfo xtfpga_lx60_type = {
5998a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("lx60"),
6008a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
601188ce01dSMax Filippov     .class_init = xtfpga_lx60_class_init,
6028a661aeaSAndreas Färber };
603e264d29dSEduardo Habkost 
60485e2d8d5SMax Filippov static void xtfpga_lx60_nommu_class_init(ObjectClass *oc, void *data)
60585e2d8d5SMax Filippov {
60685e2d8d5SMax Filippov     MachineClass *mc = MACHINE_CLASS(oc);
60785e2d8d5SMax Filippov 
608a3c5e49dSMax Filippov     mc->desc = "lx60 noMMU EVB (" XTENSA_DEFAULT_CPU_NOMMU_MODEL ")";
60985e2d8d5SMax Filippov     mc->init = xtfpga_lx60_nommu_init;
610174e09b7SMax Filippov     mc->max_cpus = 32;
611a3c5e49dSMax Filippov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_NOMMU_TYPE;
61259b5e9bbSMax Filippov     mc->default_ram_size = 64 * MiB;
61385e2d8d5SMax Filippov }
61485e2d8d5SMax Filippov 
61585e2d8d5SMax Filippov static const TypeInfo xtfpga_lx60_nommu_type = {
61685e2d8d5SMax Filippov     .name = MACHINE_TYPE_NAME("lx60-nommu"),
61785e2d8d5SMax Filippov     .parent = TYPE_MACHINE,
61885e2d8d5SMax Filippov     .class_init = xtfpga_lx60_nommu_class_init,
61985e2d8d5SMax Filippov };
62085e2d8d5SMax Filippov 
621188ce01dSMax Filippov static void xtfpga_lx200_class_init(ObjectClass *oc, void *data)
622e264d29dSEduardo Habkost {
6238a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
6248a661aeaSAndreas Färber 
625e264d29dSEduardo Habkost     mc->desc = "lx200 EVB (" XTENSA_DEFAULT_CPU_MODEL ")";
626188ce01dSMax Filippov     mc->init = xtfpga_lx200_init;
627174e09b7SMax Filippov     mc->max_cpus = 32;
628f83eb10dSIgor Mammedov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE;
62959b5e9bbSMax Filippov     mc->default_ram_size = 96 * MiB;
630e264d29dSEduardo Habkost }
631e264d29dSEduardo Habkost 
632188ce01dSMax Filippov static const TypeInfo xtfpga_lx200_type = {
6338a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("lx200"),
6348a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
635188ce01dSMax Filippov     .class_init = xtfpga_lx200_class_init,
6368a661aeaSAndreas Färber };
637e264d29dSEduardo Habkost 
63885e2d8d5SMax Filippov static void xtfpga_lx200_nommu_class_init(ObjectClass *oc, void *data)
63985e2d8d5SMax Filippov {
64085e2d8d5SMax Filippov     MachineClass *mc = MACHINE_CLASS(oc);
64185e2d8d5SMax Filippov 
642a3c5e49dSMax Filippov     mc->desc = "lx200 noMMU EVB (" XTENSA_DEFAULT_CPU_NOMMU_MODEL ")";
64385e2d8d5SMax Filippov     mc->init = xtfpga_lx200_nommu_init;
644174e09b7SMax Filippov     mc->max_cpus = 32;
645a3c5e49dSMax Filippov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_NOMMU_TYPE;
64659b5e9bbSMax Filippov     mc->default_ram_size = 96 * MiB;
64785e2d8d5SMax Filippov }
64885e2d8d5SMax Filippov 
64985e2d8d5SMax Filippov static const TypeInfo xtfpga_lx200_nommu_type = {
65085e2d8d5SMax Filippov     .name = MACHINE_TYPE_NAME("lx200-nommu"),
65185e2d8d5SMax Filippov     .parent = TYPE_MACHINE,
65285e2d8d5SMax Filippov     .class_init = xtfpga_lx200_nommu_class_init,
65385e2d8d5SMax Filippov };
65485e2d8d5SMax Filippov 
655188ce01dSMax Filippov static void xtfpga_ml605_class_init(ObjectClass *oc, void *data)
656e264d29dSEduardo Habkost {
6578a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
6588a661aeaSAndreas Färber 
659e264d29dSEduardo Habkost     mc->desc = "ml605 EVB (" XTENSA_DEFAULT_CPU_MODEL ")";
660188ce01dSMax Filippov     mc->init = xtfpga_ml605_init;
661174e09b7SMax Filippov     mc->max_cpus = 32;
662f83eb10dSIgor Mammedov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE;
66359b5e9bbSMax Filippov     mc->default_ram_size = 512 * MiB - XTFPGA_MMU_RESERVED_MEMORY_SIZE;
664e264d29dSEduardo Habkost }
665e264d29dSEduardo Habkost 
666188ce01dSMax Filippov static const TypeInfo xtfpga_ml605_type = {
6678a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("ml605"),
6688a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
669188ce01dSMax Filippov     .class_init = xtfpga_ml605_class_init,
6708a661aeaSAndreas Färber };
671e264d29dSEduardo Habkost 
67285e2d8d5SMax Filippov static void xtfpga_ml605_nommu_class_init(ObjectClass *oc, void *data)
67385e2d8d5SMax Filippov {
67485e2d8d5SMax Filippov     MachineClass *mc = MACHINE_CLASS(oc);
67585e2d8d5SMax Filippov 
676a3c5e49dSMax Filippov     mc->desc = "ml605 noMMU EVB (" XTENSA_DEFAULT_CPU_NOMMU_MODEL ")";
67785e2d8d5SMax Filippov     mc->init = xtfpga_ml605_nommu_init;
678174e09b7SMax Filippov     mc->max_cpus = 32;
679a3c5e49dSMax Filippov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_NOMMU_TYPE;
68059b5e9bbSMax Filippov     mc->default_ram_size = 256 * MiB;
68185e2d8d5SMax Filippov }
68285e2d8d5SMax Filippov 
68385e2d8d5SMax Filippov static const TypeInfo xtfpga_ml605_nommu_type = {
68485e2d8d5SMax Filippov     .name = MACHINE_TYPE_NAME("ml605-nommu"),
68585e2d8d5SMax Filippov     .parent = TYPE_MACHINE,
68685e2d8d5SMax Filippov     .class_init = xtfpga_ml605_nommu_class_init,
68785e2d8d5SMax Filippov };
68885e2d8d5SMax Filippov 
689188ce01dSMax Filippov static void xtfpga_kc705_class_init(ObjectClass *oc, void *data)
690e264d29dSEduardo Habkost {
6918a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
6928a661aeaSAndreas Färber 
693e264d29dSEduardo Habkost     mc->desc = "kc705 EVB (" XTENSA_DEFAULT_CPU_MODEL ")";
694188ce01dSMax Filippov     mc->init = xtfpga_kc705_init;
695174e09b7SMax Filippov     mc->max_cpus = 32;
696f83eb10dSIgor Mammedov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE;
69759b5e9bbSMax Filippov     mc->default_ram_size = 1 * GiB - XTFPGA_MMU_RESERVED_MEMORY_SIZE;
698e264d29dSEduardo Habkost }
699e264d29dSEduardo Habkost 
700188ce01dSMax Filippov static const TypeInfo xtfpga_kc705_type = {
7018a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("kc705"),
7028a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
703188ce01dSMax Filippov     .class_init = xtfpga_kc705_class_init,
7048a661aeaSAndreas Färber };
7058a661aeaSAndreas Färber 
70685e2d8d5SMax Filippov static void xtfpga_kc705_nommu_class_init(ObjectClass *oc, void *data)
70785e2d8d5SMax Filippov {
70885e2d8d5SMax Filippov     MachineClass *mc = MACHINE_CLASS(oc);
70985e2d8d5SMax Filippov 
710a3c5e49dSMax Filippov     mc->desc = "kc705 noMMU EVB (" XTENSA_DEFAULT_CPU_NOMMU_MODEL ")";
71185e2d8d5SMax Filippov     mc->init = xtfpga_kc705_nommu_init;
712174e09b7SMax Filippov     mc->max_cpus = 32;
713a3c5e49dSMax Filippov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_NOMMU_TYPE;
71459b5e9bbSMax Filippov     mc->default_ram_size = 256 * MiB;
71585e2d8d5SMax Filippov }
71685e2d8d5SMax Filippov 
71785e2d8d5SMax Filippov static const TypeInfo xtfpga_kc705_nommu_type = {
71885e2d8d5SMax Filippov     .name = MACHINE_TYPE_NAME("kc705-nommu"),
71985e2d8d5SMax Filippov     .parent = TYPE_MACHINE,
72085e2d8d5SMax Filippov     .class_init = xtfpga_kc705_nommu_class_init,
72185e2d8d5SMax Filippov };
72285e2d8d5SMax Filippov 
723188ce01dSMax Filippov static void xtfpga_machines_init(void)
7248a661aeaSAndreas Färber {
725188ce01dSMax Filippov     type_register_static(&xtfpga_lx60_type);
726188ce01dSMax Filippov     type_register_static(&xtfpga_lx200_type);
727188ce01dSMax Filippov     type_register_static(&xtfpga_ml605_type);
728188ce01dSMax Filippov     type_register_static(&xtfpga_kc705_type);
72985e2d8d5SMax Filippov     type_register_static(&xtfpga_lx60_nommu_type);
73085e2d8d5SMax Filippov     type_register_static(&xtfpga_lx200_nommu_type);
73185e2d8d5SMax Filippov     type_register_static(&xtfpga_ml605_nommu_type);
73285e2d8d5SMax Filippov     type_register_static(&xtfpga_kc705_nommu_type);
7338a661aeaSAndreas Färber }
7348a661aeaSAndreas Färber 
735188ce01dSMax Filippov type_init(xtfpga_machines_init)
736