xref: /qemu/hw/xtensa/xtfpga.c (revision 3e80f6902c13f6edb6675c0f33edcbbf0163ec32)
10200db65SMax Filippov /*
20200db65SMax Filippov  * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
30200db65SMax Filippov  * All rights reserved.
40200db65SMax Filippov  *
50200db65SMax Filippov  * Redistribution and use in source and binary forms, with or without
60200db65SMax Filippov  * modification, are permitted provided that the following conditions are met:
70200db65SMax Filippov  *     * Redistributions of source code must retain the above copyright
80200db65SMax Filippov  *       notice, this list of conditions and the following disclaimer.
90200db65SMax Filippov  *     * Redistributions in binary form must reproduce the above copyright
100200db65SMax Filippov  *       notice, this list of conditions and the following disclaimer in the
110200db65SMax Filippov  *       documentation and/or other materials provided with the distribution.
120200db65SMax Filippov  *     * Neither the name of the Open Source and Linux Lab nor the
130200db65SMax Filippov  *       names of its contributors may be used to endorse or promote products
140200db65SMax Filippov  *       derived from this software without specific prior written permission.
150200db65SMax Filippov  *
160200db65SMax Filippov  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
170200db65SMax Filippov  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
180200db65SMax Filippov  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
190200db65SMax Filippov  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
200200db65SMax Filippov  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
210200db65SMax Filippov  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
220200db65SMax Filippov  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
230200db65SMax Filippov  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
240200db65SMax Filippov  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
250200db65SMax Filippov  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
260200db65SMax Filippov  */
270200db65SMax Filippov 
2809aae23dSPeter Maydell #include "qemu/osdep.h"
29b941329dSPhilippe Mathieu-Daudé #include "qemu/units.h"
30da34e65cSMarkus Armbruster #include "qapi/error.h"
314771d756SPaolo Bonzini #include "cpu.h"
329c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
3383c9f4caSPaolo Bonzini #include "hw/boards.h"
3483c9f4caSPaolo Bonzini #include "hw/loader.h"
35a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
360200db65SMax Filippov #include "elf.h"
37022c62cbSPaolo Bonzini #include "exec/memory.h"
38022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
390d09e41aSPaolo Bonzini #include "hw/char/serial.h"
401422e32dSPaolo Bonzini #include "net/net.h"
4183c9f4caSPaolo Bonzini #include "hw/sysbus.h"
420d09e41aSPaolo Bonzini #include "hw/block/flash.h"
438228e353SMarc-André Lureau #include "chardev/char.h"
44996dfe98SMax Filippov #include "sysemu/device_tree.h"
4571e8a915SMarkus Armbruster #include "sysemu/reset.h"
4654d31236SMarkus Armbruster #include "sysemu/runstate.h"
478488ab02SMax Filippov #include "qemu/error-report.h"
48922a01a0SMarkus Armbruster #include "qemu/option.h"
49b707ab75SMax Filippov #include "bootparam.h"
50e53fa62cSMax Filippov #include "xtensa_memory.h"
511acd90bfSMax Filippov #include "hw/xtensa/mx_pic.h"
52d6454270SMarkus Armbruster #include "migration/vmstate.h"
5382b25dc8SMax Filippov 
54740ad9f7SMax Filippov typedef struct XtfpgaFlashDesc {
55740ad9f7SMax Filippov     hwaddr base;
56740ad9f7SMax Filippov     size_t size;
57740ad9f7SMax Filippov     size_t boot_base;
58740ad9f7SMax Filippov     size_t sector_size;
59740ad9f7SMax Filippov } XtfpgaFlashDesc;
60740ad9f7SMax Filippov 
61188ce01dSMax Filippov typedef struct XtfpgaBoardDesc {
62740ad9f7SMax Filippov     const XtfpgaFlashDesc *flash;
6382b25dc8SMax Filippov     size_t sram_size;
6485e2d8d5SMax Filippov     const hwaddr *io;
65188ce01dSMax Filippov } XtfpgaBoardDesc;
660200db65SMax Filippov 
67188ce01dSMax Filippov typedef struct XtfpgaFpgaState {
680200db65SMax Filippov     MemoryRegion iomem;
69fff7bf14SMax Filippov     uint32_t freq;
700200db65SMax Filippov     uint32_t leds;
710200db65SMax Filippov     uint32_t switches;
72188ce01dSMax Filippov } XtfpgaFpgaState;
730200db65SMax Filippov 
74188ce01dSMax Filippov static void xtfpga_fpga_reset(void *opaque)
750200db65SMax Filippov {
76188ce01dSMax Filippov     XtfpgaFpgaState *s = opaque;
770200db65SMax Filippov 
780200db65SMax Filippov     s->leds = 0;
790200db65SMax Filippov     s->switches = 0;
800200db65SMax Filippov }
810200db65SMax Filippov 
82188ce01dSMax Filippov static uint64_t xtfpga_fpga_read(void *opaque, hwaddr addr,
830200db65SMax Filippov         unsigned size)
840200db65SMax Filippov {
85188ce01dSMax Filippov     XtfpgaFpgaState *s = opaque;
860200db65SMax Filippov 
870200db65SMax Filippov     switch (addr) {
880200db65SMax Filippov     case 0x0: /*build date code*/
89556ba668SMax Filippov         return 0x09272011;
900200db65SMax Filippov 
910200db65SMax Filippov     case 0x4: /*processor clock frequency, Hz*/
92fff7bf14SMax Filippov         return s->freq;
930200db65SMax Filippov 
940200db65SMax Filippov     case 0x8: /*LEDs (off = 0, on = 1)*/
950200db65SMax Filippov         return s->leds;
960200db65SMax Filippov 
970200db65SMax Filippov     case 0xc: /*DIP switches (off = 0, on = 1)*/
980200db65SMax Filippov         return s->switches;
990200db65SMax Filippov     }
1000200db65SMax Filippov     return 0;
1010200db65SMax Filippov }
1020200db65SMax Filippov 
103188ce01dSMax Filippov static void xtfpga_fpga_write(void *opaque, hwaddr addr,
1040200db65SMax Filippov         uint64_t val, unsigned size)
1050200db65SMax Filippov {
106188ce01dSMax Filippov     XtfpgaFpgaState *s = opaque;
1070200db65SMax Filippov 
1080200db65SMax Filippov     switch (addr) {
1090200db65SMax Filippov     case 0x8: /*LEDs (off = 0, on = 1)*/
1100200db65SMax Filippov         s->leds = val;
1110200db65SMax Filippov         break;
1120200db65SMax Filippov 
1130200db65SMax Filippov     case 0x10: /*board reset*/
1140200db65SMax Filippov         if (val == 0xdead) {
115cf83f140SEric Blake             qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
1160200db65SMax Filippov         }
1170200db65SMax Filippov         break;
1180200db65SMax Filippov     }
1190200db65SMax Filippov }
1200200db65SMax Filippov 
121188ce01dSMax Filippov static const MemoryRegionOps xtfpga_fpga_ops = {
122188ce01dSMax Filippov     .read = xtfpga_fpga_read,
123188ce01dSMax Filippov     .write = xtfpga_fpga_write,
1240200db65SMax Filippov     .endianness = DEVICE_NATIVE_ENDIAN,
1250200db65SMax Filippov };
1260200db65SMax Filippov 
127188ce01dSMax Filippov static XtfpgaFpgaState *xtfpga_fpga_init(MemoryRegion *address_space,
128fff7bf14SMax Filippov                                          hwaddr base, uint32_t freq)
1290200db65SMax Filippov {
130188ce01dSMax Filippov     XtfpgaFpgaState *s = g_malloc(sizeof(XtfpgaFpgaState));
1310200db65SMax Filippov 
132188ce01dSMax Filippov     memory_region_init_io(&s->iomem, NULL, &xtfpga_fpga_ops, s,
133188ce01dSMax Filippov                           "xtfpga.fpga", 0x10000);
1340200db65SMax Filippov     memory_region_add_subregion(address_space, base, &s->iomem);
135fff7bf14SMax Filippov     s->freq = freq;
136188ce01dSMax Filippov     xtfpga_fpga_reset(s);
137188ce01dSMax Filippov     qemu_register_reset(xtfpga_fpga_reset, s);
1380200db65SMax Filippov     return s;
1390200db65SMax Filippov }
1400200db65SMax Filippov 
141188ce01dSMax Filippov static void xtfpga_net_init(MemoryRegion *address_space,
142a8170e5eSAvi Kivity         hwaddr base,
143a8170e5eSAvi Kivity         hwaddr descriptors,
144a8170e5eSAvi Kivity         hwaddr buffers,
1450200db65SMax Filippov         qemu_irq irq, NICInfo *nd)
1460200db65SMax Filippov {
1470200db65SMax Filippov     DeviceState *dev;
1480200db65SMax Filippov     SysBusDevice *s;
1490200db65SMax Filippov     MemoryRegion *ram;
1500200db65SMax Filippov 
151*3e80f690SMarkus Armbruster     dev = qdev_new("open_eth");
1520200db65SMax Filippov     qdev_set_nic_properties(dev, nd);
153*3e80f690SMarkus Armbruster     qdev_realize_and_unref(dev, NULL, &error_fatal);
1540200db65SMax Filippov 
1551356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
1560200db65SMax Filippov     sysbus_connect_irq(s, 0, irq);
1570200db65SMax Filippov     memory_region_add_subregion(address_space, base,
1580200db65SMax Filippov             sysbus_mmio_get_region(s, 0));
1590200db65SMax Filippov     memory_region_add_subregion(address_space, descriptors,
1600200db65SMax Filippov             sysbus_mmio_get_region(s, 1));
1610200db65SMax Filippov 
1620200db65SMax Filippov     ram = g_malloc(sizeof(*ram));
163b941329dSPhilippe Mathieu-Daudé     memory_region_init_ram_nomigrate(ram, OBJECT(s), "open_eth.ram", 16 * KiB,
164f8ed85acSMarkus Armbruster                            &error_fatal);
165c5705a77SAvi Kivity     vmstate_register_ram_global(ram);
1660200db65SMax Filippov     memory_region_add_subregion(address_space, buffers, ram);
1670200db65SMax Filippov }
1680200db65SMax Filippov 
16916434065SMarkus Armbruster static PFlashCFI01 *xtfpga_flash_init(MemoryRegion *address_space,
170188ce01dSMax Filippov                                       const XtfpgaBoardDesc *board,
17168931a40SMax Filippov                                       DriveInfo *dinfo, int be)
17268931a40SMax Filippov {
17368931a40SMax Filippov     SysBusDevice *s;
174*3e80f690SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
17568931a40SMax Filippov 
17668931a40SMax Filippov     qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo),
17768931a40SMax Filippov                         &error_abort);
17868931a40SMax Filippov     qdev_prop_set_uint32(dev, "num-blocks",
179740ad9f7SMax Filippov                          board->flash->size / board->flash->sector_size);
180740ad9f7SMax Filippov     qdev_prop_set_uint64(dev, "sector-length", board->flash->sector_size);
181f9a555e4SMax Filippov     qdev_prop_set_uint8(dev, "width", 2);
18268931a40SMax Filippov     qdev_prop_set_bit(dev, "big-endian", be);
183188ce01dSMax Filippov     qdev_prop_set_string(dev, "name", "xtfpga.io.flash");
184*3e80f690SMarkus Armbruster     qdev_realize_and_unref(dev, NULL, &error_fatal);
18568931a40SMax Filippov     s = SYS_BUS_DEVICE(dev);
186740ad9f7SMax Filippov     memory_region_add_subregion(address_space, board->flash->base,
18768931a40SMax Filippov                                 sysbus_mmio_get_region(s, 0));
18881c7db72SMarkus Armbruster     return PFLASH_CFI01(dev);
18968931a40SMax Filippov }
19068931a40SMax Filippov 
19100b941e5SAndreas Färber static uint64_t translate_phys_addr(void *opaque, uint64_t addr)
1920200db65SMax Filippov {
19300b941e5SAndreas Färber     XtensaCPU *cpu = opaque;
19400b941e5SAndreas Färber 
19500b941e5SAndreas Färber     return cpu_get_phys_page_debug(CPU(cpu), addr);
1960200db65SMax Filippov }
1970200db65SMax Filippov 
198188ce01dSMax Filippov static void xtfpga_reset(void *opaque)
1990200db65SMax Filippov {
200eded1267SAndreas Färber     XtensaCPU *cpu = opaque;
2011bba0dc9SAndreas Färber 
202eded1267SAndreas Färber     cpu_reset(CPU(cpu));
2030200db65SMax Filippov }
2040200db65SMax Filippov 
205188ce01dSMax Filippov static uint64_t xtfpga_io_read(void *opaque, hwaddr addr,
2068bb3b575SMax Filippov         unsigned size)
2078bb3b575SMax Filippov {
2088bb3b575SMax Filippov     return 0;
2098bb3b575SMax Filippov }
2108bb3b575SMax Filippov 
211188ce01dSMax Filippov static void xtfpga_io_write(void *opaque, hwaddr addr,
2128bb3b575SMax Filippov         uint64_t val, unsigned size)
2138bb3b575SMax Filippov {
2148bb3b575SMax Filippov }
2158bb3b575SMax Filippov 
216188ce01dSMax Filippov static const MemoryRegionOps xtfpga_io_ops = {
217188ce01dSMax Filippov     .read = xtfpga_io_read,
218188ce01dSMax Filippov     .write = xtfpga_io_write,
2198bb3b575SMax Filippov     .endianness = DEVICE_NATIVE_ENDIAN,
2208bb3b575SMax Filippov };
2218bb3b575SMax Filippov 
222188ce01dSMax Filippov static void xtfpga_init(const XtfpgaBoardDesc *board, MachineState *machine)
2230200db65SMax Filippov {
2240200db65SMax Filippov #ifdef TARGET_WORDS_BIGENDIAN
2250200db65SMax Filippov     int be = 1;
2260200db65SMax Filippov #else
2270200db65SMax Filippov     int be = 0;
2280200db65SMax Filippov #endif
2290200db65SMax Filippov     MemoryRegion *system_memory = get_system_memory();
230adbb0f75SAndreas Färber     XtensaCPU *cpu = NULL;
2315bfcb36eSAndreas Färber     CPUXtensaState *env = NULL;
232e53fa62cSMax Filippov     MemoryRegion *system_io;
2331acd90bfSMax Filippov     XtensaMxPic *mx_pic = NULL;
23466f03d7eSMax Filippov     qemu_irq *extints;
23582b25dc8SMax Filippov     DriveInfo *dinfo;
23616434065SMarkus Armbruster     PFlashCFI01 *flash = NULL;
23737b259d0SMax Filippov     QemuOpts *machine_opts = qemu_get_machine_opts();
23837b259d0SMax Filippov     const char *kernel_filename = qemu_opt_get(machine_opts, "kernel");
23937b259d0SMax Filippov     const char *kernel_cmdline = qemu_opt_get(machine_opts, "append");
240996dfe98SMax Filippov     const char *dtb_filename = qemu_opt_get(machine_opts, "dtb");
241f55b32e7SMax Filippov     const char *initrd_filename = qemu_opt_get(machine_opts, "initrd");
242b941329dSPhilippe Mathieu-Daudé     const unsigned system_io_size = 224 * MiB;
243fff7bf14SMax Filippov     uint32_t freq = 10000000;
2440200db65SMax Filippov     int n;
24533decbd2SLike Xu     unsigned int smp_cpus = machine->smp.cpus;
2460200db65SMax Filippov 
2471acd90bfSMax Filippov     if (smp_cpus > 1) {
2481acd90bfSMax Filippov         mx_pic = xtensa_mx_pic_init(31);
2491acd90bfSMax Filippov         qemu_register_reset(xtensa_mx_pic_reset, mx_pic);
2501acd90bfSMax Filippov     }
2510200db65SMax Filippov     for (n = 0; n < smp_cpus; n++) {
252288a3f2eSMax Filippov         CPUXtensaState *cenv = NULL;
253adbb0f75SAndreas Färber 
254288a3f2eSMax Filippov         cpu = XTENSA_CPU(cpu_create(machine->cpu_type));
255288a3f2eSMax Filippov         cenv = &cpu->env;
256288a3f2eSMax Filippov         if (!env) {
257288a3f2eSMax Filippov             env = cenv;
258fff7bf14SMax Filippov             freq = env->config->clock_freq_khz * 1000;
259288a3f2eSMax Filippov         }
260288a3f2eSMax Filippov 
2611acd90bfSMax Filippov         if (mx_pic) {
2621acd90bfSMax Filippov             MemoryRegion *mx_eri;
2631acd90bfSMax Filippov 
2641acd90bfSMax Filippov             mx_eri = xtensa_mx_pic_register_cpu(mx_pic,
2651acd90bfSMax Filippov                                                 xtensa_get_extints(cenv),
2661acd90bfSMax Filippov                                                 xtensa_get_runstall(cenv));
2671acd90bfSMax Filippov             memory_region_add_subregion(xtensa_get_er_region(cenv),
2681acd90bfSMax Filippov                                         0, mx_eri);
2691acd90bfSMax Filippov         }
270288a3f2eSMax Filippov         cenv->sregs[PRID] = n;
2711acd90bfSMax Filippov         xtensa_select_static_vectors(cenv, n != 0);
272188ce01dSMax Filippov         qemu_register_reset(xtfpga_reset, cpu);
2730200db65SMax Filippov         /* Need MMU initialized prior to ELF loading,
2740200db65SMax Filippov          * so that ELF gets loaded into virtual addresses
2750200db65SMax Filippov          */
276adbb0f75SAndreas Färber         cpu_reset(CPU(cpu));
2770200db65SMax Filippov     }
2781acd90bfSMax Filippov     if (smp_cpus > 1) {
2791acd90bfSMax Filippov         extints = xtensa_mx_pic_get_extints(mx_pic);
2801acd90bfSMax Filippov     } else {
28166f03d7eSMax Filippov         extints = xtensa_get_extints(env);
2821acd90bfSMax Filippov     }
2830200db65SMax Filippov 
284e53fa62cSMax Filippov     if (env) {
285e53fa62cSMax Filippov         XtensaMemory sysram = env->config->sysram;
286e53fa62cSMax Filippov 
287e53fa62cSMax Filippov         sysram.location[0].size = machine->ram_size;
288e53fa62cSMax Filippov         xtensa_create_memory_regions(&env->config->instrom, "xtensa.instrom",
289e53fa62cSMax Filippov                                      system_memory);
290e53fa62cSMax Filippov         xtensa_create_memory_regions(&env->config->instram, "xtensa.instram",
291e53fa62cSMax Filippov                                      system_memory);
292e53fa62cSMax Filippov         xtensa_create_memory_regions(&env->config->datarom, "xtensa.datarom",
293e53fa62cSMax Filippov                                      system_memory);
294e53fa62cSMax Filippov         xtensa_create_memory_regions(&env->config->dataram, "xtensa.dataram",
295e53fa62cSMax Filippov                                      system_memory);
296e53fa62cSMax Filippov         xtensa_create_memory_regions(&sysram, "xtensa.sysram",
297e53fa62cSMax Filippov                                      system_memory);
298e53fa62cSMax Filippov     }
2990200db65SMax Filippov 
3000200db65SMax Filippov     system_io = g_malloc(sizeof(*system_io));
301188ce01dSMax Filippov     memory_region_init_io(system_io, NULL, &xtfpga_io_ops, NULL, "xtfpga.io",
30285e2d8d5SMax Filippov                           system_io_size);
30385e2d8d5SMax Filippov     memory_region_add_subregion(system_memory, board->io[0], system_io);
30485e2d8d5SMax Filippov     if (board->io[1]) {
30585e2d8d5SMax Filippov         MemoryRegion *io = g_malloc(sizeof(*io));
30685e2d8d5SMax Filippov 
30785e2d8d5SMax Filippov         memory_region_init_alias(io, NULL, "xtfpga.io.cached",
30885e2d8d5SMax Filippov                                  system_io, 0, system_io_size);
30985e2d8d5SMax Filippov         memory_region_add_subregion(system_memory, board->io[1], io);
31085e2d8d5SMax Filippov     }
311fff7bf14SMax Filippov     xtfpga_fpga_init(system_io, 0x0d020000, freq);
312a005d073SStefan Hajnoczi     if (nd_table[0].used) {
313188ce01dSMax Filippov         xtfpga_net_init(system_io, 0x0d030000, 0x0d030400, 0x0d800000,
31466f03d7eSMax Filippov                         extints[1], nd_table);
3150200db65SMax Filippov     }
3160200db65SMax Filippov 
31766f03d7eSMax Filippov     serial_mm_init(system_io, 0x0d050020, 2, extints[0],
3189bca0edbSPeter Maydell                    115200, serial_hd(0), DEVICE_NATIVE_ENDIAN);
3190200db65SMax Filippov 
32082b25dc8SMax Filippov     dinfo = drive_get(IF_PFLASH, 0, 0);
32182b25dc8SMax Filippov     if (dinfo) {
32268931a40SMax Filippov         flash = xtfpga_flash_init(system_io, board, dinfo, be);
32382b25dc8SMax Filippov     }
32482b25dc8SMax Filippov 
32582b25dc8SMax Filippov     /* Use presence of kernel file name as 'boot from SRAM' switch. */
3260200db65SMax Filippov     if (kernel_filename) {
327364d4802SMax Filippov         uint32_t entry_point = env->pc;
328b6edea8bSMax Filippov         size_t bp_size = 3 * get_tag_size(0); /* first/last and memory tags */
329e53fa62cSMax Filippov         uint32_t tagptr = env->config->sysrom.location[0].addr +
330e53fa62cSMax Filippov             board->sram_size;
331a9a28591SMax Filippov         uint32_t cur_tagptr;
332b6edea8bSMax Filippov         BpMemInfo memory_location = {
333b6edea8bSMax Filippov             .type = tswap32(MEMORY_TYPE_CONVENTIONAL),
334e53fa62cSMax Filippov             .start = tswap32(env->config->sysram.location[0].addr),
335e53fa62cSMax Filippov             .end = tswap32(env->config->sysram.location[0].addr +
336e53fa62cSMax Filippov                            machine->ram_size),
337b6edea8bSMax Filippov         };
338996dfe98SMax Filippov         uint32_t lowmem_end = machine->ram_size < 0x08000000 ?
339996dfe98SMax Filippov             machine->ram_size : 0x08000000;
340996dfe98SMax Filippov         uint32_t cur_lowmem = QEMU_ALIGN_UP(lowmem_end / 2, 4096);
341a9a28591SMax Filippov 
342e53fa62cSMax Filippov         lowmem_end += env->config->sysram.location[0].addr;
343e53fa62cSMax Filippov         cur_lowmem += env->config->sysram.location[0].addr;
344e53fa62cSMax Filippov 
345e53fa62cSMax Filippov         xtensa_create_memory_regions(&env->config->sysrom, "xtensa.sysrom",
346e53fa62cSMax Filippov                                      system_memory);
347292627bbSMax Filippov 
348292627bbSMax Filippov         if (kernel_cmdline) {
349a9a28591SMax Filippov             bp_size += get_tag_size(strlen(kernel_cmdline) + 1);
350a9a28591SMax Filippov         }
351996dfe98SMax Filippov         if (dtb_filename) {
352996dfe98SMax Filippov             bp_size += get_tag_size(sizeof(uint32_t));
353996dfe98SMax Filippov         }
354f55b32e7SMax Filippov         if (initrd_filename) {
355f55b32e7SMax Filippov             bp_size += get_tag_size(sizeof(BpMemInfo));
356f55b32e7SMax Filippov         }
357292627bbSMax Filippov 
358a9a28591SMax Filippov         /* Put kernel bootparameters to the end of that SRAM */
359a9a28591SMax Filippov         tagptr = (tagptr - bp_size) & ~0xff;
360a9a28591SMax Filippov         cur_tagptr = put_tag(tagptr, BP_TAG_FIRST, 0, NULL);
361b6edea8bSMax Filippov         cur_tagptr = put_tag(cur_tagptr, BP_TAG_MEMORY,
362b6edea8bSMax Filippov                              sizeof(memory_location), &memory_location);
363a9a28591SMax Filippov 
364a9a28591SMax Filippov         if (kernel_cmdline) {
365a9a28591SMax Filippov             cur_tagptr = put_tag(cur_tagptr, BP_TAG_COMMAND_LINE,
366a9a28591SMax Filippov                                  strlen(kernel_cmdline) + 1, kernel_cmdline);
367a9a28591SMax Filippov         }
3680e80359eSMax Filippov #ifdef CONFIG_FDT
369996dfe98SMax Filippov         if (dtb_filename) {
370996dfe98SMax Filippov             int fdt_size;
371996dfe98SMax Filippov             void *fdt = load_device_tree(dtb_filename, &fdt_size);
372996dfe98SMax Filippov             uint32_t dtb_addr = tswap32(cur_lowmem);
373996dfe98SMax Filippov 
374996dfe98SMax Filippov             if (!fdt) {
375ebbb419aSGonglei                 error_report("could not load DTB '%s'", dtb_filename);
376996dfe98SMax Filippov                 exit(EXIT_FAILURE);
377996dfe98SMax Filippov             }
378996dfe98SMax Filippov 
379996dfe98SMax Filippov             cpu_physical_memory_write(cur_lowmem, fdt, fdt_size);
380996dfe98SMax Filippov             cur_tagptr = put_tag(cur_tagptr, BP_TAG_FDT,
381996dfe98SMax Filippov                                  sizeof(dtb_addr), &dtb_addr);
382b941329dSPhilippe Mathieu-Daudé             cur_lowmem = QEMU_ALIGN_UP(cur_lowmem + fdt_size, 4 * KiB);
383d1cb6784SChen Qun             g_free(fdt);
384996dfe98SMax Filippov         }
3850e80359eSMax Filippov #else
3860e80359eSMax Filippov         if (dtb_filename) {
3870e80359eSMax Filippov             error_report("could not load DTB '%s': "
3880e80359eSMax Filippov                          "FDT support is not configured in QEMU",
3890e80359eSMax Filippov                          dtb_filename);
3900e80359eSMax Filippov             exit(EXIT_FAILURE);
3910e80359eSMax Filippov         }
3920e80359eSMax Filippov #endif
393f55b32e7SMax Filippov         if (initrd_filename) {
394f55b32e7SMax Filippov             BpMemInfo initrd_location = { 0 };
395f55b32e7SMax Filippov             int initrd_size = load_ramdisk(initrd_filename, cur_lowmem,
396f55b32e7SMax Filippov                                            lowmem_end - cur_lowmem);
397f55b32e7SMax Filippov 
398f55b32e7SMax Filippov             if (initrd_size < 0) {
399f55b32e7SMax Filippov                 initrd_size = load_image_targphys(initrd_filename,
400f55b32e7SMax Filippov                                                   cur_lowmem,
401f55b32e7SMax Filippov                                                   lowmem_end - cur_lowmem);
402f55b32e7SMax Filippov             }
403f55b32e7SMax Filippov             if (initrd_size < 0) {
404ebbb419aSGonglei                 error_report("could not load initrd '%s'", initrd_filename);
405f55b32e7SMax Filippov                 exit(EXIT_FAILURE);
406f55b32e7SMax Filippov             }
407f55b32e7SMax Filippov             initrd_location.start = tswap32(cur_lowmem);
408f55b32e7SMax Filippov             initrd_location.end = tswap32(cur_lowmem + initrd_size);
409f55b32e7SMax Filippov             cur_tagptr = put_tag(cur_tagptr, BP_TAG_INITRD,
410f55b32e7SMax Filippov                                  sizeof(initrd_location), &initrd_location);
411b941329dSPhilippe Mathieu-Daudé             cur_lowmem = QEMU_ALIGN_UP(cur_lowmem + initrd_size, 4 * KiB);
412f55b32e7SMax Filippov         }
413a9a28591SMax Filippov         cur_tagptr = put_tag(cur_tagptr, BP_TAG_LAST, 0, NULL);
414292627bbSMax Filippov         env->regs[2] = tagptr;
415292627bbSMax Filippov 
4160200db65SMax Filippov         uint64_t elf_entry;
4170200db65SMax Filippov         uint64_t elf_lowaddr;
4184366e1dbSLiam Merwick         int success = load_elf(kernel_filename, NULL, translate_phys_addr, cpu,
4196cdda0ffSAleksandar Markovic                 &elf_entry, &elf_lowaddr, NULL, NULL, be, EM_XTENSA, 0, 0);
4200200db65SMax Filippov         if (success > 0) {
421364d4802SMax Filippov             entry_point = elf_entry;
422364d4802SMax Filippov         } else {
423364d4802SMax Filippov             hwaddr ep;
424364d4802SMax Filippov             int is_linux;
42525bda50aSMax Filippov             success = load_uimage(kernel_filename, &ep, NULL, &is_linux,
4266d2e4530SMax Filippov                                   translate_phys_addr, cpu);
427364d4802SMax Filippov             if (success > 0 && is_linux) {
428364d4802SMax Filippov                 entry_point = ep;
429364d4802SMax Filippov             } else {
430ebbb419aSGonglei                 error_report("could not load kernel '%s'",
431364d4802SMax Filippov                              kernel_filename);
432364d4802SMax Filippov                 exit(EXIT_FAILURE);
433364d4802SMax Filippov             }
434364d4802SMax Filippov         }
435364d4802SMax Filippov         if (entry_point != env->pc) {
436339ef8fbSMax Filippov             uint8_t boot[] = {
437364d4802SMax Filippov #ifdef TARGET_WORDS_BIGENDIAN
438339ef8fbSMax Filippov                 0x60, 0x00, 0x08,       /* j    1f */
439339ef8fbSMax Filippov                 0x00,                   /* .literal_position */
440339ef8fbSMax Filippov                 0x00, 0x00, 0x00, 0x00, /* .literal entry_pc */
441339ef8fbSMax Filippov                 0x00, 0x00, 0x00, 0x00, /* .literal entry_a2 */
442339ef8fbSMax Filippov                                         /* 1: */
443339ef8fbSMax Filippov                 0x10, 0xff, 0xfe,       /* l32r a0, entry_pc */
444339ef8fbSMax Filippov                 0x12, 0xff, 0xfe,       /* l32r a2, entry_a2 */
445339ef8fbSMax Filippov                 0x0a, 0x00, 0x00,       /* jx   a0 */
446364d4802SMax Filippov #else
447339ef8fbSMax Filippov                 0x06, 0x02, 0x00,       /* j    1f */
448339ef8fbSMax Filippov                 0x00,                   /* .literal_position */
449339ef8fbSMax Filippov                 0x00, 0x00, 0x00, 0x00, /* .literal entry_pc */
450339ef8fbSMax Filippov                 0x00, 0x00, 0x00, 0x00, /* .literal entry_a2 */
451339ef8fbSMax Filippov                                         /* 1: */
452339ef8fbSMax Filippov                 0x01, 0xfe, 0xff,       /* l32r a0, entry_pc */
453339ef8fbSMax Filippov                 0x21, 0xfe, 0xff,       /* l32r a2, entry_a2 */
454339ef8fbSMax Filippov                 0xa0, 0x00, 0x00,       /* jx   a0 */
455364d4802SMax Filippov #endif
456364d4802SMax Filippov             };
457339ef8fbSMax Filippov             uint32_t entry_pc = tswap32(entry_point);
458339ef8fbSMax Filippov             uint32_t entry_a2 = tswap32(tagptr);
459339ef8fbSMax Filippov 
460339ef8fbSMax Filippov             memcpy(boot + 4, &entry_pc, sizeof(entry_pc));
461339ef8fbSMax Filippov             memcpy(boot + 8, &entry_a2, sizeof(entry_a2));
462339ef8fbSMax Filippov             cpu_physical_memory_write(env->pc, boot, sizeof(boot));
4630200db65SMax Filippov         }
46482b25dc8SMax Filippov     } else {
46582b25dc8SMax Filippov         if (flash) {
46682b25dc8SMax Filippov             MemoryRegion *flash_mr = pflash_cfi01_get_memory(flash);
46782b25dc8SMax Filippov             MemoryRegion *flash_io = g_malloc(sizeof(*flash_io));
468e53fa62cSMax Filippov             uint32_t size = env->config->sysrom.location[0].size;
469e53fa62cSMax Filippov 
470740ad9f7SMax Filippov             if (board->flash->size - board->flash->boot_base < size) {
471740ad9f7SMax Filippov                 size = board->flash->size - board->flash->boot_base;
472e53fa62cSMax Filippov             }
47382b25dc8SMax Filippov 
474188ce01dSMax Filippov             memory_region_init_alias(flash_io, NULL, "xtfpga.flash",
475740ad9f7SMax Filippov                                      flash_mr, board->flash->boot_base, size);
476e53fa62cSMax Filippov             memory_region_add_subregion(system_memory,
477e53fa62cSMax Filippov                                         env->config->sysrom.location[0].addr,
47882b25dc8SMax Filippov                                         flash_io);
479e53fa62cSMax Filippov         } else {
480e53fa62cSMax Filippov             xtensa_create_memory_regions(&env->config->sysrom, "xtensa.sysrom",
481e53fa62cSMax Filippov                                          system_memory);
48282b25dc8SMax Filippov         }
4830200db65SMax Filippov     }
4840200db65SMax Filippov }
4850200db65SMax Filippov 
48659b5e9bbSMax Filippov #define XTFPGA_MMU_RESERVED_MEMORY_SIZE (128 * MiB)
48759b5e9bbSMax Filippov 
48885e2d8d5SMax Filippov static const hwaddr xtfpga_mmu_io[2] = {
48985e2d8d5SMax Filippov     0xf0000000,
49085e2d8d5SMax Filippov };
49185e2d8d5SMax Filippov 
49285e2d8d5SMax Filippov static const hwaddr xtfpga_nommu_io[2] = {
49385e2d8d5SMax Filippov     0x90000000,
49485e2d8d5SMax Filippov     0x70000000,
49585e2d8d5SMax Filippov };
49685e2d8d5SMax Filippov 
497740ad9f7SMax Filippov static const XtfpgaFlashDesc lx60_flash = {
498740ad9f7SMax Filippov     .base = 0x08000000,
499740ad9f7SMax Filippov     .size = 0x00400000,
500740ad9f7SMax Filippov     .sector_size = 0x10000,
501740ad9f7SMax Filippov };
502740ad9f7SMax Filippov 
503188ce01dSMax Filippov static void xtfpga_lx60_init(MachineState *machine)
5040200db65SMax Filippov {
505188ce01dSMax Filippov     static const XtfpgaBoardDesc lx60_board = {
506740ad9f7SMax Filippov         .flash = &lx60_flash,
50782b25dc8SMax Filippov         .sram_size = 0x20000,
50885e2d8d5SMax Filippov         .io = xtfpga_mmu_io,
50985e2d8d5SMax Filippov     };
51085e2d8d5SMax Filippov     xtfpga_init(&lx60_board, machine);
51185e2d8d5SMax Filippov }
51285e2d8d5SMax Filippov 
51385e2d8d5SMax Filippov static void xtfpga_lx60_nommu_init(MachineState *machine)
51485e2d8d5SMax Filippov {
51585e2d8d5SMax Filippov     static const XtfpgaBoardDesc lx60_board = {
51685e2d8d5SMax Filippov         .flash = &lx60_flash,
51785e2d8d5SMax Filippov         .sram_size = 0x20000,
51885e2d8d5SMax Filippov         .io = xtfpga_nommu_io,
51982b25dc8SMax Filippov     };
520188ce01dSMax Filippov     xtfpga_init(&lx60_board, machine);
5210200db65SMax Filippov }
52282b25dc8SMax Filippov 
523740ad9f7SMax Filippov static const XtfpgaFlashDesc lx200_flash = {
524740ad9f7SMax Filippov     .base = 0x08000000,
525740ad9f7SMax Filippov     .size = 0x01000000,
526740ad9f7SMax Filippov     .sector_size = 0x20000,
527740ad9f7SMax Filippov };
528740ad9f7SMax Filippov 
529188ce01dSMax Filippov static void xtfpga_lx200_init(MachineState *machine)
53082b25dc8SMax Filippov {
531188ce01dSMax Filippov     static const XtfpgaBoardDesc lx200_board = {
532740ad9f7SMax Filippov         .flash = &lx200_flash,
53382b25dc8SMax Filippov         .sram_size = 0x2000000,
53485e2d8d5SMax Filippov         .io = xtfpga_mmu_io,
53585e2d8d5SMax Filippov     };
53685e2d8d5SMax Filippov     xtfpga_init(&lx200_board, machine);
53785e2d8d5SMax Filippov }
53885e2d8d5SMax Filippov 
53985e2d8d5SMax Filippov static void xtfpga_lx200_nommu_init(MachineState *machine)
54085e2d8d5SMax Filippov {
54185e2d8d5SMax Filippov     static const XtfpgaBoardDesc lx200_board = {
54285e2d8d5SMax Filippov         .flash = &lx200_flash,
54385e2d8d5SMax Filippov         .sram_size = 0x2000000,
54485e2d8d5SMax Filippov         .io = xtfpga_nommu_io,
54582b25dc8SMax Filippov     };
546188ce01dSMax Filippov     xtfpga_init(&lx200_board, machine);
5470200db65SMax Filippov }
5480200db65SMax Filippov 
549740ad9f7SMax Filippov static const XtfpgaFlashDesc ml605_flash = {
550740ad9f7SMax Filippov     .base = 0x08000000,
551740ad9f7SMax Filippov     .size = 0x01000000,
552740ad9f7SMax Filippov     .sector_size = 0x20000,
553740ad9f7SMax Filippov };
554740ad9f7SMax Filippov 
555188ce01dSMax Filippov static void xtfpga_ml605_init(MachineState *machine)
556e0db904dSMax Filippov {
557188ce01dSMax Filippov     static const XtfpgaBoardDesc ml605_board = {
558740ad9f7SMax Filippov         .flash = &ml605_flash,
559e0db904dSMax Filippov         .sram_size = 0x2000000,
56085e2d8d5SMax Filippov         .io = xtfpga_mmu_io,
56185e2d8d5SMax Filippov     };
56285e2d8d5SMax Filippov     xtfpga_init(&ml605_board, machine);
56385e2d8d5SMax Filippov }
56485e2d8d5SMax Filippov 
56585e2d8d5SMax Filippov static void xtfpga_ml605_nommu_init(MachineState *machine)
56685e2d8d5SMax Filippov {
56785e2d8d5SMax Filippov     static const XtfpgaBoardDesc ml605_board = {
56885e2d8d5SMax Filippov         .flash = &ml605_flash,
56985e2d8d5SMax Filippov         .sram_size = 0x2000000,
57085e2d8d5SMax Filippov         .io = xtfpga_nommu_io,
571e0db904dSMax Filippov     };
572188ce01dSMax Filippov     xtfpga_init(&ml605_board, machine);
573e0db904dSMax Filippov }
574e0db904dSMax Filippov 
575740ad9f7SMax Filippov static const XtfpgaFlashDesc kc705_flash = {
576740ad9f7SMax Filippov     .base = 0x00000000,
577740ad9f7SMax Filippov     .size = 0x08000000,
578740ad9f7SMax Filippov     .boot_base = 0x06000000,
579740ad9f7SMax Filippov     .sector_size = 0x20000,
580740ad9f7SMax Filippov };
581740ad9f7SMax Filippov 
582188ce01dSMax Filippov static void xtfpga_kc705_init(MachineState *machine)
583e0db904dSMax Filippov {
584188ce01dSMax Filippov     static const XtfpgaBoardDesc kc705_board = {
585740ad9f7SMax Filippov         .flash = &kc705_flash,
586e0db904dSMax Filippov         .sram_size = 0x2000000,
58785e2d8d5SMax Filippov         .io = xtfpga_mmu_io,
58885e2d8d5SMax Filippov     };
58985e2d8d5SMax Filippov     xtfpga_init(&kc705_board, machine);
59085e2d8d5SMax Filippov }
59185e2d8d5SMax Filippov 
59285e2d8d5SMax Filippov static void xtfpga_kc705_nommu_init(MachineState *machine)
59385e2d8d5SMax Filippov {
59485e2d8d5SMax Filippov     static const XtfpgaBoardDesc kc705_board = {
59585e2d8d5SMax Filippov         .flash = &kc705_flash,
59685e2d8d5SMax Filippov         .sram_size = 0x2000000,
59785e2d8d5SMax Filippov         .io = xtfpga_nommu_io,
598e0db904dSMax Filippov     };
599188ce01dSMax Filippov     xtfpga_init(&kc705_board, machine);
600e0db904dSMax Filippov }
601e0db904dSMax Filippov 
602188ce01dSMax Filippov static void xtfpga_lx60_class_init(ObjectClass *oc, void *data)
6030200db65SMax Filippov {
6048a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
6058a661aeaSAndreas Färber 
606e264d29dSEduardo Habkost     mc->desc = "lx60 EVB (" XTENSA_DEFAULT_CPU_MODEL ")";
607188ce01dSMax Filippov     mc->init = xtfpga_lx60_init;
608174e09b7SMax Filippov     mc->max_cpus = 32;
609f83eb10dSIgor Mammedov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE;
61059b5e9bbSMax Filippov     mc->default_ram_size = 64 * MiB;
6110200db65SMax Filippov }
6120200db65SMax Filippov 
613188ce01dSMax Filippov static const TypeInfo xtfpga_lx60_type = {
6148a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("lx60"),
6158a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
616188ce01dSMax Filippov     .class_init = xtfpga_lx60_class_init,
6178a661aeaSAndreas Färber };
618e264d29dSEduardo Habkost 
61985e2d8d5SMax Filippov static void xtfpga_lx60_nommu_class_init(ObjectClass *oc, void *data)
62085e2d8d5SMax Filippov {
62185e2d8d5SMax Filippov     MachineClass *mc = MACHINE_CLASS(oc);
62285e2d8d5SMax Filippov 
623a3c5e49dSMax Filippov     mc->desc = "lx60 noMMU EVB (" XTENSA_DEFAULT_CPU_NOMMU_MODEL ")";
62485e2d8d5SMax Filippov     mc->init = xtfpga_lx60_nommu_init;
625174e09b7SMax Filippov     mc->max_cpus = 32;
626a3c5e49dSMax Filippov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_NOMMU_TYPE;
62759b5e9bbSMax Filippov     mc->default_ram_size = 64 * MiB;
62885e2d8d5SMax Filippov }
62985e2d8d5SMax Filippov 
63085e2d8d5SMax Filippov static const TypeInfo xtfpga_lx60_nommu_type = {
63185e2d8d5SMax Filippov     .name = MACHINE_TYPE_NAME("lx60-nommu"),
63285e2d8d5SMax Filippov     .parent = TYPE_MACHINE,
63385e2d8d5SMax Filippov     .class_init = xtfpga_lx60_nommu_class_init,
63485e2d8d5SMax Filippov };
63585e2d8d5SMax Filippov 
636188ce01dSMax Filippov static void xtfpga_lx200_class_init(ObjectClass *oc, void *data)
637e264d29dSEduardo Habkost {
6388a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
6398a661aeaSAndreas Färber 
640e264d29dSEduardo Habkost     mc->desc = "lx200 EVB (" XTENSA_DEFAULT_CPU_MODEL ")";
641188ce01dSMax Filippov     mc->init = xtfpga_lx200_init;
642174e09b7SMax Filippov     mc->max_cpus = 32;
643f83eb10dSIgor Mammedov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE;
64459b5e9bbSMax Filippov     mc->default_ram_size = 96 * MiB;
645e264d29dSEduardo Habkost }
646e264d29dSEduardo Habkost 
647188ce01dSMax Filippov static const TypeInfo xtfpga_lx200_type = {
6488a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("lx200"),
6498a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
650188ce01dSMax Filippov     .class_init = xtfpga_lx200_class_init,
6518a661aeaSAndreas Färber };
652e264d29dSEduardo Habkost 
65385e2d8d5SMax Filippov static void xtfpga_lx200_nommu_class_init(ObjectClass *oc, void *data)
65485e2d8d5SMax Filippov {
65585e2d8d5SMax Filippov     MachineClass *mc = MACHINE_CLASS(oc);
65685e2d8d5SMax Filippov 
657a3c5e49dSMax Filippov     mc->desc = "lx200 noMMU EVB (" XTENSA_DEFAULT_CPU_NOMMU_MODEL ")";
65885e2d8d5SMax Filippov     mc->init = xtfpga_lx200_nommu_init;
659174e09b7SMax Filippov     mc->max_cpus = 32;
660a3c5e49dSMax Filippov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_NOMMU_TYPE;
66159b5e9bbSMax Filippov     mc->default_ram_size = 96 * MiB;
66285e2d8d5SMax Filippov }
66385e2d8d5SMax Filippov 
66485e2d8d5SMax Filippov static const TypeInfo xtfpga_lx200_nommu_type = {
66585e2d8d5SMax Filippov     .name = MACHINE_TYPE_NAME("lx200-nommu"),
66685e2d8d5SMax Filippov     .parent = TYPE_MACHINE,
66785e2d8d5SMax Filippov     .class_init = xtfpga_lx200_nommu_class_init,
66885e2d8d5SMax Filippov };
66985e2d8d5SMax Filippov 
670188ce01dSMax Filippov static void xtfpga_ml605_class_init(ObjectClass *oc, void *data)
671e264d29dSEduardo Habkost {
6728a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
6738a661aeaSAndreas Färber 
674e264d29dSEduardo Habkost     mc->desc = "ml605 EVB (" XTENSA_DEFAULT_CPU_MODEL ")";
675188ce01dSMax Filippov     mc->init = xtfpga_ml605_init;
676174e09b7SMax Filippov     mc->max_cpus = 32;
677f83eb10dSIgor Mammedov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE;
67859b5e9bbSMax Filippov     mc->default_ram_size = 512 * MiB - XTFPGA_MMU_RESERVED_MEMORY_SIZE;
679e264d29dSEduardo Habkost }
680e264d29dSEduardo Habkost 
681188ce01dSMax Filippov static const TypeInfo xtfpga_ml605_type = {
6828a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("ml605"),
6838a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
684188ce01dSMax Filippov     .class_init = xtfpga_ml605_class_init,
6858a661aeaSAndreas Färber };
686e264d29dSEduardo Habkost 
68785e2d8d5SMax Filippov static void xtfpga_ml605_nommu_class_init(ObjectClass *oc, void *data)
68885e2d8d5SMax Filippov {
68985e2d8d5SMax Filippov     MachineClass *mc = MACHINE_CLASS(oc);
69085e2d8d5SMax Filippov 
691a3c5e49dSMax Filippov     mc->desc = "ml605 noMMU EVB (" XTENSA_DEFAULT_CPU_NOMMU_MODEL ")";
69285e2d8d5SMax Filippov     mc->init = xtfpga_ml605_nommu_init;
693174e09b7SMax Filippov     mc->max_cpus = 32;
694a3c5e49dSMax Filippov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_NOMMU_TYPE;
69559b5e9bbSMax Filippov     mc->default_ram_size = 256 * MiB;
69685e2d8d5SMax Filippov }
69785e2d8d5SMax Filippov 
69885e2d8d5SMax Filippov static const TypeInfo xtfpga_ml605_nommu_type = {
69985e2d8d5SMax Filippov     .name = MACHINE_TYPE_NAME("ml605-nommu"),
70085e2d8d5SMax Filippov     .parent = TYPE_MACHINE,
70185e2d8d5SMax Filippov     .class_init = xtfpga_ml605_nommu_class_init,
70285e2d8d5SMax Filippov };
70385e2d8d5SMax Filippov 
704188ce01dSMax Filippov static void xtfpga_kc705_class_init(ObjectClass *oc, void *data)
705e264d29dSEduardo Habkost {
7068a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
7078a661aeaSAndreas Färber 
708e264d29dSEduardo Habkost     mc->desc = "kc705 EVB (" XTENSA_DEFAULT_CPU_MODEL ")";
709188ce01dSMax Filippov     mc->init = xtfpga_kc705_init;
710174e09b7SMax Filippov     mc->max_cpus = 32;
711f83eb10dSIgor Mammedov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE;
71259b5e9bbSMax Filippov     mc->default_ram_size = 1 * GiB - XTFPGA_MMU_RESERVED_MEMORY_SIZE;
713e264d29dSEduardo Habkost }
714e264d29dSEduardo Habkost 
715188ce01dSMax Filippov static const TypeInfo xtfpga_kc705_type = {
7168a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("kc705"),
7178a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
718188ce01dSMax Filippov     .class_init = xtfpga_kc705_class_init,
7198a661aeaSAndreas Färber };
7208a661aeaSAndreas Färber 
72185e2d8d5SMax Filippov static void xtfpga_kc705_nommu_class_init(ObjectClass *oc, void *data)
72285e2d8d5SMax Filippov {
72385e2d8d5SMax Filippov     MachineClass *mc = MACHINE_CLASS(oc);
72485e2d8d5SMax Filippov 
725a3c5e49dSMax Filippov     mc->desc = "kc705 noMMU EVB (" XTENSA_DEFAULT_CPU_NOMMU_MODEL ")";
72685e2d8d5SMax Filippov     mc->init = xtfpga_kc705_nommu_init;
727174e09b7SMax Filippov     mc->max_cpus = 32;
728a3c5e49dSMax Filippov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_NOMMU_TYPE;
72959b5e9bbSMax Filippov     mc->default_ram_size = 256 * MiB;
73085e2d8d5SMax Filippov }
73185e2d8d5SMax Filippov 
73285e2d8d5SMax Filippov static const TypeInfo xtfpga_kc705_nommu_type = {
73385e2d8d5SMax Filippov     .name = MACHINE_TYPE_NAME("kc705-nommu"),
73485e2d8d5SMax Filippov     .parent = TYPE_MACHINE,
73585e2d8d5SMax Filippov     .class_init = xtfpga_kc705_nommu_class_init,
73685e2d8d5SMax Filippov };
73785e2d8d5SMax Filippov 
738188ce01dSMax Filippov static void xtfpga_machines_init(void)
7398a661aeaSAndreas Färber {
740188ce01dSMax Filippov     type_register_static(&xtfpga_lx60_type);
741188ce01dSMax Filippov     type_register_static(&xtfpga_lx200_type);
742188ce01dSMax Filippov     type_register_static(&xtfpga_ml605_type);
743188ce01dSMax Filippov     type_register_static(&xtfpga_kc705_type);
74485e2d8d5SMax Filippov     type_register_static(&xtfpga_lx60_nommu_type);
74585e2d8d5SMax Filippov     type_register_static(&xtfpga_lx200_nommu_type);
74685e2d8d5SMax Filippov     type_register_static(&xtfpga_ml605_nommu_type);
74785e2d8d5SMax Filippov     type_register_static(&xtfpga_kc705_nommu_type);
7488a661aeaSAndreas Färber }
7498a661aeaSAndreas Färber 
750188ce01dSMax Filippov type_init(xtfpga_machines_init)
751