xref: /qemu/hw/xtensa/xtfpga.c (revision 174e09b73ab1c47408dd29fb36c4dd9fbda54f97)
10200db65SMax Filippov /*
20200db65SMax Filippov  * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
30200db65SMax Filippov  * All rights reserved.
40200db65SMax Filippov  *
50200db65SMax Filippov  * Redistribution and use in source and binary forms, with or without
60200db65SMax Filippov  * modification, are permitted provided that the following conditions are met:
70200db65SMax Filippov  *     * Redistributions of source code must retain the above copyright
80200db65SMax Filippov  *       notice, this list of conditions and the following disclaimer.
90200db65SMax Filippov  *     * Redistributions in binary form must reproduce the above copyright
100200db65SMax Filippov  *       notice, this list of conditions and the following disclaimer in the
110200db65SMax Filippov  *       documentation and/or other materials provided with the distribution.
120200db65SMax Filippov  *     * Neither the name of the Open Source and Linux Lab nor the
130200db65SMax Filippov  *       names of its contributors may be used to endorse or promote products
140200db65SMax Filippov  *       derived from this software without specific prior written permission.
150200db65SMax Filippov  *
160200db65SMax Filippov  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
170200db65SMax Filippov  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
180200db65SMax Filippov  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
190200db65SMax Filippov  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
200200db65SMax Filippov  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
210200db65SMax Filippov  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
220200db65SMax Filippov  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
230200db65SMax Filippov  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
240200db65SMax Filippov  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
250200db65SMax Filippov  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
260200db65SMax Filippov  */
270200db65SMax Filippov 
2809aae23dSPeter Maydell #include "qemu/osdep.h"
29b941329dSPhilippe Mathieu-Daudé #include "qemu/units.h"
30da34e65cSMarkus Armbruster #include "qapi/error.h"
314771d756SPaolo Bonzini #include "cpu.h"
329c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
3383c9f4caSPaolo Bonzini #include "hw/boards.h"
3483c9f4caSPaolo Bonzini #include "hw/loader.h"
350200db65SMax Filippov #include "elf.h"
36022c62cbSPaolo Bonzini #include "exec/memory.h"
37022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
380d09e41aSPaolo Bonzini #include "hw/char/serial.h"
391422e32dSPaolo Bonzini #include "net/net.h"
4083c9f4caSPaolo Bonzini #include "hw/sysbus.h"
410d09e41aSPaolo Bonzini #include "hw/block/flash.h"
428228e353SMarc-André Lureau #include "chardev/char.h"
43996dfe98SMax Filippov #include "sysemu/device_tree.h"
448488ab02SMax Filippov #include "qemu/error-report.h"
45922a01a0SMarkus Armbruster #include "qemu/option.h"
46b707ab75SMax Filippov #include "bootparam.h"
47e53fa62cSMax Filippov #include "xtensa_memory.h"
481acd90bfSMax Filippov #include "hw/xtensa/mx_pic.h"
4982b25dc8SMax Filippov 
50740ad9f7SMax Filippov typedef struct XtfpgaFlashDesc {
51740ad9f7SMax Filippov     hwaddr base;
52740ad9f7SMax Filippov     size_t size;
53740ad9f7SMax Filippov     size_t boot_base;
54740ad9f7SMax Filippov     size_t sector_size;
55740ad9f7SMax Filippov } XtfpgaFlashDesc;
56740ad9f7SMax Filippov 
57188ce01dSMax Filippov typedef struct XtfpgaBoardDesc {
58740ad9f7SMax Filippov     const XtfpgaFlashDesc *flash;
5982b25dc8SMax Filippov     size_t sram_size;
6085e2d8d5SMax Filippov     const hwaddr *io;
61188ce01dSMax Filippov } XtfpgaBoardDesc;
620200db65SMax Filippov 
63188ce01dSMax Filippov typedef struct XtfpgaFpgaState {
640200db65SMax Filippov     MemoryRegion iomem;
65fff7bf14SMax Filippov     uint32_t freq;
660200db65SMax Filippov     uint32_t leds;
670200db65SMax Filippov     uint32_t switches;
68188ce01dSMax Filippov } XtfpgaFpgaState;
690200db65SMax Filippov 
70188ce01dSMax Filippov static void xtfpga_fpga_reset(void *opaque)
710200db65SMax Filippov {
72188ce01dSMax Filippov     XtfpgaFpgaState *s = opaque;
730200db65SMax Filippov 
740200db65SMax Filippov     s->leds = 0;
750200db65SMax Filippov     s->switches = 0;
760200db65SMax Filippov }
770200db65SMax Filippov 
78188ce01dSMax Filippov static uint64_t xtfpga_fpga_read(void *opaque, hwaddr addr,
790200db65SMax Filippov         unsigned size)
800200db65SMax Filippov {
81188ce01dSMax Filippov     XtfpgaFpgaState *s = opaque;
820200db65SMax Filippov 
830200db65SMax Filippov     switch (addr) {
840200db65SMax Filippov     case 0x0: /*build date code*/
85556ba668SMax Filippov         return 0x09272011;
860200db65SMax Filippov 
870200db65SMax Filippov     case 0x4: /*processor clock frequency, Hz*/
88fff7bf14SMax Filippov         return s->freq;
890200db65SMax Filippov 
900200db65SMax Filippov     case 0x8: /*LEDs (off = 0, on = 1)*/
910200db65SMax Filippov         return s->leds;
920200db65SMax Filippov 
930200db65SMax Filippov     case 0xc: /*DIP switches (off = 0, on = 1)*/
940200db65SMax Filippov         return s->switches;
950200db65SMax Filippov     }
960200db65SMax Filippov     return 0;
970200db65SMax Filippov }
980200db65SMax Filippov 
99188ce01dSMax Filippov static void xtfpga_fpga_write(void *opaque, hwaddr addr,
1000200db65SMax Filippov         uint64_t val, unsigned size)
1010200db65SMax Filippov {
102188ce01dSMax Filippov     XtfpgaFpgaState *s = opaque;
1030200db65SMax Filippov 
1040200db65SMax Filippov     switch (addr) {
1050200db65SMax Filippov     case 0x8: /*LEDs (off = 0, on = 1)*/
1060200db65SMax Filippov         s->leds = val;
1070200db65SMax Filippov         break;
1080200db65SMax Filippov 
1090200db65SMax Filippov     case 0x10: /*board reset*/
1100200db65SMax Filippov         if (val == 0xdead) {
111cf83f140SEric Blake             qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
1120200db65SMax Filippov         }
1130200db65SMax Filippov         break;
1140200db65SMax Filippov     }
1150200db65SMax Filippov }
1160200db65SMax Filippov 
117188ce01dSMax Filippov static const MemoryRegionOps xtfpga_fpga_ops = {
118188ce01dSMax Filippov     .read = xtfpga_fpga_read,
119188ce01dSMax Filippov     .write = xtfpga_fpga_write,
1200200db65SMax Filippov     .endianness = DEVICE_NATIVE_ENDIAN,
1210200db65SMax Filippov };
1220200db65SMax Filippov 
123188ce01dSMax Filippov static XtfpgaFpgaState *xtfpga_fpga_init(MemoryRegion *address_space,
124fff7bf14SMax Filippov                                          hwaddr base, uint32_t freq)
1250200db65SMax Filippov {
126188ce01dSMax Filippov     XtfpgaFpgaState *s = g_malloc(sizeof(XtfpgaFpgaState));
1270200db65SMax Filippov 
128188ce01dSMax Filippov     memory_region_init_io(&s->iomem, NULL, &xtfpga_fpga_ops, s,
129188ce01dSMax Filippov                           "xtfpga.fpga", 0x10000);
1300200db65SMax Filippov     memory_region_add_subregion(address_space, base, &s->iomem);
131fff7bf14SMax Filippov     s->freq = freq;
132188ce01dSMax Filippov     xtfpga_fpga_reset(s);
133188ce01dSMax Filippov     qemu_register_reset(xtfpga_fpga_reset, s);
1340200db65SMax Filippov     return s;
1350200db65SMax Filippov }
1360200db65SMax Filippov 
137188ce01dSMax Filippov static void xtfpga_net_init(MemoryRegion *address_space,
138a8170e5eSAvi Kivity         hwaddr base,
139a8170e5eSAvi Kivity         hwaddr descriptors,
140a8170e5eSAvi Kivity         hwaddr buffers,
1410200db65SMax Filippov         qemu_irq irq, NICInfo *nd)
1420200db65SMax Filippov {
1430200db65SMax Filippov     DeviceState *dev;
1440200db65SMax Filippov     SysBusDevice *s;
1450200db65SMax Filippov     MemoryRegion *ram;
1460200db65SMax Filippov 
1470200db65SMax Filippov     dev = qdev_create(NULL, "open_eth");
1480200db65SMax Filippov     qdev_set_nic_properties(dev, nd);
1490200db65SMax Filippov     qdev_init_nofail(dev);
1500200db65SMax Filippov 
1511356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
1520200db65SMax Filippov     sysbus_connect_irq(s, 0, irq);
1530200db65SMax Filippov     memory_region_add_subregion(address_space, base,
1540200db65SMax Filippov             sysbus_mmio_get_region(s, 0));
1550200db65SMax Filippov     memory_region_add_subregion(address_space, descriptors,
1560200db65SMax Filippov             sysbus_mmio_get_region(s, 1));
1570200db65SMax Filippov 
1580200db65SMax Filippov     ram = g_malloc(sizeof(*ram));
159b941329dSPhilippe Mathieu-Daudé     memory_region_init_ram_nomigrate(ram, OBJECT(s), "open_eth.ram", 16 * KiB,
160f8ed85acSMarkus Armbruster                            &error_fatal);
161c5705a77SAvi Kivity     vmstate_register_ram_global(ram);
1620200db65SMax Filippov     memory_region_add_subregion(address_space, buffers, ram);
1630200db65SMax Filippov }
1640200db65SMax Filippov 
16568931a40SMax Filippov static pflash_t *xtfpga_flash_init(MemoryRegion *address_space,
166188ce01dSMax Filippov                                    const XtfpgaBoardDesc *board,
16768931a40SMax Filippov                                    DriveInfo *dinfo, int be)
16868931a40SMax Filippov {
16968931a40SMax Filippov     SysBusDevice *s;
17068931a40SMax Filippov     DeviceState *dev = qdev_create(NULL, "cfi.pflash01");
17168931a40SMax Filippov 
17268931a40SMax Filippov     qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo),
17368931a40SMax Filippov                         &error_abort);
17468931a40SMax Filippov     qdev_prop_set_uint32(dev, "num-blocks",
175740ad9f7SMax Filippov                          board->flash->size / board->flash->sector_size);
176740ad9f7SMax Filippov     qdev_prop_set_uint64(dev, "sector-length", board->flash->sector_size);
177f9a555e4SMax Filippov     qdev_prop_set_uint8(dev, "width", 2);
17868931a40SMax Filippov     qdev_prop_set_bit(dev, "big-endian", be);
179188ce01dSMax Filippov     qdev_prop_set_string(dev, "name", "xtfpga.io.flash");
18068931a40SMax Filippov     qdev_init_nofail(dev);
18168931a40SMax Filippov     s = SYS_BUS_DEVICE(dev);
182740ad9f7SMax Filippov     memory_region_add_subregion(address_space, board->flash->base,
18368931a40SMax Filippov                                 sysbus_mmio_get_region(s, 0));
18468931a40SMax Filippov     return OBJECT_CHECK(pflash_t, (dev), "cfi.pflash01");
18568931a40SMax Filippov }
18668931a40SMax Filippov 
18700b941e5SAndreas Färber static uint64_t translate_phys_addr(void *opaque, uint64_t addr)
1880200db65SMax Filippov {
18900b941e5SAndreas Färber     XtensaCPU *cpu = opaque;
19000b941e5SAndreas Färber 
19100b941e5SAndreas Färber     return cpu_get_phys_page_debug(CPU(cpu), addr);
1920200db65SMax Filippov }
1930200db65SMax Filippov 
194188ce01dSMax Filippov static void xtfpga_reset(void *opaque)
1950200db65SMax Filippov {
196eded1267SAndreas Färber     XtensaCPU *cpu = opaque;
1971bba0dc9SAndreas Färber 
198eded1267SAndreas Färber     cpu_reset(CPU(cpu));
1990200db65SMax Filippov }
2000200db65SMax Filippov 
201188ce01dSMax Filippov static uint64_t xtfpga_io_read(void *opaque, hwaddr addr,
2028bb3b575SMax Filippov         unsigned size)
2038bb3b575SMax Filippov {
2048bb3b575SMax Filippov     return 0;
2058bb3b575SMax Filippov }
2068bb3b575SMax Filippov 
207188ce01dSMax Filippov static void xtfpga_io_write(void *opaque, hwaddr addr,
2088bb3b575SMax Filippov         uint64_t val, unsigned size)
2098bb3b575SMax Filippov {
2108bb3b575SMax Filippov }
2118bb3b575SMax Filippov 
212188ce01dSMax Filippov static const MemoryRegionOps xtfpga_io_ops = {
213188ce01dSMax Filippov     .read = xtfpga_io_read,
214188ce01dSMax Filippov     .write = xtfpga_io_write,
2158bb3b575SMax Filippov     .endianness = DEVICE_NATIVE_ENDIAN,
2168bb3b575SMax Filippov };
2178bb3b575SMax Filippov 
218188ce01dSMax Filippov static void xtfpga_init(const XtfpgaBoardDesc *board, MachineState *machine)
2190200db65SMax Filippov {
2200200db65SMax Filippov #ifdef TARGET_WORDS_BIGENDIAN
2210200db65SMax Filippov     int be = 1;
2220200db65SMax Filippov #else
2230200db65SMax Filippov     int be = 0;
2240200db65SMax Filippov #endif
2250200db65SMax Filippov     MemoryRegion *system_memory = get_system_memory();
226adbb0f75SAndreas Färber     XtensaCPU *cpu = NULL;
2275bfcb36eSAndreas Färber     CPUXtensaState *env = NULL;
228e53fa62cSMax Filippov     MemoryRegion *system_io;
2291acd90bfSMax Filippov     XtensaMxPic *mx_pic = NULL;
23066f03d7eSMax Filippov     qemu_irq *extints;
23182b25dc8SMax Filippov     DriveInfo *dinfo;
23282b25dc8SMax Filippov     pflash_t *flash = NULL;
23337b259d0SMax Filippov     QemuOpts *machine_opts = qemu_get_machine_opts();
23437b259d0SMax Filippov     const char *kernel_filename = qemu_opt_get(machine_opts, "kernel");
23537b259d0SMax Filippov     const char *kernel_cmdline = qemu_opt_get(machine_opts, "append");
236996dfe98SMax Filippov     const char *dtb_filename = qemu_opt_get(machine_opts, "dtb");
237f55b32e7SMax Filippov     const char *initrd_filename = qemu_opt_get(machine_opts, "initrd");
238b941329dSPhilippe Mathieu-Daudé     const unsigned system_io_size = 224 * MiB;
239fff7bf14SMax Filippov     uint32_t freq = 10000000;
2400200db65SMax Filippov     int n;
2410200db65SMax Filippov 
2421acd90bfSMax Filippov     if (smp_cpus > 1) {
2431acd90bfSMax Filippov         mx_pic = xtensa_mx_pic_init(31);
2441acd90bfSMax Filippov         qemu_register_reset(xtensa_mx_pic_reset, mx_pic);
2451acd90bfSMax Filippov     }
2460200db65SMax Filippov     for (n = 0; n < smp_cpus; n++) {
247288a3f2eSMax Filippov         CPUXtensaState *cenv = NULL;
248adbb0f75SAndreas Färber 
249288a3f2eSMax Filippov         cpu = XTENSA_CPU(cpu_create(machine->cpu_type));
250288a3f2eSMax Filippov         cenv = &cpu->env;
251288a3f2eSMax Filippov         if (!env) {
252288a3f2eSMax Filippov             env = cenv;
253fff7bf14SMax Filippov             freq = env->config->clock_freq_khz * 1000;
254288a3f2eSMax Filippov         }
255288a3f2eSMax Filippov 
2561acd90bfSMax Filippov         if (mx_pic) {
2571acd90bfSMax Filippov             MemoryRegion *mx_eri;
2581acd90bfSMax Filippov 
2591acd90bfSMax Filippov             mx_eri = xtensa_mx_pic_register_cpu(mx_pic,
2601acd90bfSMax Filippov                                                 xtensa_get_extints(cenv),
2611acd90bfSMax Filippov                                                 xtensa_get_runstall(cenv));
2621acd90bfSMax Filippov             memory_region_add_subregion(xtensa_get_er_region(cenv),
2631acd90bfSMax Filippov                                         0, mx_eri);
2641acd90bfSMax Filippov         }
265288a3f2eSMax Filippov         cenv->sregs[PRID] = n;
2661acd90bfSMax Filippov         xtensa_select_static_vectors(cenv, n != 0);
267188ce01dSMax Filippov         qemu_register_reset(xtfpga_reset, cpu);
2680200db65SMax Filippov         /* Need MMU initialized prior to ELF loading,
2690200db65SMax Filippov          * so that ELF gets loaded into virtual addresses
2700200db65SMax Filippov          */
271adbb0f75SAndreas Färber         cpu_reset(CPU(cpu));
2720200db65SMax Filippov     }
2731acd90bfSMax Filippov     if (smp_cpus > 1) {
2741acd90bfSMax Filippov         extints = xtensa_mx_pic_get_extints(mx_pic);
2751acd90bfSMax Filippov     } else {
27666f03d7eSMax Filippov         extints = xtensa_get_extints(env);
2771acd90bfSMax Filippov     }
2780200db65SMax Filippov 
279e53fa62cSMax Filippov     if (env) {
280e53fa62cSMax Filippov         XtensaMemory sysram = env->config->sysram;
281e53fa62cSMax Filippov 
282e53fa62cSMax Filippov         sysram.location[0].size = machine->ram_size;
283e53fa62cSMax Filippov         xtensa_create_memory_regions(&env->config->instrom, "xtensa.instrom",
284e53fa62cSMax Filippov                                      system_memory);
285e53fa62cSMax Filippov         xtensa_create_memory_regions(&env->config->instram, "xtensa.instram",
286e53fa62cSMax Filippov                                      system_memory);
287e53fa62cSMax Filippov         xtensa_create_memory_regions(&env->config->datarom, "xtensa.datarom",
288e53fa62cSMax Filippov                                      system_memory);
289e53fa62cSMax Filippov         xtensa_create_memory_regions(&env->config->dataram, "xtensa.dataram",
290e53fa62cSMax Filippov                                      system_memory);
291e53fa62cSMax Filippov         xtensa_create_memory_regions(&sysram, "xtensa.sysram",
292e53fa62cSMax Filippov                                      system_memory);
293e53fa62cSMax Filippov     }
2940200db65SMax Filippov 
2950200db65SMax Filippov     system_io = g_malloc(sizeof(*system_io));
296188ce01dSMax Filippov     memory_region_init_io(system_io, NULL, &xtfpga_io_ops, NULL, "xtfpga.io",
29785e2d8d5SMax Filippov                           system_io_size);
29885e2d8d5SMax Filippov     memory_region_add_subregion(system_memory, board->io[0], system_io);
29985e2d8d5SMax Filippov     if (board->io[1]) {
30085e2d8d5SMax Filippov         MemoryRegion *io = g_malloc(sizeof(*io));
30185e2d8d5SMax Filippov 
30285e2d8d5SMax Filippov         memory_region_init_alias(io, NULL, "xtfpga.io.cached",
30385e2d8d5SMax Filippov                                  system_io, 0, system_io_size);
30485e2d8d5SMax Filippov         memory_region_add_subregion(system_memory, board->io[1], io);
30585e2d8d5SMax Filippov     }
306fff7bf14SMax Filippov     xtfpga_fpga_init(system_io, 0x0d020000, freq);
307a005d073SStefan Hajnoczi     if (nd_table[0].used) {
308188ce01dSMax Filippov         xtfpga_net_init(system_io, 0x0d030000, 0x0d030400, 0x0d800000,
30966f03d7eSMax Filippov                         extints[1], nd_table);
3100200db65SMax Filippov     }
3110200db65SMax Filippov 
31266f03d7eSMax Filippov     serial_mm_init(system_io, 0x0d050020, 2, extints[0],
3139bca0edbSPeter Maydell                    115200, serial_hd(0), DEVICE_NATIVE_ENDIAN);
3140200db65SMax Filippov 
31582b25dc8SMax Filippov     dinfo = drive_get(IF_PFLASH, 0, 0);
31682b25dc8SMax Filippov     if (dinfo) {
31768931a40SMax Filippov         flash = xtfpga_flash_init(system_io, board, dinfo, be);
31882b25dc8SMax Filippov     }
31982b25dc8SMax Filippov 
32082b25dc8SMax Filippov     /* Use presence of kernel file name as 'boot from SRAM' switch. */
3210200db65SMax Filippov     if (kernel_filename) {
322364d4802SMax Filippov         uint32_t entry_point = env->pc;
323b6edea8bSMax Filippov         size_t bp_size = 3 * get_tag_size(0); /* first/last and memory tags */
324e53fa62cSMax Filippov         uint32_t tagptr = env->config->sysrom.location[0].addr +
325e53fa62cSMax Filippov             board->sram_size;
326a9a28591SMax Filippov         uint32_t cur_tagptr;
327b6edea8bSMax Filippov         BpMemInfo memory_location = {
328b6edea8bSMax Filippov             .type = tswap32(MEMORY_TYPE_CONVENTIONAL),
329e53fa62cSMax Filippov             .start = tswap32(env->config->sysram.location[0].addr),
330e53fa62cSMax Filippov             .end = tswap32(env->config->sysram.location[0].addr +
331e53fa62cSMax Filippov                            machine->ram_size),
332b6edea8bSMax Filippov         };
333996dfe98SMax Filippov         uint32_t lowmem_end = machine->ram_size < 0x08000000 ?
334996dfe98SMax Filippov             machine->ram_size : 0x08000000;
335996dfe98SMax Filippov         uint32_t cur_lowmem = QEMU_ALIGN_UP(lowmem_end / 2, 4096);
336a9a28591SMax Filippov 
337e53fa62cSMax Filippov         lowmem_end += env->config->sysram.location[0].addr;
338e53fa62cSMax Filippov         cur_lowmem += env->config->sysram.location[0].addr;
339e53fa62cSMax Filippov 
340e53fa62cSMax Filippov         xtensa_create_memory_regions(&env->config->sysrom, "xtensa.sysrom",
341e53fa62cSMax Filippov                                      system_memory);
342292627bbSMax Filippov 
343292627bbSMax Filippov         if (kernel_cmdline) {
344a9a28591SMax Filippov             bp_size += get_tag_size(strlen(kernel_cmdline) + 1);
345a9a28591SMax Filippov         }
346996dfe98SMax Filippov         if (dtb_filename) {
347996dfe98SMax Filippov             bp_size += get_tag_size(sizeof(uint32_t));
348996dfe98SMax Filippov         }
349f55b32e7SMax Filippov         if (initrd_filename) {
350f55b32e7SMax Filippov             bp_size += get_tag_size(sizeof(BpMemInfo));
351f55b32e7SMax Filippov         }
352292627bbSMax Filippov 
353a9a28591SMax Filippov         /* Put kernel bootparameters to the end of that SRAM */
354a9a28591SMax Filippov         tagptr = (tagptr - bp_size) & ~0xff;
355a9a28591SMax Filippov         cur_tagptr = put_tag(tagptr, BP_TAG_FIRST, 0, NULL);
356b6edea8bSMax Filippov         cur_tagptr = put_tag(cur_tagptr, BP_TAG_MEMORY,
357b6edea8bSMax Filippov                              sizeof(memory_location), &memory_location);
358a9a28591SMax Filippov 
359a9a28591SMax Filippov         if (kernel_cmdline) {
360a9a28591SMax Filippov             cur_tagptr = put_tag(cur_tagptr, BP_TAG_COMMAND_LINE,
361a9a28591SMax Filippov                                  strlen(kernel_cmdline) + 1, kernel_cmdline);
362a9a28591SMax Filippov         }
3630e80359eSMax Filippov #ifdef CONFIG_FDT
364996dfe98SMax Filippov         if (dtb_filename) {
365996dfe98SMax Filippov             int fdt_size;
366996dfe98SMax Filippov             void *fdt = load_device_tree(dtb_filename, &fdt_size);
367996dfe98SMax Filippov             uint32_t dtb_addr = tswap32(cur_lowmem);
368996dfe98SMax Filippov 
369996dfe98SMax Filippov             if (!fdt) {
370ebbb419aSGonglei                 error_report("could not load DTB '%s'", dtb_filename);
371996dfe98SMax Filippov                 exit(EXIT_FAILURE);
372996dfe98SMax Filippov             }
373996dfe98SMax Filippov 
374996dfe98SMax Filippov             cpu_physical_memory_write(cur_lowmem, fdt, fdt_size);
375996dfe98SMax Filippov             cur_tagptr = put_tag(cur_tagptr, BP_TAG_FDT,
376996dfe98SMax Filippov                                  sizeof(dtb_addr), &dtb_addr);
377b941329dSPhilippe Mathieu-Daudé             cur_lowmem = QEMU_ALIGN_UP(cur_lowmem + fdt_size, 4 * KiB);
378996dfe98SMax Filippov         }
3790e80359eSMax Filippov #else
3800e80359eSMax Filippov         if (dtb_filename) {
3810e80359eSMax Filippov             error_report("could not load DTB '%s': "
3820e80359eSMax Filippov                          "FDT support is not configured in QEMU",
3830e80359eSMax Filippov                          dtb_filename);
3840e80359eSMax Filippov             exit(EXIT_FAILURE);
3850e80359eSMax Filippov         }
3860e80359eSMax Filippov #endif
387f55b32e7SMax Filippov         if (initrd_filename) {
388f55b32e7SMax Filippov             BpMemInfo initrd_location = { 0 };
389f55b32e7SMax Filippov             int initrd_size = load_ramdisk(initrd_filename, cur_lowmem,
390f55b32e7SMax Filippov                                            lowmem_end - cur_lowmem);
391f55b32e7SMax Filippov 
392f55b32e7SMax Filippov             if (initrd_size < 0) {
393f55b32e7SMax Filippov                 initrd_size = load_image_targphys(initrd_filename,
394f55b32e7SMax Filippov                                                   cur_lowmem,
395f55b32e7SMax Filippov                                                   lowmem_end - cur_lowmem);
396f55b32e7SMax Filippov             }
397f55b32e7SMax Filippov             if (initrd_size < 0) {
398ebbb419aSGonglei                 error_report("could not load initrd '%s'", initrd_filename);
399f55b32e7SMax Filippov                 exit(EXIT_FAILURE);
400f55b32e7SMax Filippov             }
401f55b32e7SMax Filippov             initrd_location.start = tswap32(cur_lowmem);
402f55b32e7SMax Filippov             initrd_location.end = tswap32(cur_lowmem + initrd_size);
403f55b32e7SMax Filippov             cur_tagptr = put_tag(cur_tagptr, BP_TAG_INITRD,
404f55b32e7SMax Filippov                                  sizeof(initrd_location), &initrd_location);
405b941329dSPhilippe Mathieu-Daudé             cur_lowmem = QEMU_ALIGN_UP(cur_lowmem + initrd_size, 4 * KiB);
406f55b32e7SMax Filippov         }
407a9a28591SMax Filippov         cur_tagptr = put_tag(cur_tagptr, BP_TAG_LAST, 0, NULL);
408292627bbSMax Filippov         env->regs[2] = tagptr;
409292627bbSMax Filippov 
4100200db65SMax Filippov         uint64_t elf_entry;
4110200db65SMax Filippov         uint64_t elf_lowaddr;
41200b941e5SAndreas Färber         int success = load_elf(kernel_filename, translate_phys_addr, cpu,
4137ef295eaSPeter Crosthwaite                 &elf_entry, &elf_lowaddr, NULL, be, EM_XTENSA, 0, 0);
4140200db65SMax Filippov         if (success > 0) {
415364d4802SMax Filippov             entry_point = elf_entry;
416364d4802SMax Filippov         } else {
417364d4802SMax Filippov             hwaddr ep;
418364d4802SMax Filippov             int is_linux;
41925bda50aSMax Filippov             success = load_uimage(kernel_filename, &ep, NULL, &is_linux,
4206d2e4530SMax Filippov                                   translate_phys_addr, cpu);
421364d4802SMax Filippov             if (success > 0 && is_linux) {
422364d4802SMax Filippov                 entry_point = ep;
423364d4802SMax Filippov             } else {
424ebbb419aSGonglei                 error_report("could not load kernel '%s'",
425364d4802SMax Filippov                              kernel_filename);
426364d4802SMax Filippov                 exit(EXIT_FAILURE);
427364d4802SMax Filippov             }
428364d4802SMax Filippov         }
429364d4802SMax Filippov         if (entry_point != env->pc) {
430339ef8fbSMax Filippov             uint8_t boot[] = {
431364d4802SMax Filippov #ifdef TARGET_WORDS_BIGENDIAN
432339ef8fbSMax Filippov                 0x60, 0x00, 0x08,       /* j    1f */
433339ef8fbSMax Filippov                 0x00,                   /* .literal_position */
434339ef8fbSMax Filippov                 0x00, 0x00, 0x00, 0x00, /* .literal entry_pc */
435339ef8fbSMax Filippov                 0x00, 0x00, 0x00, 0x00, /* .literal entry_a2 */
436339ef8fbSMax Filippov                                         /* 1: */
437339ef8fbSMax Filippov                 0x10, 0xff, 0xfe,       /* l32r a0, entry_pc */
438339ef8fbSMax Filippov                 0x12, 0xff, 0xfe,       /* l32r a2, entry_a2 */
439339ef8fbSMax Filippov                 0x0a, 0x00, 0x00,       /* jx   a0 */
440364d4802SMax Filippov #else
441339ef8fbSMax Filippov                 0x06, 0x02, 0x00,       /* j    1f */
442339ef8fbSMax Filippov                 0x00,                   /* .literal_position */
443339ef8fbSMax Filippov                 0x00, 0x00, 0x00, 0x00, /* .literal entry_pc */
444339ef8fbSMax Filippov                 0x00, 0x00, 0x00, 0x00, /* .literal entry_a2 */
445339ef8fbSMax Filippov                                         /* 1: */
446339ef8fbSMax Filippov                 0x01, 0xfe, 0xff,       /* l32r a0, entry_pc */
447339ef8fbSMax Filippov                 0x21, 0xfe, 0xff,       /* l32r a2, entry_a2 */
448339ef8fbSMax Filippov                 0xa0, 0x00, 0x00,       /* jx   a0 */
449364d4802SMax Filippov #endif
450364d4802SMax Filippov             };
451339ef8fbSMax Filippov             uint32_t entry_pc = tswap32(entry_point);
452339ef8fbSMax Filippov             uint32_t entry_a2 = tswap32(tagptr);
453339ef8fbSMax Filippov 
454339ef8fbSMax Filippov             memcpy(boot + 4, &entry_pc, sizeof(entry_pc));
455339ef8fbSMax Filippov             memcpy(boot + 8, &entry_a2, sizeof(entry_a2));
456339ef8fbSMax Filippov             cpu_physical_memory_write(env->pc, boot, sizeof(boot));
4570200db65SMax Filippov         }
45882b25dc8SMax Filippov     } else {
45982b25dc8SMax Filippov         if (flash) {
46082b25dc8SMax Filippov             MemoryRegion *flash_mr = pflash_cfi01_get_memory(flash);
46182b25dc8SMax Filippov             MemoryRegion *flash_io = g_malloc(sizeof(*flash_io));
462e53fa62cSMax Filippov             uint32_t size = env->config->sysrom.location[0].size;
463e53fa62cSMax Filippov 
464740ad9f7SMax Filippov             if (board->flash->size - board->flash->boot_base < size) {
465740ad9f7SMax Filippov                 size = board->flash->size - board->flash->boot_base;
466e53fa62cSMax Filippov             }
46782b25dc8SMax Filippov 
468188ce01dSMax Filippov             memory_region_init_alias(flash_io, NULL, "xtfpga.flash",
469740ad9f7SMax Filippov                                      flash_mr, board->flash->boot_base, size);
470e53fa62cSMax Filippov             memory_region_add_subregion(system_memory,
471e53fa62cSMax Filippov                                         env->config->sysrom.location[0].addr,
47282b25dc8SMax Filippov                                         flash_io);
473e53fa62cSMax Filippov         } else {
474e53fa62cSMax Filippov             xtensa_create_memory_regions(&env->config->sysrom, "xtensa.sysrom",
475e53fa62cSMax Filippov                                          system_memory);
47682b25dc8SMax Filippov         }
4770200db65SMax Filippov     }
4780200db65SMax Filippov }
4790200db65SMax Filippov 
48059b5e9bbSMax Filippov #define XTFPGA_MMU_RESERVED_MEMORY_SIZE (128 * MiB)
48159b5e9bbSMax Filippov 
48285e2d8d5SMax Filippov static const hwaddr xtfpga_mmu_io[2] = {
48385e2d8d5SMax Filippov     0xf0000000,
48485e2d8d5SMax Filippov };
48585e2d8d5SMax Filippov 
48685e2d8d5SMax Filippov static const hwaddr xtfpga_nommu_io[2] = {
48785e2d8d5SMax Filippov     0x90000000,
48885e2d8d5SMax Filippov     0x70000000,
48985e2d8d5SMax Filippov };
49085e2d8d5SMax Filippov 
491740ad9f7SMax Filippov static const XtfpgaFlashDesc lx60_flash = {
492740ad9f7SMax Filippov     .base = 0x08000000,
493740ad9f7SMax Filippov     .size = 0x00400000,
494740ad9f7SMax Filippov     .sector_size = 0x10000,
495740ad9f7SMax Filippov };
496740ad9f7SMax Filippov 
497188ce01dSMax Filippov static void xtfpga_lx60_init(MachineState *machine)
4980200db65SMax Filippov {
499188ce01dSMax Filippov     static const XtfpgaBoardDesc lx60_board = {
500740ad9f7SMax Filippov         .flash = &lx60_flash,
50182b25dc8SMax Filippov         .sram_size = 0x20000,
50285e2d8d5SMax Filippov         .io = xtfpga_mmu_io,
50385e2d8d5SMax Filippov     };
50485e2d8d5SMax Filippov     xtfpga_init(&lx60_board, machine);
50585e2d8d5SMax Filippov }
50685e2d8d5SMax Filippov 
50785e2d8d5SMax Filippov static void xtfpga_lx60_nommu_init(MachineState *machine)
50885e2d8d5SMax Filippov {
50985e2d8d5SMax Filippov     static const XtfpgaBoardDesc lx60_board = {
51085e2d8d5SMax Filippov         .flash = &lx60_flash,
51185e2d8d5SMax Filippov         .sram_size = 0x20000,
51285e2d8d5SMax Filippov         .io = xtfpga_nommu_io,
51382b25dc8SMax Filippov     };
514188ce01dSMax Filippov     xtfpga_init(&lx60_board, machine);
5150200db65SMax Filippov }
51682b25dc8SMax Filippov 
517740ad9f7SMax Filippov static const XtfpgaFlashDesc lx200_flash = {
518740ad9f7SMax Filippov     .base = 0x08000000,
519740ad9f7SMax Filippov     .size = 0x01000000,
520740ad9f7SMax Filippov     .sector_size = 0x20000,
521740ad9f7SMax Filippov };
522740ad9f7SMax Filippov 
523188ce01dSMax Filippov static void xtfpga_lx200_init(MachineState *machine)
52482b25dc8SMax Filippov {
525188ce01dSMax Filippov     static const XtfpgaBoardDesc lx200_board = {
526740ad9f7SMax Filippov         .flash = &lx200_flash,
52782b25dc8SMax Filippov         .sram_size = 0x2000000,
52885e2d8d5SMax Filippov         .io = xtfpga_mmu_io,
52985e2d8d5SMax Filippov     };
53085e2d8d5SMax Filippov     xtfpga_init(&lx200_board, machine);
53185e2d8d5SMax Filippov }
53285e2d8d5SMax Filippov 
53385e2d8d5SMax Filippov static void xtfpga_lx200_nommu_init(MachineState *machine)
53485e2d8d5SMax Filippov {
53585e2d8d5SMax Filippov     static const XtfpgaBoardDesc lx200_board = {
53685e2d8d5SMax Filippov         .flash = &lx200_flash,
53785e2d8d5SMax Filippov         .sram_size = 0x2000000,
53885e2d8d5SMax Filippov         .io = xtfpga_nommu_io,
53982b25dc8SMax Filippov     };
540188ce01dSMax Filippov     xtfpga_init(&lx200_board, machine);
5410200db65SMax Filippov }
5420200db65SMax Filippov 
543740ad9f7SMax Filippov static const XtfpgaFlashDesc ml605_flash = {
544740ad9f7SMax Filippov     .base = 0x08000000,
545740ad9f7SMax Filippov     .size = 0x01000000,
546740ad9f7SMax Filippov     .sector_size = 0x20000,
547740ad9f7SMax Filippov };
548740ad9f7SMax Filippov 
549188ce01dSMax Filippov static void xtfpga_ml605_init(MachineState *machine)
550e0db904dSMax Filippov {
551188ce01dSMax Filippov     static const XtfpgaBoardDesc ml605_board = {
552740ad9f7SMax Filippov         .flash = &ml605_flash,
553e0db904dSMax Filippov         .sram_size = 0x2000000,
55485e2d8d5SMax Filippov         .io = xtfpga_mmu_io,
55585e2d8d5SMax Filippov     };
55685e2d8d5SMax Filippov     xtfpga_init(&ml605_board, machine);
55785e2d8d5SMax Filippov }
55885e2d8d5SMax Filippov 
55985e2d8d5SMax Filippov static void xtfpga_ml605_nommu_init(MachineState *machine)
56085e2d8d5SMax Filippov {
56185e2d8d5SMax Filippov     static const XtfpgaBoardDesc ml605_board = {
56285e2d8d5SMax Filippov         .flash = &ml605_flash,
56385e2d8d5SMax Filippov         .sram_size = 0x2000000,
56485e2d8d5SMax Filippov         .io = xtfpga_nommu_io,
565e0db904dSMax Filippov     };
566188ce01dSMax Filippov     xtfpga_init(&ml605_board, machine);
567e0db904dSMax Filippov }
568e0db904dSMax Filippov 
569740ad9f7SMax Filippov static const XtfpgaFlashDesc kc705_flash = {
570740ad9f7SMax Filippov     .base = 0x00000000,
571740ad9f7SMax Filippov     .size = 0x08000000,
572740ad9f7SMax Filippov     .boot_base = 0x06000000,
573740ad9f7SMax Filippov     .sector_size = 0x20000,
574740ad9f7SMax Filippov };
575740ad9f7SMax Filippov 
576188ce01dSMax Filippov static void xtfpga_kc705_init(MachineState *machine)
577e0db904dSMax Filippov {
578188ce01dSMax Filippov     static const XtfpgaBoardDesc kc705_board = {
579740ad9f7SMax Filippov         .flash = &kc705_flash,
580e0db904dSMax Filippov         .sram_size = 0x2000000,
58185e2d8d5SMax Filippov         .io = xtfpga_mmu_io,
58285e2d8d5SMax Filippov     };
58385e2d8d5SMax Filippov     xtfpga_init(&kc705_board, machine);
58485e2d8d5SMax Filippov }
58585e2d8d5SMax Filippov 
58685e2d8d5SMax Filippov static void xtfpga_kc705_nommu_init(MachineState *machine)
58785e2d8d5SMax Filippov {
58885e2d8d5SMax Filippov     static const XtfpgaBoardDesc kc705_board = {
58985e2d8d5SMax Filippov         .flash = &kc705_flash,
59085e2d8d5SMax Filippov         .sram_size = 0x2000000,
59185e2d8d5SMax Filippov         .io = xtfpga_nommu_io,
592e0db904dSMax Filippov     };
593188ce01dSMax Filippov     xtfpga_init(&kc705_board, machine);
594e0db904dSMax Filippov }
595e0db904dSMax Filippov 
596188ce01dSMax Filippov static void xtfpga_lx60_class_init(ObjectClass *oc, void *data)
5970200db65SMax Filippov {
5988a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
5998a661aeaSAndreas Färber 
600e264d29dSEduardo Habkost     mc->desc = "lx60 EVB (" XTENSA_DEFAULT_CPU_MODEL ")";
601188ce01dSMax Filippov     mc->init = xtfpga_lx60_init;
602*174e09b7SMax Filippov     mc->max_cpus = 32;
603f83eb10dSIgor Mammedov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE;
60459b5e9bbSMax Filippov     mc->default_ram_size = 64 * MiB;
6050200db65SMax Filippov }
6060200db65SMax Filippov 
607188ce01dSMax Filippov static const TypeInfo xtfpga_lx60_type = {
6088a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("lx60"),
6098a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
610188ce01dSMax Filippov     .class_init = xtfpga_lx60_class_init,
6118a661aeaSAndreas Färber };
612e264d29dSEduardo Habkost 
61385e2d8d5SMax Filippov static void xtfpga_lx60_nommu_class_init(ObjectClass *oc, void *data)
61485e2d8d5SMax Filippov {
61585e2d8d5SMax Filippov     MachineClass *mc = MACHINE_CLASS(oc);
61685e2d8d5SMax Filippov 
617a3c5e49dSMax Filippov     mc->desc = "lx60 noMMU EVB (" XTENSA_DEFAULT_CPU_NOMMU_MODEL ")";
61885e2d8d5SMax Filippov     mc->init = xtfpga_lx60_nommu_init;
619*174e09b7SMax Filippov     mc->max_cpus = 32;
620a3c5e49dSMax Filippov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_NOMMU_TYPE;
62159b5e9bbSMax Filippov     mc->default_ram_size = 64 * MiB;
62285e2d8d5SMax Filippov }
62385e2d8d5SMax Filippov 
62485e2d8d5SMax Filippov static const TypeInfo xtfpga_lx60_nommu_type = {
62585e2d8d5SMax Filippov     .name = MACHINE_TYPE_NAME("lx60-nommu"),
62685e2d8d5SMax Filippov     .parent = TYPE_MACHINE,
62785e2d8d5SMax Filippov     .class_init = xtfpga_lx60_nommu_class_init,
62885e2d8d5SMax Filippov };
62985e2d8d5SMax Filippov 
630188ce01dSMax Filippov static void xtfpga_lx200_class_init(ObjectClass *oc, void *data)
631e264d29dSEduardo Habkost {
6328a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
6338a661aeaSAndreas Färber 
634e264d29dSEduardo Habkost     mc->desc = "lx200 EVB (" XTENSA_DEFAULT_CPU_MODEL ")";
635188ce01dSMax Filippov     mc->init = xtfpga_lx200_init;
636*174e09b7SMax Filippov     mc->max_cpus = 32;
637f83eb10dSIgor Mammedov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE;
63859b5e9bbSMax Filippov     mc->default_ram_size = 96 * MiB;
639e264d29dSEduardo Habkost }
640e264d29dSEduardo Habkost 
641188ce01dSMax Filippov static const TypeInfo xtfpga_lx200_type = {
6428a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("lx200"),
6438a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
644188ce01dSMax Filippov     .class_init = xtfpga_lx200_class_init,
6458a661aeaSAndreas Färber };
646e264d29dSEduardo Habkost 
64785e2d8d5SMax Filippov static void xtfpga_lx200_nommu_class_init(ObjectClass *oc, void *data)
64885e2d8d5SMax Filippov {
64985e2d8d5SMax Filippov     MachineClass *mc = MACHINE_CLASS(oc);
65085e2d8d5SMax Filippov 
651a3c5e49dSMax Filippov     mc->desc = "lx200 noMMU EVB (" XTENSA_DEFAULT_CPU_NOMMU_MODEL ")";
65285e2d8d5SMax Filippov     mc->init = xtfpga_lx200_nommu_init;
653*174e09b7SMax Filippov     mc->max_cpus = 32;
654a3c5e49dSMax Filippov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_NOMMU_TYPE;
65559b5e9bbSMax Filippov     mc->default_ram_size = 96 * MiB;
65685e2d8d5SMax Filippov }
65785e2d8d5SMax Filippov 
65885e2d8d5SMax Filippov static const TypeInfo xtfpga_lx200_nommu_type = {
65985e2d8d5SMax Filippov     .name = MACHINE_TYPE_NAME("lx200-nommu"),
66085e2d8d5SMax Filippov     .parent = TYPE_MACHINE,
66185e2d8d5SMax Filippov     .class_init = xtfpga_lx200_nommu_class_init,
66285e2d8d5SMax Filippov };
66385e2d8d5SMax Filippov 
664188ce01dSMax Filippov static void xtfpga_ml605_class_init(ObjectClass *oc, void *data)
665e264d29dSEduardo Habkost {
6668a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
6678a661aeaSAndreas Färber 
668e264d29dSEduardo Habkost     mc->desc = "ml605 EVB (" XTENSA_DEFAULT_CPU_MODEL ")";
669188ce01dSMax Filippov     mc->init = xtfpga_ml605_init;
670*174e09b7SMax Filippov     mc->max_cpus = 32;
671f83eb10dSIgor Mammedov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE;
67259b5e9bbSMax Filippov     mc->default_ram_size = 512 * MiB - XTFPGA_MMU_RESERVED_MEMORY_SIZE;
673e264d29dSEduardo Habkost }
674e264d29dSEduardo Habkost 
675188ce01dSMax Filippov static const TypeInfo xtfpga_ml605_type = {
6768a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("ml605"),
6778a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
678188ce01dSMax Filippov     .class_init = xtfpga_ml605_class_init,
6798a661aeaSAndreas Färber };
680e264d29dSEduardo Habkost 
68185e2d8d5SMax Filippov static void xtfpga_ml605_nommu_class_init(ObjectClass *oc, void *data)
68285e2d8d5SMax Filippov {
68385e2d8d5SMax Filippov     MachineClass *mc = MACHINE_CLASS(oc);
68485e2d8d5SMax Filippov 
685a3c5e49dSMax Filippov     mc->desc = "ml605 noMMU EVB (" XTENSA_DEFAULT_CPU_NOMMU_MODEL ")";
68685e2d8d5SMax Filippov     mc->init = xtfpga_ml605_nommu_init;
687*174e09b7SMax Filippov     mc->max_cpus = 32;
688a3c5e49dSMax Filippov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_NOMMU_TYPE;
68959b5e9bbSMax Filippov     mc->default_ram_size = 256 * MiB;
69085e2d8d5SMax Filippov }
69185e2d8d5SMax Filippov 
69285e2d8d5SMax Filippov static const TypeInfo xtfpga_ml605_nommu_type = {
69385e2d8d5SMax Filippov     .name = MACHINE_TYPE_NAME("ml605-nommu"),
69485e2d8d5SMax Filippov     .parent = TYPE_MACHINE,
69585e2d8d5SMax Filippov     .class_init = xtfpga_ml605_nommu_class_init,
69685e2d8d5SMax Filippov };
69785e2d8d5SMax Filippov 
698188ce01dSMax Filippov static void xtfpga_kc705_class_init(ObjectClass *oc, void *data)
699e264d29dSEduardo Habkost {
7008a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
7018a661aeaSAndreas Färber 
702e264d29dSEduardo Habkost     mc->desc = "kc705 EVB (" XTENSA_DEFAULT_CPU_MODEL ")";
703188ce01dSMax Filippov     mc->init = xtfpga_kc705_init;
704*174e09b7SMax Filippov     mc->max_cpus = 32;
705f83eb10dSIgor Mammedov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE;
70659b5e9bbSMax Filippov     mc->default_ram_size = 1 * GiB - XTFPGA_MMU_RESERVED_MEMORY_SIZE;
707e264d29dSEduardo Habkost }
708e264d29dSEduardo Habkost 
709188ce01dSMax Filippov static const TypeInfo xtfpga_kc705_type = {
7108a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("kc705"),
7118a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
712188ce01dSMax Filippov     .class_init = xtfpga_kc705_class_init,
7138a661aeaSAndreas Färber };
7148a661aeaSAndreas Färber 
71585e2d8d5SMax Filippov static void xtfpga_kc705_nommu_class_init(ObjectClass *oc, void *data)
71685e2d8d5SMax Filippov {
71785e2d8d5SMax Filippov     MachineClass *mc = MACHINE_CLASS(oc);
71885e2d8d5SMax Filippov 
719a3c5e49dSMax Filippov     mc->desc = "kc705 noMMU EVB (" XTENSA_DEFAULT_CPU_NOMMU_MODEL ")";
72085e2d8d5SMax Filippov     mc->init = xtfpga_kc705_nommu_init;
721*174e09b7SMax Filippov     mc->max_cpus = 32;
722a3c5e49dSMax Filippov     mc->default_cpu_type = XTENSA_DEFAULT_CPU_NOMMU_TYPE;
72359b5e9bbSMax Filippov     mc->default_ram_size = 256 * MiB;
72485e2d8d5SMax Filippov }
72585e2d8d5SMax Filippov 
72685e2d8d5SMax Filippov static const TypeInfo xtfpga_kc705_nommu_type = {
72785e2d8d5SMax Filippov     .name = MACHINE_TYPE_NAME("kc705-nommu"),
72885e2d8d5SMax Filippov     .parent = TYPE_MACHINE,
72985e2d8d5SMax Filippov     .class_init = xtfpga_kc705_nommu_class_init,
73085e2d8d5SMax Filippov };
73185e2d8d5SMax Filippov 
732188ce01dSMax Filippov static void xtfpga_machines_init(void)
7338a661aeaSAndreas Färber {
734188ce01dSMax Filippov     type_register_static(&xtfpga_lx60_type);
735188ce01dSMax Filippov     type_register_static(&xtfpga_lx200_type);
736188ce01dSMax Filippov     type_register_static(&xtfpga_ml605_type);
737188ce01dSMax Filippov     type_register_static(&xtfpga_kc705_type);
73885e2d8d5SMax Filippov     type_register_static(&xtfpga_lx60_nommu_type);
73985e2d8d5SMax Filippov     type_register_static(&xtfpga_lx200_nommu_type);
74085e2d8d5SMax Filippov     type_register_static(&xtfpga_ml605_nommu_type);
74185e2d8d5SMax Filippov     type_register_static(&xtfpga_kc705_nommu_type);
7428a661aeaSAndreas Färber }
7438a661aeaSAndreas Färber 
744188ce01dSMax Filippov type_init(xtfpga_machines_init)
745