147d05a86SMax Filippov /*
247d05a86SMax Filippov * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
347d05a86SMax Filippov * All rights reserved.
447d05a86SMax Filippov *
547d05a86SMax Filippov * Redistribution and use in source and binary forms, with or without
647d05a86SMax Filippov * modification, are permitted provided that the following conditions are met:
747d05a86SMax Filippov * * Redistributions of source code must retain the above copyright
847d05a86SMax Filippov * notice, this list of conditions and the following disclaimer.
947d05a86SMax Filippov * * Redistributions in binary form must reproduce the above copyright
1047d05a86SMax Filippov * notice, this list of conditions and the following disclaimer in the
1147d05a86SMax Filippov * documentation and/or other materials provided with the distribution.
1247d05a86SMax Filippov * * Neither the name of the Open Source and Linux Lab nor the
1347d05a86SMax Filippov * names of its contributors may be used to endorse or promote products
1447d05a86SMax Filippov * derived from this software without specific prior written permission.
1547d05a86SMax Filippov *
1647d05a86SMax Filippov * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
1747d05a86SMax Filippov * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1847d05a86SMax Filippov * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1947d05a86SMax Filippov * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
2047d05a86SMax Filippov * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
2147d05a86SMax Filippov * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
2247d05a86SMax Filippov * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
2347d05a86SMax Filippov * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
2447d05a86SMax Filippov * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
2547d05a86SMax Filippov * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
2647d05a86SMax Filippov */
2747d05a86SMax Filippov
2809aae23dSPeter Maydell #include "qemu/osdep.h"
29da34e65cSMarkus Armbruster #include "qapi/error.h"
3032cad1ffSPhilippe Mathieu-Daudé #include "system/reset.h"
3132cad1ffSPhilippe Mathieu-Daudé #include "system/system.h"
3283c9f4caSPaolo Bonzini #include "hw/boards.h"
3383c9f4caSPaolo Bonzini #include "hw/loader.h"
3447d05a86SMax Filippov #include "elf.h"
35*8be545baSRichard Henderson #include "system/memory.h"
368488ab02SMax Filippov #include "qemu/error-report.h"
37e53fa62cSMax Filippov #include "xtensa_memory.h"
38d9e8553bSMax Filippov #include "xtensa_sim.h"
39b68755c1SMax Filippov
translate_phys_addr(void * opaque,uint64_t addr)4000b941e5SAndreas Färber static uint64_t translate_phys_addr(void *opaque, uint64_t addr)
4147d05a86SMax Filippov {
4200b941e5SAndreas Färber XtensaCPU *cpu = opaque;
4300b941e5SAndreas Färber
4400b941e5SAndreas Färber return cpu_get_phys_page_debug(CPU(cpu), addr);
4547d05a86SMax Filippov }
4647d05a86SMax Filippov
sim_reset(void * opaque)4711e7bfd7SAndreas Färber static void sim_reset(void *opaque)
4847d05a86SMax Filippov {
4911e7bfd7SAndreas Färber XtensaCPU *cpu = opaque;
5011e7bfd7SAndreas Färber
5111e7bfd7SAndreas Färber cpu_reset(CPU(cpu));
5247d05a86SMax Filippov }
5347d05a86SMax Filippov
xtensa_sim_common_init(MachineState * machine)54d9e8553bSMax Filippov XtensaCPU *xtensa_sim_common_init(MachineState *machine)
5547d05a86SMax Filippov {
5606d26274SAndreas Färber XtensaCPU *cpu = NULL;
575bfcb36eSAndreas Färber CPUXtensaState *env = NULL;
583ef96221SMarcel Apfelbaum ram_addr_t ram_size = machine->ram_size;
5947d05a86SMax Filippov int n;
6047d05a86SMax Filippov
6133decbd2SLike Xu for (n = 0; n < machine->smp.cpus; n++) {
62d58eeae3SIgor Mammedov cpu = XTENSA_CPU(cpu_create(machine->cpu_type));
6306d26274SAndreas Färber env = &cpu->env;
6406d26274SAndreas Färber
6547d05a86SMax Filippov env->sregs[PRID] = n;
6611e7bfd7SAndreas Färber qemu_register_reset(sim_reset, cpu);
6747d05a86SMax Filippov /* Need MMU initialized prior to ELF loading,
6847d05a86SMax Filippov * so that ELF gets loaded into virtual addresses
6947d05a86SMax Filippov */
7011e7bfd7SAndreas Färber sim_reset(cpu);
7147d05a86SMax Filippov }
7247d05a86SMax Filippov
73b68755c1SMax Filippov if (env) {
74b68755c1SMax Filippov XtensaMemory sysram = env->config->sysram;
7547d05a86SMax Filippov
76b68755c1SMax Filippov sysram.location[0].size = ram_size;
77e53fa62cSMax Filippov xtensa_create_memory_regions(&env->config->instrom, "xtensa.instrom",
78e53fa62cSMax Filippov get_system_memory());
79e53fa62cSMax Filippov xtensa_create_memory_regions(&env->config->instram, "xtensa.instram",
80e53fa62cSMax Filippov get_system_memory());
81e53fa62cSMax Filippov xtensa_create_memory_regions(&env->config->datarom, "xtensa.datarom",
82e53fa62cSMax Filippov get_system_memory());
83e53fa62cSMax Filippov xtensa_create_memory_regions(&env->config->dataram, "xtensa.dataram",
84e53fa62cSMax Filippov get_system_memory());
85e53fa62cSMax Filippov xtensa_create_memory_regions(&env->config->sysrom, "xtensa.sysrom",
86e53fa62cSMax Filippov get_system_memory());
87e53fa62cSMax Filippov xtensa_create_memory_regions(&sysram, "xtensa.sysram",
88e53fa62cSMax Filippov get_system_memory());
89b68755c1SMax Filippov }
909bca0edbSPeter Maydell if (serial_hd(0)) {
919bca0edbSPeter Maydell xtensa_sim_open_console(serial_hd(0));
928128b3e0SMax Filippov }
93d9e8553bSMax Filippov return cpu;
94d9e8553bSMax Filippov }
95d9e8553bSMax Filippov
xtensa_sim_load_kernel(XtensaCPU * cpu,MachineState * machine)96d9e8553bSMax Filippov void xtensa_sim_load_kernel(XtensaCPU *cpu, MachineState *machine)
97d9e8553bSMax Filippov {
98d9e8553bSMax Filippov const char *kernel_filename = machine->kernel_filename;
99d9e8553bSMax Filippov
10047d05a86SMax Filippov if (kernel_filename) {
10147d05a86SMax Filippov uint64_t elf_entry;
102d9e8553bSMax Filippov int success = load_elf(kernel_filename, NULL, translate_phys_addr, cpu,
103adc1a4a2SPhilippe Mathieu-Daudé &elf_entry, NULL, NULL, NULL,
104adc1a4a2SPhilippe Mathieu-Daudé TARGET_BIG_ENDIAN ? ELFDATA2MSB : ELFDATA2LSB,
105d9e8553bSMax Filippov EM_XTENSA, 0, 0);
106d9e8553bSMax Filippov
10747d05a86SMax Filippov if (success > 0) {
108d9e8553bSMax Filippov cpu->env.pc = elf_entry;
10947d05a86SMax Filippov }
11047d05a86SMax Filippov }
11147d05a86SMax Filippov }
11247d05a86SMax Filippov
xtensa_sim_init(MachineState * machine)113d9e8553bSMax Filippov static void xtensa_sim_init(MachineState *machine)
114d9e8553bSMax Filippov {
115d9e8553bSMax Filippov XtensaCPU *cpu = xtensa_sim_common_init(machine);
116d9e8553bSMax Filippov
117d9e8553bSMax Filippov xtensa_sim_load_kernel(cpu, machine);
118d9e8553bSMax Filippov }
119d9e8553bSMax Filippov
xtensa_sim_machine_init(MachineClass * mc)120e264d29dSEduardo Habkost static void xtensa_sim_machine_init(MachineClass *mc)
12147d05a86SMax Filippov {
122e264d29dSEduardo Habkost mc->desc = "sim machine (" XTENSA_DEFAULT_CPU_MODEL ")";
123e264d29dSEduardo Habkost mc->is_default = true;
124e264d29dSEduardo Habkost mc->init = xtensa_sim_init;
125e264d29dSEduardo Habkost mc->max_cpus = 4;
1268128b3e0SMax Filippov mc->no_serial = 1;
127d58eeae3SIgor Mammedov mc->default_cpu_type = XTENSA_DEFAULT_CPU_TYPE;
12847d05a86SMax Filippov }
12947d05a86SMax Filippov
130e264d29dSEduardo Habkost DEFINE_MACHINE("sim", xtensa_sim_machine_init)
131