1854123bfSCédric Le Goater /* 2854123bfSCédric Le Goater * ASPEED Watchdog Controller 3854123bfSCédric Le Goater * 4854123bfSCédric Le Goater * Copyright (C) 2016-2017 IBM Corp. 5854123bfSCédric Le Goater * 6854123bfSCédric Le Goater * This code is licensed under the GPL version 2 or later. See the 7854123bfSCédric Le Goater * COPYING file in the top-level directory. 8854123bfSCédric Le Goater */ 9854123bfSCédric Le Goater 10854123bfSCédric Le Goater #include "qemu/osdep.h" 11f55d613bSAndrew Jeffery 12f55d613bSAndrew Jeffery #include "qapi/error.h" 13854123bfSCédric Le Goater #include "qemu/log.h" 140b8fa32fSMarkus Armbruster #include "qemu/module.h" 15854123bfSCédric Le Goater #include "qemu/timer.h" 16f55d613bSAndrew Jeffery #include "sysemu/watchdog.h" 17f55d613bSAndrew Jeffery #include "hw/misc/aspeed_scu.h" 18a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 19f55d613bSAndrew Jeffery #include "hw/sysbus.h" 20854123bfSCédric Le Goater #include "hw/watchdog/wdt_aspeed.h" 21d6454270SMarkus Armbruster #include "migration/vmstate.h" 22*a8eb9a43SCédric Le Goater #include "trace.h" 23854123bfSCédric Le Goater 24854123bfSCédric Le Goater #define WDT_STATUS (0x00 / 4) 25854123bfSCédric Le Goater #define WDT_RELOAD_VALUE (0x04 / 4) 26854123bfSCédric Le Goater #define WDT_RESTART (0x08 / 4) 27854123bfSCédric Le Goater #define WDT_CTRL (0x0C / 4) 28854123bfSCédric Le Goater #define WDT_CTRL_RESET_MODE_SOC (0x00 << 5) 29854123bfSCédric Le Goater #define WDT_CTRL_RESET_MODE_FULL_CHIP (0x01 << 5) 30854123bfSCédric Le Goater #define WDT_CTRL_1MHZ_CLK BIT(4) 31854123bfSCédric Le Goater #define WDT_CTRL_WDT_EXT BIT(3) 32854123bfSCédric Le Goater #define WDT_CTRL_WDT_INTR BIT(2) 33854123bfSCédric Le Goater #define WDT_CTRL_RESET_SYSTEM BIT(1) 34854123bfSCédric Le Goater #define WDT_CTRL_ENABLE BIT(0) 35f55d613bSAndrew Jeffery #define WDT_RESET_WIDTH (0x18 / 4) 36f55d613bSAndrew Jeffery #define WDT_RESET_WIDTH_ACTIVE_HIGH BIT(31) 37f55d613bSAndrew Jeffery #define WDT_POLARITY_MASK (0xFF << 24) 38f55d613bSAndrew Jeffery #define WDT_ACTIVE_HIGH_MAGIC (0xA5 << 24) 39f55d613bSAndrew Jeffery #define WDT_ACTIVE_LOW_MAGIC (0x5A << 24) 40f55d613bSAndrew Jeffery #define WDT_RESET_WIDTH_PUSH_PULL BIT(30) 41f55d613bSAndrew Jeffery #define WDT_DRIVE_TYPE_MASK (0xFF << 24) 42f55d613bSAndrew Jeffery #define WDT_PUSH_PULL_MAGIC (0xA8 << 24) 43f55d613bSAndrew Jeffery #define WDT_OPEN_DRAIN_MAGIC (0x8A << 24) 446b2b2a70SJoel Stanley #define WDT_RESET_MASK1 (0x1c / 4) 45854123bfSCédric Le Goater 46854123bfSCédric Le Goater #define WDT_TIMEOUT_STATUS (0x10 / 4) 47854123bfSCédric Le Goater #define WDT_TIMEOUT_CLEAR (0x14 / 4) 48854123bfSCédric Le Goater 49854123bfSCédric Le Goater #define WDT_RESTART_MAGIC 0x4755 50854123bfSCédric Le Goater 516b2b2a70SJoel Stanley #define AST2600_SCU_RESET_CONTROL1 (0x40 / 4) 523059c2f5SJoel Stanley #define SCU_RESET_CONTROL1 (0x04 / 4) 533059c2f5SJoel Stanley #define SCU_RESET_SDRAM BIT(0) 543059c2f5SJoel Stanley 55854123bfSCédric Le Goater static bool aspeed_wdt_is_enabled(const AspeedWDTState *s) 56854123bfSCédric Le Goater { 57854123bfSCédric Le Goater return s->regs[WDT_CTRL] & WDT_CTRL_ENABLE; 58854123bfSCédric Le Goater } 59854123bfSCédric Le Goater 60854123bfSCédric Le Goater static uint64_t aspeed_wdt_read(void *opaque, hwaddr offset, unsigned size) 61854123bfSCédric Le Goater { 62854123bfSCédric Le Goater AspeedWDTState *s = ASPEED_WDT(opaque); 63854123bfSCédric Le Goater 64*a8eb9a43SCédric Le Goater trace_aspeed_wdt_read(offset, size); 65*a8eb9a43SCédric Le Goater 66854123bfSCédric Le Goater offset >>= 2; 67854123bfSCédric Le Goater 68854123bfSCédric Le Goater switch (offset) { 69854123bfSCédric Le Goater case WDT_STATUS: 70854123bfSCédric Le Goater return s->regs[WDT_STATUS]; 71854123bfSCédric Le Goater case WDT_RELOAD_VALUE: 72854123bfSCédric Le Goater return s->regs[WDT_RELOAD_VALUE]; 73854123bfSCédric Le Goater case WDT_RESTART: 74854123bfSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 75854123bfSCédric Le Goater "%s: read from write-only reg at offset 0x%" 76854123bfSCédric Le Goater HWADDR_PRIx "\n", __func__, offset); 77854123bfSCédric Le Goater return 0; 78854123bfSCédric Le Goater case WDT_CTRL: 79854123bfSCédric Le Goater return s->regs[WDT_CTRL]; 80f55d613bSAndrew Jeffery case WDT_RESET_WIDTH: 81f55d613bSAndrew Jeffery return s->regs[WDT_RESET_WIDTH]; 826b2b2a70SJoel Stanley case WDT_RESET_MASK1: 836b2b2a70SJoel Stanley return s->regs[WDT_RESET_MASK1]; 84854123bfSCédric Le Goater case WDT_TIMEOUT_STATUS: 85854123bfSCédric Le Goater case WDT_TIMEOUT_CLEAR: 86854123bfSCédric Le Goater qemu_log_mask(LOG_UNIMP, 87854123bfSCédric Le Goater "%s: uninmplemented read at offset 0x%" HWADDR_PRIx "\n", 88854123bfSCédric Le Goater __func__, offset); 89854123bfSCédric Le Goater return 0; 90854123bfSCédric Le Goater default: 91854123bfSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 92854123bfSCédric Le Goater "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n", 93854123bfSCédric Le Goater __func__, offset); 94854123bfSCédric Le Goater return 0; 95854123bfSCédric Le Goater } 96854123bfSCédric Le Goater 97854123bfSCédric Le Goater } 98854123bfSCédric Le Goater 9928c80f15SJoel Stanley static void aspeed_wdt_reload(AspeedWDTState *s) 100854123bfSCédric Le Goater { 101f958537aSCédric Le Goater uint64_t reload; 102854123bfSCédric Le Goater 10328c80f15SJoel Stanley if (!(s->regs[WDT_CTRL] & WDT_CTRL_1MHZ_CLK)) { 104854123bfSCédric Le Goater reload = muldiv64(s->regs[WDT_RELOAD_VALUE], NANOSECONDS_PER_SECOND, 105854123bfSCédric Le Goater s->pclk_freq); 106854123bfSCédric Le Goater } else { 107f958537aSCédric Le Goater reload = s->regs[WDT_RELOAD_VALUE] * 1000ULL; 108854123bfSCédric Le Goater } 109854123bfSCédric Le Goater 110854123bfSCédric Le Goater if (aspeed_wdt_is_enabled(s)) { 111854123bfSCédric Le Goater timer_mod(s->timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + reload); 112854123bfSCédric Le Goater } 113854123bfSCédric Le Goater } 114854123bfSCédric Le Goater 11528c80f15SJoel Stanley static void aspeed_wdt_reload_1mhz(AspeedWDTState *s) 11628c80f15SJoel Stanley { 11728c80f15SJoel Stanley uint64_t reload = s->regs[WDT_RELOAD_VALUE] * 1000ULL; 11828c80f15SJoel Stanley 11928c80f15SJoel Stanley if (aspeed_wdt_is_enabled(s)) { 12028c80f15SJoel Stanley timer_mod(s->timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + reload); 12128c80f15SJoel Stanley } 12228c80f15SJoel Stanley } 12328c80f15SJoel Stanley 124709098fdSAndrew Jeffery static uint64_t aspeed_2400_sanitize_ctrl(uint64_t data) 125709098fdSAndrew Jeffery { 126709098fdSAndrew Jeffery return data & 0xffff; 127709098fdSAndrew Jeffery } 128709098fdSAndrew Jeffery 129709098fdSAndrew Jeffery static uint64_t aspeed_2500_sanitize_ctrl(uint64_t data) 130709098fdSAndrew Jeffery { 131709098fdSAndrew Jeffery return (data & ~(0xfUL << 8)) | WDT_CTRL_1MHZ_CLK; 132709098fdSAndrew Jeffery } 133709098fdSAndrew Jeffery 134709098fdSAndrew Jeffery static uint64_t aspeed_2600_sanitize_ctrl(uint64_t data) 135709098fdSAndrew Jeffery { 136709098fdSAndrew Jeffery return data & ~(0x7UL << 7); 137709098fdSAndrew Jeffery } 13828c80f15SJoel Stanley 139854123bfSCédric Le Goater static void aspeed_wdt_write(void *opaque, hwaddr offset, uint64_t data, 140854123bfSCédric Le Goater unsigned size) 141854123bfSCédric Le Goater { 142854123bfSCédric Le Goater AspeedWDTState *s = ASPEED_WDT(opaque); 1436112bd6dSCédric Le Goater AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(s); 144709098fdSAndrew Jeffery bool enable; 145854123bfSCédric Le Goater 146*a8eb9a43SCédric Le Goater trace_aspeed_wdt_write(offset, size, data); 147*a8eb9a43SCédric Le Goater 148854123bfSCédric Le Goater offset >>= 2; 149854123bfSCédric Le Goater 150854123bfSCédric Le Goater switch (offset) { 151854123bfSCédric Le Goater case WDT_STATUS: 152854123bfSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 153854123bfSCédric Le Goater "%s: write to read-only reg at offset 0x%" 154854123bfSCédric Le Goater HWADDR_PRIx "\n", __func__, offset); 155854123bfSCédric Le Goater break; 156854123bfSCédric Le Goater case WDT_RELOAD_VALUE: 157854123bfSCédric Le Goater s->regs[WDT_RELOAD_VALUE] = data; 158854123bfSCédric Le Goater break; 159854123bfSCédric Le Goater case WDT_RESTART: 160854123bfSCédric Le Goater if ((data & 0xFFFF) == WDT_RESTART_MAGIC) { 161854123bfSCédric Le Goater s->regs[WDT_STATUS] = s->regs[WDT_RELOAD_VALUE]; 16228c80f15SJoel Stanley awc->wdt_reload(s); 163854123bfSCédric Le Goater } 164854123bfSCédric Le Goater break; 165854123bfSCédric Le Goater case WDT_CTRL: 166709098fdSAndrew Jeffery data = awc->sanitize_ctrl(data); 167709098fdSAndrew Jeffery enable = data & WDT_CTRL_ENABLE; 168854123bfSCédric Le Goater if (enable && !aspeed_wdt_is_enabled(s)) { 169854123bfSCédric Le Goater s->regs[WDT_CTRL] = data; 17028c80f15SJoel Stanley awc->wdt_reload(s); 171854123bfSCédric Le Goater } else if (!enable && aspeed_wdt_is_enabled(s)) { 172854123bfSCédric Le Goater s->regs[WDT_CTRL] = data; 173854123bfSCédric Le Goater timer_del(s->timer); 17474b67e1fSAndrew Jeffery } else { 17574b67e1fSAndrew Jeffery s->regs[WDT_CTRL] = data; 176854123bfSCédric Le Goater } 177854123bfSCédric Le Goater break; 178f55d613bSAndrew Jeffery case WDT_RESET_WIDTH: 1796112bd6dSCédric Le Goater if (awc->reset_pulse) { 1806112bd6dSCédric Le Goater awc->reset_pulse(s, data & WDT_POLARITY_MASK); 181f55d613bSAndrew Jeffery } 1826112bd6dSCédric Le Goater s->regs[WDT_RESET_WIDTH] &= ~awc->ext_pulse_width_mask; 1836112bd6dSCédric Le Goater s->regs[WDT_RESET_WIDTH] |= data & awc->ext_pulse_width_mask; 184f55d613bSAndrew Jeffery break; 1856112bd6dSCédric Le Goater 1866b2b2a70SJoel Stanley case WDT_RESET_MASK1: 1876b2b2a70SJoel Stanley /* TODO: implement */ 1886b2b2a70SJoel Stanley s->regs[WDT_RESET_MASK1] = data; 1896b2b2a70SJoel Stanley break; 1906b2b2a70SJoel Stanley 191854123bfSCédric Le Goater case WDT_TIMEOUT_STATUS: 192854123bfSCédric Le Goater case WDT_TIMEOUT_CLEAR: 193854123bfSCédric Le Goater qemu_log_mask(LOG_UNIMP, 194854123bfSCédric Le Goater "%s: uninmplemented write at offset 0x%" HWADDR_PRIx "\n", 195854123bfSCédric Le Goater __func__, offset); 196854123bfSCédric Le Goater break; 197854123bfSCédric Le Goater default: 198854123bfSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 199854123bfSCédric Le Goater "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n", 200854123bfSCédric Le Goater __func__, offset); 201854123bfSCédric Le Goater } 202854123bfSCédric Le Goater return; 203854123bfSCédric Le Goater } 204854123bfSCédric Le Goater 205854123bfSCédric Le Goater static WatchdogTimerModel model = { 206854123bfSCédric Le Goater .wdt_name = TYPE_ASPEED_WDT, 207854123bfSCédric Le Goater .wdt_description = "Aspeed watchdog device", 208854123bfSCédric Le Goater }; 209854123bfSCédric Le Goater 210854123bfSCédric Le Goater static const VMStateDescription vmstate_aspeed_wdt = { 211854123bfSCédric Le Goater .name = "vmstate_aspeed_wdt", 212854123bfSCédric Le Goater .version_id = 0, 213854123bfSCédric Le Goater .minimum_version_id = 0, 214854123bfSCédric Le Goater .fields = (VMStateField[]) { 215854123bfSCédric Le Goater VMSTATE_TIMER_PTR(timer, AspeedWDTState), 216854123bfSCédric Le Goater VMSTATE_UINT32_ARRAY(regs, AspeedWDTState, ASPEED_WDT_REGS_MAX), 217854123bfSCédric Le Goater VMSTATE_END_OF_LIST() 218854123bfSCédric Le Goater } 219854123bfSCédric Le Goater }; 220854123bfSCédric Le Goater 221854123bfSCédric Le Goater static const MemoryRegionOps aspeed_wdt_ops = { 222854123bfSCédric Le Goater .read = aspeed_wdt_read, 223854123bfSCédric Le Goater .write = aspeed_wdt_write, 224854123bfSCédric Le Goater .endianness = DEVICE_LITTLE_ENDIAN, 225854123bfSCédric Le Goater .valid.min_access_size = 4, 226854123bfSCédric Le Goater .valid.max_access_size = 4, 227854123bfSCédric Le Goater .valid.unaligned = false, 228854123bfSCédric Le Goater }; 229854123bfSCédric Le Goater 230854123bfSCédric Le Goater static void aspeed_wdt_reset(DeviceState *dev) 231854123bfSCédric Le Goater { 232854123bfSCédric Le Goater AspeedWDTState *s = ASPEED_WDT(dev); 233709098fdSAndrew Jeffery AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(s); 234854123bfSCédric Le Goater 235854123bfSCédric Le Goater s->regs[WDT_STATUS] = 0x3EF1480; 236854123bfSCédric Le Goater s->regs[WDT_RELOAD_VALUE] = 0x03EF1480; 237854123bfSCédric Le Goater s->regs[WDT_RESTART] = 0; 238709098fdSAndrew Jeffery s->regs[WDT_CTRL] = awc->sanitize_ctrl(0); 239f55d613bSAndrew Jeffery s->regs[WDT_RESET_WIDTH] = 0xFF; 240854123bfSCédric Le Goater 241854123bfSCédric Le Goater timer_del(s->timer); 242854123bfSCédric Le Goater } 243854123bfSCédric Le Goater 244854123bfSCédric Le Goater static void aspeed_wdt_timer_expired(void *dev) 245854123bfSCédric Le Goater { 246854123bfSCédric Le Goater AspeedWDTState *s = ASPEED_WDT(dev); 2476112bd6dSCédric Le Goater uint32_t reset_ctrl_reg = ASPEED_WDT_GET_CLASS(s)->reset_ctrl_reg; 248854123bfSCédric Le Goater 2493059c2f5SJoel Stanley /* Do not reset on SDRAM controller reset */ 2506112bd6dSCédric Le Goater if (s->scu->regs[reset_ctrl_reg] & SCU_RESET_SDRAM) { 2513059c2f5SJoel Stanley timer_del(s->timer); 2523059c2f5SJoel Stanley s->regs[WDT_CTRL] = 0; 2533059c2f5SJoel Stanley return; 2543059c2f5SJoel Stanley } 2553059c2f5SJoel Stanley 256aabf1de4SJoel Stanley qemu_log_mask(CPU_LOG_RESET, "Watchdog timer %" HWADDR_PRIx " expired.\n", 257aabf1de4SJoel Stanley s->iomem.addr); 258854123bfSCédric Le Goater watchdog_perform_action(); 259854123bfSCédric Le Goater timer_del(s->timer); 260854123bfSCédric Le Goater } 261854123bfSCédric Le Goater 262854123bfSCédric Le Goater #define PCLK_HZ 24000000 263854123bfSCédric Le Goater 264854123bfSCédric Le Goater static void aspeed_wdt_realize(DeviceState *dev, Error **errp) 265854123bfSCédric Le Goater { 266854123bfSCédric Le Goater SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 267854123bfSCédric Le Goater AspeedWDTState *s = ASPEED_WDT(dev); 2683059c2f5SJoel Stanley 2692ec11f23SCédric Le Goater assert(s->scu); 270854123bfSCédric Le Goater 271854123bfSCédric Le Goater s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, aspeed_wdt_timer_expired, dev); 272854123bfSCédric Le Goater 273854123bfSCédric Le Goater /* FIXME: This setting should be derived from the SCU hw strapping 274854123bfSCédric Le Goater * register SCU70 275854123bfSCédric Le Goater */ 276854123bfSCédric Le Goater s->pclk_freq = PCLK_HZ; 277854123bfSCédric Le Goater 278854123bfSCédric Le Goater memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_wdt_ops, s, 279854123bfSCédric Le Goater TYPE_ASPEED_WDT, ASPEED_WDT_REGS_MAX * 4); 280854123bfSCédric Le Goater sysbus_init_mmio(sbd, &s->iomem); 281854123bfSCédric Le Goater } 282854123bfSCédric Le Goater 2832ec11f23SCédric Le Goater static Property aspeed_wdt_properties[] = { 2842ec11f23SCédric Le Goater DEFINE_PROP_LINK("scu", AspeedWDTState, scu, TYPE_ASPEED_SCU, 2852ec11f23SCédric Le Goater AspeedSCUState *), 2862ec11f23SCédric Le Goater DEFINE_PROP_END_OF_LIST(), 2872ec11f23SCédric Le Goater }; 2882ec11f23SCédric Le Goater 289854123bfSCédric Le Goater static void aspeed_wdt_class_init(ObjectClass *klass, void *data) 290854123bfSCédric Le Goater { 291854123bfSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 292854123bfSCédric Le Goater 2936112bd6dSCédric Le Goater dc->desc = "ASPEED Watchdog Controller"; 294854123bfSCédric Le Goater dc->realize = aspeed_wdt_realize; 295854123bfSCédric Le Goater dc->reset = aspeed_wdt_reset; 296854123bfSCédric Le Goater set_bit(DEVICE_CATEGORY_MISC, dc->categories); 297854123bfSCédric Le Goater dc->vmsd = &vmstate_aspeed_wdt; 2984f67d30bSMarc-André Lureau device_class_set_props(dc, aspeed_wdt_properties); 299854123bfSCédric Le Goater } 300854123bfSCédric Le Goater 301854123bfSCédric Le Goater static const TypeInfo aspeed_wdt_info = { 302854123bfSCédric Le Goater .parent = TYPE_SYS_BUS_DEVICE, 303854123bfSCédric Le Goater .name = TYPE_ASPEED_WDT, 304854123bfSCédric Le Goater .instance_size = sizeof(AspeedWDTState), 305854123bfSCédric Le Goater .class_init = aspeed_wdt_class_init, 3066112bd6dSCédric Le Goater .class_size = sizeof(AspeedWDTClass), 3076112bd6dSCédric Le Goater .abstract = true, 3086112bd6dSCédric Le Goater }; 3096112bd6dSCédric Le Goater 3106112bd6dSCédric Le Goater static void aspeed_2400_wdt_class_init(ObjectClass *klass, void *data) 3116112bd6dSCédric Le Goater { 3126112bd6dSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 3136112bd6dSCédric Le Goater AspeedWDTClass *awc = ASPEED_WDT_CLASS(klass); 3146112bd6dSCédric Le Goater 3156112bd6dSCédric Le Goater dc->desc = "ASPEED 2400 Watchdog Controller"; 3166112bd6dSCédric Le Goater awc->offset = 0x20; 3176112bd6dSCédric Le Goater awc->ext_pulse_width_mask = 0xff; 3186112bd6dSCédric Le Goater awc->reset_ctrl_reg = SCU_RESET_CONTROL1; 31928c80f15SJoel Stanley awc->wdt_reload = aspeed_wdt_reload; 320709098fdSAndrew Jeffery awc->sanitize_ctrl = aspeed_2400_sanitize_ctrl; 3216112bd6dSCédric Le Goater } 3226112bd6dSCédric Le Goater 3236112bd6dSCédric Le Goater static const TypeInfo aspeed_2400_wdt_info = { 3246112bd6dSCédric Le Goater .name = TYPE_ASPEED_2400_WDT, 3256112bd6dSCédric Le Goater .parent = TYPE_ASPEED_WDT, 3266112bd6dSCédric Le Goater .instance_size = sizeof(AspeedWDTState), 3276112bd6dSCédric Le Goater .class_init = aspeed_2400_wdt_class_init, 3286112bd6dSCédric Le Goater }; 3296112bd6dSCédric Le Goater 3306112bd6dSCédric Le Goater static void aspeed_2500_wdt_reset_pulse(AspeedWDTState *s, uint32_t property) 3316112bd6dSCédric Le Goater { 3326112bd6dSCédric Le Goater if (property) { 3336112bd6dSCédric Le Goater if (property == WDT_ACTIVE_HIGH_MAGIC) { 3346112bd6dSCédric Le Goater s->regs[WDT_RESET_WIDTH] |= WDT_RESET_WIDTH_ACTIVE_HIGH; 3356112bd6dSCédric Le Goater } else if (property == WDT_ACTIVE_LOW_MAGIC) { 3366112bd6dSCédric Le Goater s->regs[WDT_RESET_WIDTH] &= ~WDT_RESET_WIDTH_ACTIVE_HIGH; 3376112bd6dSCédric Le Goater } else if (property == WDT_PUSH_PULL_MAGIC) { 3386112bd6dSCédric Le Goater s->regs[WDT_RESET_WIDTH] |= WDT_RESET_WIDTH_PUSH_PULL; 3396112bd6dSCédric Le Goater } else if (property == WDT_OPEN_DRAIN_MAGIC) { 3406112bd6dSCédric Le Goater s->regs[WDT_RESET_WIDTH] &= ~WDT_RESET_WIDTH_PUSH_PULL; 3416112bd6dSCédric Le Goater } 3426112bd6dSCédric Le Goater } 3436112bd6dSCédric Le Goater } 3446112bd6dSCédric Le Goater 3456112bd6dSCédric Le Goater static void aspeed_2500_wdt_class_init(ObjectClass *klass, void *data) 3466112bd6dSCédric Le Goater { 3476112bd6dSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 3486112bd6dSCédric Le Goater AspeedWDTClass *awc = ASPEED_WDT_CLASS(klass); 3496112bd6dSCédric Le Goater 3506112bd6dSCédric Le Goater dc->desc = "ASPEED 2500 Watchdog Controller"; 3516112bd6dSCédric Le Goater awc->offset = 0x20; 3526112bd6dSCédric Le Goater awc->ext_pulse_width_mask = 0xfffff; 3536112bd6dSCédric Le Goater awc->reset_ctrl_reg = SCU_RESET_CONTROL1; 3546112bd6dSCédric Le Goater awc->reset_pulse = aspeed_2500_wdt_reset_pulse; 35528c80f15SJoel Stanley awc->wdt_reload = aspeed_wdt_reload_1mhz; 356709098fdSAndrew Jeffery awc->sanitize_ctrl = aspeed_2500_sanitize_ctrl; 3576112bd6dSCédric Le Goater } 3586112bd6dSCédric Le Goater 3596112bd6dSCédric Le Goater static const TypeInfo aspeed_2500_wdt_info = { 3606112bd6dSCédric Le Goater .name = TYPE_ASPEED_2500_WDT, 3616112bd6dSCédric Le Goater .parent = TYPE_ASPEED_WDT, 3626112bd6dSCédric Le Goater .instance_size = sizeof(AspeedWDTState), 3636112bd6dSCédric Le Goater .class_init = aspeed_2500_wdt_class_init, 364854123bfSCédric Le Goater }; 365854123bfSCédric Le Goater 3666b2b2a70SJoel Stanley static void aspeed_2600_wdt_class_init(ObjectClass *klass, void *data) 3676b2b2a70SJoel Stanley { 3686b2b2a70SJoel Stanley DeviceClass *dc = DEVICE_CLASS(klass); 3696b2b2a70SJoel Stanley AspeedWDTClass *awc = ASPEED_WDT_CLASS(klass); 3706b2b2a70SJoel Stanley 3716b2b2a70SJoel Stanley dc->desc = "ASPEED 2600 Watchdog Controller"; 3726b2b2a70SJoel Stanley awc->offset = 0x40; 3736b2b2a70SJoel Stanley awc->ext_pulse_width_mask = 0xfffff; /* TODO */ 3746b2b2a70SJoel Stanley awc->reset_ctrl_reg = AST2600_SCU_RESET_CONTROL1; 3756b2b2a70SJoel Stanley awc->reset_pulse = aspeed_2500_wdt_reset_pulse; 37628c80f15SJoel Stanley awc->wdt_reload = aspeed_wdt_reload_1mhz; 377709098fdSAndrew Jeffery awc->sanitize_ctrl = aspeed_2600_sanitize_ctrl; 3786b2b2a70SJoel Stanley } 3796b2b2a70SJoel Stanley 3806b2b2a70SJoel Stanley static const TypeInfo aspeed_2600_wdt_info = { 3816b2b2a70SJoel Stanley .name = TYPE_ASPEED_2600_WDT, 3826b2b2a70SJoel Stanley .parent = TYPE_ASPEED_WDT, 3836b2b2a70SJoel Stanley .instance_size = sizeof(AspeedWDTState), 3846b2b2a70SJoel Stanley .class_init = aspeed_2600_wdt_class_init, 3856b2b2a70SJoel Stanley }; 3866b2b2a70SJoel Stanley 387854123bfSCédric Le Goater static void wdt_aspeed_register_types(void) 388854123bfSCédric Le Goater { 389854123bfSCédric Le Goater watchdog_add_model(&model); 390854123bfSCédric Le Goater type_register_static(&aspeed_wdt_info); 3916112bd6dSCédric Le Goater type_register_static(&aspeed_2400_wdt_info); 3926112bd6dSCédric Le Goater type_register_static(&aspeed_2500_wdt_info); 3936b2b2a70SJoel Stanley type_register_static(&aspeed_2600_wdt_info); 394854123bfSCédric Le Goater } 395854123bfSCédric Le Goater 396854123bfSCédric Le Goater type_init(wdt_aspeed_register_types) 397