1854123bfSCédric Le Goater /* 2854123bfSCédric Le Goater * ASPEED Watchdog Controller 3854123bfSCédric Le Goater * 4854123bfSCédric Le Goater * Copyright (C) 2016-2017 IBM Corp. 5854123bfSCédric Le Goater * 6854123bfSCédric Le Goater * This code is licensed under the GPL version 2 or later. See the 7854123bfSCédric Le Goater * COPYING file in the top-level directory. 8854123bfSCédric Le Goater */ 9854123bfSCédric Le Goater 10854123bfSCédric Le Goater #include "qemu/osdep.h" 11f55d613bSAndrew Jeffery 12f55d613bSAndrew Jeffery #include "qapi/error.h" 13854123bfSCédric Le Goater #include "qemu/log.h" 140b8fa32fSMarkus Armbruster #include "qemu/module.h" 15854123bfSCédric Le Goater #include "qemu/timer.h" 16f55d613bSAndrew Jeffery #include "sysemu/watchdog.h" 17a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 18f55d613bSAndrew Jeffery #include "hw/sysbus.h" 19854123bfSCédric Le Goater #include "hw/watchdog/wdt_aspeed.h" 20d6454270SMarkus Armbruster #include "migration/vmstate.h" 21a8eb9a43SCédric Le Goater #include "trace.h" 22854123bfSCédric Le Goater 23854123bfSCédric Le Goater #define WDT_STATUS (0x00 / 4) 24854123bfSCédric Le Goater #define WDT_RELOAD_VALUE (0x04 / 4) 25854123bfSCédric Le Goater #define WDT_RESTART (0x08 / 4) 26854123bfSCédric Le Goater #define WDT_CTRL (0x0C / 4) 27854123bfSCédric Le Goater #define WDT_CTRL_RESET_MODE_SOC (0x00 << 5) 28854123bfSCédric Le Goater #define WDT_CTRL_RESET_MODE_FULL_CHIP (0x01 << 5) 29854123bfSCédric Le Goater #define WDT_CTRL_1MHZ_CLK BIT(4) 30854123bfSCédric Le Goater #define WDT_CTRL_WDT_EXT BIT(3) 31854123bfSCédric Le Goater #define WDT_CTRL_WDT_INTR BIT(2) 32854123bfSCédric Le Goater #define WDT_CTRL_RESET_SYSTEM BIT(1) 33854123bfSCédric Le Goater #define WDT_CTRL_ENABLE BIT(0) 34f55d613bSAndrew Jeffery #define WDT_RESET_WIDTH (0x18 / 4) 35f55d613bSAndrew Jeffery #define WDT_RESET_WIDTH_ACTIVE_HIGH BIT(31) 36f55d613bSAndrew Jeffery #define WDT_POLARITY_MASK (0xFF << 24) 37f55d613bSAndrew Jeffery #define WDT_ACTIVE_HIGH_MAGIC (0xA5 << 24) 38f55d613bSAndrew Jeffery #define WDT_ACTIVE_LOW_MAGIC (0x5A << 24) 39f55d613bSAndrew Jeffery #define WDT_RESET_WIDTH_PUSH_PULL BIT(30) 40f55d613bSAndrew Jeffery #define WDT_DRIVE_TYPE_MASK (0xFF << 24) 41f55d613bSAndrew Jeffery #define WDT_PUSH_PULL_MAGIC (0xA8 << 24) 42f55d613bSAndrew Jeffery #define WDT_OPEN_DRAIN_MAGIC (0x8A << 24) 436b2b2a70SJoel Stanley #define WDT_RESET_MASK1 (0x1c / 4) 44f8ad8958SPhilippe Mathieu-Daudé #define WDT_RESET_MASK2 (0x20 / 4) 45f8ad8958SPhilippe Mathieu-Daudé 46f8ad8958SPhilippe Mathieu-Daudé #define WDT_SW_RESET_CTRL (0x24 / 4) 47f8ad8958SPhilippe Mathieu-Daudé #define WDT_SW_RESET_MASK1 (0x28 / 4) 48f8ad8958SPhilippe Mathieu-Daudé #define WDT_SW_RESET_MASK2 (0x2c / 4) 49854123bfSCédric Le Goater 50854123bfSCédric Le Goater #define WDT_TIMEOUT_STATUS (0x10 / 4) 51854123bfSCédric Le Goater #define WDT_TIMEOUT_CLEAR (0x14 / 4) 52854123bfSCédric Le Goater 53854123bfSCédric Le Goater #define WDT_RESTART_MAGIC 0x4755 54854123bfSCédric Le Goater 556b2b2a70SJoel Stanley #define AST2600_SCU_RESET_CONTROL1 (0x40 / 4) 563059c2f5SJoel Stanley #define SCU_RESET_CONTROL1 (0x04 / 4) 573059c2f5SJoel Stanley #define SCU_RESET_SDRAM BIT(0) 583059c2f5SJoel Stanley 59854123bfSCédric Le Goater static bool aspeed_wdt_is_enabled(const AspeedWDTState *s) 60854123bfSCédric Le Goater { 61854123bfSCédric Le Goater return s->regs[WDT_CTRL] & WDT_CTRL_ENABLE; 62854123bfSCédric Le Goater } 63854123bfSCédric Le Goater 64854123bfSCédric Le Goater static uint64_t aspeed_wdt_read(void *opaque, hwaddr offset, unsigned size) 65854123bfSCédric Le Goater { 66854123bfSCédric Le Goater AspeedWDTState *s = ASPEED_WDT(opaque); 67854123bfSCédric Le Goater 68a8eb9a43SCédric Le Goater trace_aspeed_wdt_read(offset, size); 69a8eb9a43SCédric Le Goater 70854123bfSCédric Le Goater offset >>= 2; 71854123bfSCédric Le Goater 72854123bfSCédric Le Goater switch (offset) { 73854123bfSCédric Le Goater case WDT_STATUS: 74854123bfSCédric Le Goater return s->regs[WDT_STATUS]; 75854123bfSCédric Le Goater case WDT_RELOAD_VALUE: 76854123bfSCédric Le Goater return s->regs[WDT_RELOAD_VALUE]; 77854123bfSCédric Le Goater case WDT_RESTART: 78854123bfSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 79854123bfSCédric Le Goater "%s: read from write-only reg at offset 0x%" 80854123bfSCédric Le Goater HWADDR_PRIx "\n", __func__, offset); 81854123bfSCédric Le Goater return 0; 82854123bfSCédric Le Goater case WDT_CTRL: 83854123bfSCédric Le Goater return s->regs[WDT_CTRL]; 84f55d613bSAndrew Jeffery case WDT_RESET_WIDTH: 85f55d613bSAndrew Jeffery return s->regs[WDT_RESET_WIDTH]; 866b2b2a70SJoel Stanley case WDT_RESET_MASK1: 876b2b2a70SJoel Stanley return s->regs[WDT_RESET_MASK1]; 88854123bfSCédric Le Goater case WDT_TIMEOUT_STATUS: 89854123bfSCédric Le Goater case WDT_TIMEOUT_CLEAR: 90f8ad8958SPhilippe Mathieu-Daudé case WDT_RESET_MASK2: 91f8ad8958SPhilippe Mathieu-Daudé case WDT_SW_RESET_CTRL: 92f8ad8958SPhilippe Mathieu-Daudé case WDT_SW_RESET_MASK1: 93f8ad8958SPhilippe Mathieu-Daudé case WDT_SW_RESET_MASK2: 94854123bfSCédric Le Goater qemu_log_mask(LOG_UNIMP, 95854123bfSCédric Le Goater "%s: uninmplemented read at offset 0x%" HWADDR_PRIx "\n", 96854123bfSCédric Le Goater __func__, offset); 97854123bfSCédric Le Goater return 0; 98854123bfSCédric Le Goater default: 99854123bfSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 100854123bfSCédric Le Goater "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n", 101854123bfSCédric Le Goater __func__, offset); 102854123bfSCédric Le Goater return 0; 103854123bfSCédric Le Goater } 104854123bfSCédric Le Goater 105854123bfSCédric Le Goater } 106854123bfSCédric Le Goater 10728c80f15SJoel Stanley static void aspeed_wdt_reload(AspeedWDTState *s) 108854123bfSCédric Le Goater { 109f958537aSCédric Le Goater uint64_t reload; 110854123bfSCédric Le Goater 11128c80f15SJoel Stanley if (!(s->regs[WDT_CTRL] & WDT_CTRL_1MHZ_CLK)) { 112854123bfSCédric Le Goater reload = muldiv64(s->regs[WDT_RELOAD_VALUE], NANOSECONDS_PER_SECOND, 113854123bfSCédric Le Goater s->pclk_freq); 114854123bfSCédric Le Goater } else { 115f958537aSCédric Le Goater reload = s->regs[WDT_RELOAD_VALUE] * 1000ULL; 116854123bfSCédric Le Goater } 117854123bfSCédric Le Goater 118854123bfSCédric Le Goater if (aspeed_wdt_is_enabled(s)) { 119854123bfSCédric Le Goater timer_mod(s->timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + reload); 120854123bfSCédric Le Goater } 121854123bfSCédric Le Goater } 122854123bfSCédric Le Goater 12328c80f15SJoel Stanley static void aspeed_wdt_reload_1mhz(AspeedWDTState *s) 12428c80f15SJoel Stanley { 12528c80f15SJoel Stanley uint64_t reload = s->regs[WDT_RELOAD_VALUE] * 1000ULL; 12628c80f15SJoel Stanley 12728c80f15SJoel Stanley if (aspeed_wdt_is_enabled(s)) { 12828c80f15SJoel Stanley timer_mod(s->timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + reload); 12928c80f15SJoel Stanley } 13028c80f15SJoel Stanley } 13128c80f15SJoel Stanley 132709098fdSAndrew Jeffery static uint64_t aspeed_2400_sanitize_ctrl(uint64_t data) 133709098fdSAndrew Jeffery { 134709098fdSAndrew Jeffery return data & 0xffff; 135709098fdSAndrew Jeffery } 136709098fdSAndrew Jeffery 137709098fdSAndrew Jeffery static uint64_t aspeed_2500_sanitize_ctrl(uint64_t data) 138709098fdSAndrew Jeffery { 139709098fdSAndrew Jeffery return (data & ~(0xfUL << 8)) | WDT_CTRL_1MHZ_CLK; 140709098fdSAndrew Jeffery } 141709098fdSAndrew Jeffery 142709098fdSAndrew Jeffery static uint64_t aspeed_2600_sanitize_ctrl(uint64_t data) 143709098fdSAndrew Jeffery { 144709098fdSAndrew Jeffery return data & ~(0x7UL << 7); 145709098fdSAndrew Jeffery } 14628c80f15SJoel Stanley 147854123bfSCédric Le Goater static void aspeed_wdt_write(void *opaque, hwaddr offset, uint64_t data, 148854123bfSCédric Le Goater unsigned size) 149854123bfSCédric Le Goater { 150854123bfSCédric Le Goater AspeedWDTState *s = ASPEED_WDT(opaque); 1516112bd6dSCédric Le Goater AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(s); 152709098fdSAndrew Jeffery bool enable; 153854123bfSCédric Le Goater 154a8eb9a43SCédric Le Goater trace_aspeed_wdt_write(offset, size, data); 155a8eb9a43SCédric Le Goater 156854123bfSCédric Le Goater offset >>= 2; 157854123bfSCédric Le Goater 158854123bfSCédric Le Goater switch (offset) { 159854123bfSCédric Le Goater case WDT_STATUS: 160854123bfSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 161854123bfSCédric Le Goater "%s: write to read-only reg at offset 0x%" 162854123bfSCédric Le Goater HWADDR_PRIx "\n", __func__, offset); 163854123bfSCédric Le Goater break; 164854123bfSCédric Le Goater case WDT_RELOAD_VALUE: 165854123bfSCédric Le Goater s->regs[WDT_RELOAD_VALUE] = data; 166854123bfSCédric Le Goater break; 167854123bfSCédric Le Goater case WDT_RESTART: 168854123bfSCédric Le Goater if ((data & 0xFFFF) == WDT_RESTART_MAGIC) { 169854123bfSCédric Le Goater s->regs[WDT_STATUS] = s->regs[WDT_RELOAD_VALUE]; 17028c80f15SJoel Stanley awc->wdt_reload(s); 171854123bfSCédric Le Goater } 172854123bfSCédric Le Goater break; 173854123bfSCédric Le Goater case WDT_CTRL: 174709098fdSAndrew Jeffery data = awc->sanitize_ctrl(data); 175709098fdSAndrew Jeffery enable = data & WDT_CTRL_ENABLE; 176854123bfSCédric Le Goater if (enable && !aspeed_wdt_is_enabled(s)) { 177854123bfSCédric Le Goater s->regs[WDT_CTRL] = data; 17828c80f15SJoel Stanley awc->wdt_reload(s); 179854123bfSCédric Le Goater } else if (!enable && aspeed_wdt_is_enabled(s)) { 180854123bfSCédric Le Goater s->regs[WDT_CTRL] = data; 181854123bfSCédric Le Goater timer_del(s->timer); 18274b67e1fSAndrew Jeffery } else { 18374b67e1fSAndrew Jeffery s->regs[WDT_CTRL] = data; 184854123bfSCédric Le Goater } 185854123bfSCédric Le Goater break; 186f55d613bSAndrew Jeffery case WDT_RESET_WIDTH: 1876112bd6dSCédric Le Goater if (awc->reset_pulse) { 1886112bd6dSCédric Le Goater awc->reset_pulse(s, data & WDT_POLARITY_MASK); 189f55d613bSAndrew Jeffery } 1906112bd6dSCédric Le Goater s->regs[WDT_RESET_WIDTH] &= ~awc->ext_pulse_width_mask; 1916112bd6dSCédric Le Goater s->regs[WDT_RESET_WIDTH] |= data & awc->ext_pulse_width_mask; 192f55d613bSAndrew Jeffery break; 1936112bd6dSCédric Le Goater 1946b2b2a70SJoel Stanley case WDT_RESET_MASK1: 1956b2b2a70SJoel Stanley /* TODO: implement */ 1966b2b2a70SJoel Stanley s->regs[WDT_RESET_MASK1] = data; 1976b2b2a70SJoel Stanley break; 1986b2b2a70SJoel Stanley 199854123bfSCédric Le Goater case WDT_TIMEOUT_STATUS: 200854123bfSCédric Le Goater case WDT_TIMEOUT_CLEAR: 201f8ad8958SPhilippe Mathieu-Daudé case WDT_RESET_MASK2: 202f8ad8958SPhilippe Mathieu-Daudé case WDT_SW_RESET_CTRL: 203f8ad8958SPhilippe Mathieu-Daudé case WDT_SW_RESET_MASK1: 204f8ad8958SPhilippe Mathieu-Daudé case WDT_SW_RESET_MASK2: 205854123bfSCédric Le Goater qemu_log_mask(LOG_UNIMP, 206854123bfSCédric Le Goater "%s: uninmplemented write at offset 0x%" HWADDR_PRIx "\n", 207854123bfSCédric Le Goater __func__, offset); 208854123bfSCédric Le Goater break; 209854123bfSCédric Le Goater default: 210854123bfSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 211854123bfSCédric Le Goater "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n", 212854123bfSCédric Le Goater __func__, offset); 213854123bfSCédric Le Goater } 214854123bfSCédric Le Goater return; 215854123bfSCédric Le Goater } 216854123bfSCédric Le Goater 217854123bfSCédric Le Goater static const VMStateDescription vmstate_aspeed_wdt = { 218854123bfSCédric Le Goater .name = "vmstate_aspeed_wdt", 219854123bfSCédric Le Goater .version_id = 0, 220854123bfSCédric Le Goater .minimum_version_id = 0, 22145bc669eSRichard Henderson .fields = (const VMStateField[]) { 222854123bfSCédric Le Goater VMSTATE_TIMER_PTR(timer, AspeedWDTState), 223854123bfSCédric Le Goater VMSTATE_UINT32_ARRAY(regs, AspeedWDTState, ASPEED_WDT_REGS_MAX), 224854123bfSCédric Le Goater VMSTATE_END_OF_LIST() 225854123bfSCédric Le Goater } 226854123bfSCédric Le Goater }; 227854123bfSCédric Le Goater 228854123bfSCédric Le Goater static const MemoryRegionOps aspeed_wdt_ops = { 229854123bfSCédric Le Goater .read = aspeed_wdt_read, 230854123bfSCédric Le Goater .write = aspeed_wdt_write, 231854123bfSCédric Le Goater .endianness = DEVICE_LITTLE_ENDIAN, 232854123bfSCédric Le Goater .valid.min_access_size = 4, 233854123bfSCédric Le Goater .valid.max_access_size = 4, 234854123bfSCédric Le Goater .valid.unaligned = false, 235854123bfSCédric Le Goater }; 236854123bfSCédric Le Goater 237854123bfSCédric Le Goater static void aspeed_wdt_reset(DeviceState *dev) 238854123bfSCédric Le Goater { 239854123bfSCédric Le Goater AspeedWDTState *s = ASPEED_WDT(dev); 240709098fdSAndrew Jeffery AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(s); 241854123bfSCédric Le Goater 242018134abSSteven Lee s->regs[WDT_STATUS] = awc->default_status; 243018134abSSteven Lee s->regs[WDT_RELOAD_VALUE] = awc->default_reload_value; 244854123bfSCédric Le Goater s->regs[WDT_RESTART] = 0; 245709098fdSAndrew Jeffery s->regs[WDT_CTRL] = awc->sanitize_ctrl(0); 246f55d613bSAndrew Jeffery s->regs[WDT_RESET_WIDTH] = 0xFF; 247854123bfSCédric Le Goater 248854123bfSCédric Le Goater timer_del(s->timer); 249854123bfSCédric Le Goater } 250854123bfSCédric Le Goater 251854123bfSCédric Le Goater static void aspeed_wdt_timer_expired(void *dev) 252854123bfSCédric Le Goater { 253854123bfSCédric Le Goater AspeedWDTState *s = ASPEED_WDT(dev); 2546112bd6dSCédric Le Goater uint32_t reset_ctrl_reg = ASPEED_WDT_GET_CLASS(s)->reset_ctrl_reg; 255854123bfSCédric Le Goater 2563059c2f5SJoel Stanley /* Do not reset on SDRAM controller reset */ 2576112bd6dSCédric Le Goater if (s->scu->regs[reset_ctrl_reg] & SCU_RESET_SDRAM) { 2583059c2f5SJoel Stanley timer_del(s->timer); 2593059c2f5SJoel Stanley s->regs[WDT_CTRL] = 0; 2603059c2f5SJoel Stanley return; 2613059c2f5SJoel Stanley } 2623059c2f5SJoel Stanley 263aabf1de4SJoel Stanley qemu_log_mask(CPU_LOG_RESET, "Watchdog timer %" HWADDR_PRIx " expired.\n", 264aabf1de4SJoel Stanley s->iomem.addr); 265854123bfSCédric Le Goater watchdog_perform_action(); 266854123bfSCédric Le Goater timer_del(s->timer); 267854123bfSCédric Le Goater } 268854123bfSCédric Le Goater 269854123bfSCédric Le Goater #define PCLK_HZ 24000000 270854123bfSCédric Le Goater 271854123bfSCédric Le Goater static void aspeed_wdt_realize(DeviceState *dev, Error **errp) 272854123bfSCédric Le Goater { 273854123bfSCédric Le Goater SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 274854123bfSCédric Le Goater AspeedWDTState *s = ASPEED_WDT(dev); 2754ef24766SPhilippe Mathieu-Daudé AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(dev); 2763059c2f5SJoel Stanley 2772ec11f23SCédric Le Goater assert(s->scu); 278854123bfSCédric Le Goater 279854123bfSCédric Le Goater s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, aspeed_wdt_timer_expired, dev); 280854123bfSCédric Le Goater 281854123bfSCédric Le Goater /* FIXME: This setting should be derived from the SCU hw strapping 282854123bfSCédric Le Goater * register SCU70 283854123bfSCédric Le Goater */ 284854123bfSCédric Le Goater s->pclk_freq = PCLK_HZ; 285854123bfSCédric Le Goater 286854123bfSCédric Le Goater memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_wdt_ops, s, 2874ef24766SPhilippe Mathieu-Daudé TYPE_ASPEED_WDT, awc->iosize); 288854123bfSCédric Le Goater sysbus_init_mmio(sbd, &s->iomem); 289854123bfSCédric Le Goater } 290854123bfSCédric Le Goater 2912ec11f23SCédric Le Goater static Property aspeed_wdt_properties[] = { 2922ec11f23SCédric Le Goater DEFINE_PROP_LINK("scu", AspeedWDTState, scu, TYPE_ASPEED_SCU, 2932ec11f23SCédric Le Goater AspeedSCUState *), 2942ec11f23SCédric Le Goater DEFINE_PROP_END_OF_LIST(), 2952ec11f23SCédric Le Goater }; 2962ec11f23SCédric Le Goater 297854123bfSCédric Le Goater static void aspeed_wdt_class_init(ObjectClass *klass, void *data) 298854123bfSCédric Le Goater { 299854123bfSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 300854123bfSCédric Le Goater 3016112bd6dSCédric Le Goater dc->desc = "ASPEED Watchdog Controller"; 302854123bfSCédric Le Goater dc->realize = aspeed_wdt_realize; 303854123bfSCédric Le Goater dc->reset = aspeed_wdt_reset; 304b10cb627SPaolo Bonzini set_bit(DEVICE_CATEGORY_WATCHDOG, dc->categories); 305854123bfSCédric Le Goater dc->vmsd = &vmstate_aspeed_wdt; 3064f67d30bSMarc-André Lureau device_class_set_props(dc, aspeed_wdt_properties); 307b10cb627SPaolo Bonzini dc->desc = "Aspeed watchdog device"; 308854123bfSCédric Le Goater } 309854123bfSCédric Le Goater 310854123bfSCédric Le Goater static const TypeInfo aspeed_wdt_info = { 311854123bfSCédric Le Goater .parent = TYPE_SYS_BUS_DEVICE, 312854123bfSCédric Le Goater .name = TYPE_ASPEED_WDT, 313854123bfSCédric Le Goater .instance_size = sizeof(AspeedWDTState), 314854123bfSCédric Le Goater .class_init = aspeed_wdt_class_init, 3156112bd6dSCédric Le Goater .class_size = sizeof(AspeedWDTClass), 3166112bd6dSCédric Le Goater .abstract = true, 3176112bd6dSCédric Le Goater }; 3186112bd6dSCédric Le Goater 3196112bd6dSCédric Le Goater static void aspeed_2400_wdt_class_init(ObjectClass *klass, void *data) 3206112bd6dSCédric Le Goater { 3216112bd6dSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 3226112bd6dSCédric Le Goater AspeedWDTClass *awc = ASPEED_WDT_CLASS(klass); 3236112bd6dSCédric Le Goater 3246112bd6dSCédric Le Goater dc->desc = "ASPEED 2400 Watchdog Controller"; 3256fdb4381SPhilippe Mathieu-Daudé awc->iosize = 0x20; 3266112bd6dSCédric Le Goater awc->ext_pulse_width_mask = 0xff; 3276112bd6dSCédric Le Goater awc->reset_ctrl_reg = SCU_RESET_CONTROL1; 32828c80f15SJoel Stanley awc->wdt_reload = aspeed_wdt_reload; 329709098fdSAndrew Jeffery awc->sanitize_ctrl = aspeed_2400_sanitize_ctrl; 330018134abSSteven Lee awc->default_status = 0x03EF1480; 331018134abSSteven Lee awc->default_reload_value = 0x03EF1480; 3326112bd6dSCédric Le Goater } 3336112bd6dSCédric Le Goater 3346112bd6dSCédric Le Goater static const TypeInfo aspeed_2400_wdt_info = { 3356112bd6dSCédric Le Goater .name = TYPE_ASPEED_2400_WDT, 3366112bd6dSCédric Le Goater .parent = TYPE_ASPEED_WDT, 3376112bd6dSCédric Le Goater .instance_size = sizeof(AspeedWDTState), 3386112bd6dSCédric Le Goater .class_init = aspeed_2400_wdt_class_init, 3396112bd6dSCédric Le Goater }; 3406112bd6dSCédric Le Goater 3416112bd6dSCédric Le Goater static void aspeed_2500_wdt_reset_pulse(AspeedWDTState *s, uint32_t property) 3426112bd6dSCédric Le Goater { 3436112bd6dSCédric Le Goater if (property) { 3446112bd6dSCédric Le Goater if (property == WDT_ACTIVE_HIGH_MAGIC) { 3456112bd6dSCédric Le Goater s->regs[WDT_RESET_WIDTH] |= WDT_RESET_WIDTH_ACTIVE_HIGH; 3466112bd6dSCédric Le Goater } else if (property == WDT_ACTIVE_LOW_MAGIC) { 3476112bd6dSCédric Le Goater s->regs[WDT_RESET_WIDTH] &= ~WDT_RESET_WIDTH_ACTIVE_HIGH; 3486112bd6dSCédric Le Goater } else if (property == WDT_PUSH_PULL_MAGIC) { 3496112bd6dSCédric Le Goater s->regs[WDT_RESET_WIDTH] |= WDT_RESET_WIDTH_PUSH_PULL; 3506112bd6dSCédric Le Goater } else if (property == WDT_OPEN_DRAIN_MAGIC) { 3516112bd6dSCédric Le Goater s->regs[WDT_RESET_WIDTH] &= ~WDT_RESET_WIDTH_PUSH_PULL; 3526112bd6dSCédric Le Goater } 3536112bd6dSCédric Le Goater } 3546112bd6dSCédric Le Goater } 3556112bd6dSCédric Le Goater 3566112bd6dSCédric Le Goater static void aspeed_2500_wdt_class_init(ObjectClass *klass, void *data) 3576112bd6dSCédric Le Goater { 3586112bd6dSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 3596112bd6dSCédric Le Goater AspeedWDTClass *awc = ASPEED_WDT_CLASS(klass); 3606112bd6dSCédric Le Goater 3616112bd6dSCédric Le Goater dc->desc = "ASPEED 2500 Watchdog Controller"; 3626fdb4381SPhilippe Mathieu-Daudé awc->iosize = 0x20; 3636112bd6dSCédric Le Goater awc->ext_pulse_width_mask = 0xfffff; 3646112bd6dSCédric Le Goater awc->reset_ctrl_reg = SCU_RESET_CONTROL1; 3656112bd6dSCédric Le Goater awc->reset_pulse = aspeed_2500_wdt_reset_pulse; 36628c80f15SJoel Stanley awc->wdt_reload = aspeed_wdt_reload_1mhz; 367709098fdSAndrew Jeffery awc->sanitize_ctrl = aspeed_2500_sanitize_ctrl; 368018134abSSteven Lee awc->default_status = 0x014FB180; 369018134abSSteven Lee awc->default_reload_value = 0x014FB180; 3706112bd6dSCédric Le Goater } 3716112bd6dSCédric Le Goater 3726112bd6dSCédric Le Goater static const TypeInfo aspeed_2500_wdt_info = { 3736112bd6dSCédric Le Goater .name = TYPE_ASPEED_2500_WDT, 3746112bd6dSCédric Le Goater .parent = TYPE_ASPEED_WDT, 3756112bd6dSCédric Le Goater .instance_size = sizeof(AspeedWDTState), 3766112bd6dSCédric Le Goater .class_init = aspeed_2500_wdt_class_init, 377854123bfSCédric Le Goater }; 378854123bfSCédric Le Goater 3796b2b2a70SJoel Stanley static void aspeed_2600_wdt_class_init(ObjectClass *klass, void *data) 3806b2b2a70SJoel Stanley { 3816b2b2a70SJoel Stanley DeviceClass *dc = DEVICE_CLASS(klass); 3826b2b2a70SJoel Stanley AspeedWDTClass *awc = ASPEED_WDT_CLASS(klass); 3836b2b2a70SJoel Stanley 3846b2b2a70SJoel Stanley dc->desc = "ASPEED 2600 Watchdog Controller"; 3856fdb4381SPhilippe Mathieu-Daudé awc->iosize = 0x40; 3866b2b2a70SJoel Stanley awc->ext_pulse_width_mask = 0xfffff; /* TODO */ 3876b2b2a70SJoel Stanley awc->reset_ctrl_reg = AST2600_SCU_RESET_CONTROL1; 3886b2b2a70SJoel Stanley awc->reset_pulse = aspeed_2500_wdt_reset_pulse; 38928c80f15SJoel Stanley awc->wdt_reload = aspeed_wdt_reload_1mhz; 390709098fdSAndrew Jeffery awc->sanitize_ctrl = aspeed_2600_sanitize_ctrl; 391018134abSSteven Lee awc->default_status = 0x014FB180; 392018134abSSteven Lee awc->default_reload_value = 0x014FB180; 3936b2b2a70SJoel Stanley } 3946b2b2a70SJoel Stanley 3956b2b2a70SJoel Stanley static const TypeInfo aspeed_2600_wdt_info = { 3966b2b2a70SJoel Stanley .name = TYPE_ASPEED_2600_WDT, 3976b2b2a70SJoel Stanley .parent = TYPE_ASPEED_WDT, 3986b2b2a70SJoel Stanley .instance_size = sizeof(AspeedWDTState), 3996b2b2a70SJoel Stanley .class_init = aspeed_2600_wdt_class_init, 4006b2b2a70SJoel Stanley }; 4016b2b2a70SJoel Stanley 402e259e01eSSteven Lee static void aspeed_1030_wdt_class_init(ObjectClass *klass, void *data) 403e259e01eSSteven Lee { 404e259e01eSSteven Lee DeviceClass *dc = DEVICE_CLASS(klass); 405e259e01eSSteven Lee AspeedWDTClass *awc = ASPEED_WDT_CLASS(klass); 406e259e01eSSteven Lee 407e259e01eSSteven Lee dc->desc = "ASPEED 1030 Watchdog Controller"; 4086fdb4381SPhilippe Mathieu-Daudé awc->iosize = 0x80; 409e259e01eSSteven Lee awc->ext_pulse_width_mask = 0xfffff; /* TODO */ 410e259e01eSSteven Lee awc->reset_ctrl_reg = AST2600_SCU_RESET_CONTROL1; 411e259e01eSSteven Lee awc->reset_pulse = aspeed_2500_wdt_reset_pulse; 412e259e01eSSteven Lee awc->wdt_reload = aspeed_wdt_reload_1mhz; 413e259e01eSSteven Lee awc->sanitize_ctrl = aspeed_2600_sanitize_ctrl; 414e259e01eSSteven Lee awc->default_status = 0x014FB180; 415e259e01eSSteven Lee awc->default_reload_value = 0x014FB180; 416e259e01eSSteven Lee } 417e259e01eSSteven Lee 418e259e01eSSteven Lee static const TypeInfo aspeed_1030_wdt_info = { 419e259e01eSSteven Lee .name = TYPE_ASPEED_1030_WDT, 420e259e01eSSteven Lee .parent = TYPE_ASPEED_WDT, 421e259e01eSSteven Lee .instance_size = sizeof(AspeedWDTState), 422e259e01eSSteven Lee .class_init = aspeed_1030_wdt_class_init, 423e259e01eSSteven Lee }; 424e259e01eSSteven Lee 425*8db36a4fSJamin Lin static void aspeed_2700_wdt_class_init(ObjectClass *klass, void *data) 426*8db36a4fSJamin Lin { 427*8db36a4fSJamin Lin DeviceClass *dc = DEVICE_CLASS(klass); 428*8db36a4fSJamin Lin AspeedWDTClass *awc = ASPEED_WDT_CLASS(klass); 429*8db36a4fSJamin Lin 430*8db36a4fSJamin Lin dc->desc = "ASPEED 2700 Watchdog Controller"; 431*8db36a4fSJamin Lin awc->iosize = 0x80; 432*8db36a4fSJamin Lin awc->ext_pulse_width_mask = 0xfffff; /* TODO */ 433*8db36a4fSJamin Lin awc->reset_ctrl_reg = AST2600_SCU_RESET_CONTROL1; 434*8db36a4fSJamin Lin awc->reset_pulse = aspeed_2500_wdt_reset_pulse; 435*8db36a4fSJamin Lin awc->wdt_reload = aspeed_wdt_reload_1mhz; 436*8db36a4fSJamin Lin awc->sanitize_ctrl = aspeed_2600_sanitize_ctrl; 437*8db36a4fSJamin Lin awc->default_status = 0x014FB180; 438*8db36a4fSJamin Lin awc->default_reload_value = 0x014FB180; 439*8db36a4fSJamin Lin } 440*8db36a4fSJamin Lin 441*8db36a4fSJamin Lin static const TypeInfo aspeed_2700_wdt_info = { 442*8db36a4fSJamin Lin .name = TYPE_ASPEED_2700_WDT, 443*8db36a4fSJamin Lin .parent = TYPE_ASPEED_WDT, 444*8db36a4fSJamin Lin .instance_size = sizeof(AspeedWDTState), 445*8db36a4fSJamin Lin .class_init = aspeed_2700_wdt_class_init, 446*8db36a4fSJamin Lin }; 447*8db36a4fSJamin Lin 448854123bfSCédric Le Goater static void wdt_aspeed_register_types(void) 449854123bfSCédric Le Goater { 450854123bfSCédric Le Goater type_register_static(&aspeed_wdt_info); 4516112bd6dSCédric Le Goater type_register_static(&aspeed_2400_wdt_info); 4526112bd6dSCédric Le Goater type_register_static(&aspeed_2500_wdt_info); 4536b2b2a70SJoel Stanley type_register_static(&aspeed_2600_wdt_info); 454*8db36a4fSJamin Lin type_register_static(&aspeed_2700_wdt_info); 455e259e01eSSteven Lee type_register_static(&aspeed_1030_wdt_info); 456854123bfSCédric Le Goater } 457854123bfSCédric Le Goater 458854123bfSCédric Le Goater type_init(wdt_aspeed_register_types) 459