1854123bfSCédric Le Goater /* 2854123bfSCédric Le Goater * ASPEED Watchdog Controller 3854123bfSCédric Le Goater * 4854123bfSCédric Le Goater * Copyright (C) 2016-2017 IBM Corp. 5854123bfSCédric Le Goater * 6854123bfSCédric Le Goater * This code is licensed under the GPL version 2 or later. See the 7854123bfSCédric Le Goater * COPYING file in the top-level directory. 8854123bfSCédric Le Goater */ 9854123bfSCédric Le Goater 10854123bfSCédric Le Goater #include "qemu/osdep.h" 11f55d613bSAndrew Jeffery 12f55d613bSAndrew Jeffery #include "qapi/error.h" 13854123bfSCédric Le Goater #include "qemu/log.h" 140b8fa32fSMarkus Armbruster #include "qemu/module.h" 15854123bfSCédric Le Goater #include "qemu/timer.h" 16f55d613bSAndrew Jeffery #include "sysemu/watchdog.h" 17f55d613bSAndrew Jeffery #include "hw/misc/aspeed_scu.h" 18a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 19f55d613bSAndrew Jeffery #include "hw/sysbus.h" 20854123bfSCédric Le Goater #include "hw/watchdog/wdt_aspeed.h" 21d6454270SMarkus Armbruster #include "migration/vmstate.h" 22854123bfSCédric Le Goater 23854123bfSCédric Le Goater #define WDT_STATUS (0x00 / 4) 24854123bfSCédric Le Goater #define WDT_RELOAD_VALUE (0x04 / 4) 25854123bfSCédric Le Goater #define WDT_RESTART (0x08 / 4) 26854123bfSCédric Le Goater #define WDT_CTRL (0x0C / 4) 27854123bfSCédric Le Goater #define WDT_CTRL_RESET_MODE_SOC (0x00 << 5) 28854123bfSCédric Le Goater #define WDT_CTRL_RESET_MODE_FULL_CHIP (0x01 << 5) 29854123bfSCédric Le Goater #define WDT_CTRL_1MHZ_CLK BIT(4) 30854123bfSCédric Le Goater #define WDT_CTRL_WDT_EXT BIT(3) 31854123bfSCédric Le Goater #define WDT_CTRL_WDT_INTR BIT(2) 32854123bfSCédric Le Goater #define WDT_CTRL_RESET_SYSTEM BIT(1) 33854123bfSCédric Le Goater #define WDT_CTRL_ENABLE BIT(0) 34f55d613bSAndrew Jeffery #define WDT_RESET_WIDTH (0x18 / 4) 35f55d613bSAndrew Jeffery #define WDT_RESET_WIDTH_ACTIVE_HIGH BIT(31) 36f55d613bSAndrew Jeffery #define WDT_POLARITY_MASK (0xFF << 24) 37f55d613bSAndrew Jeffery #define WDT_ACTIVE_HIGH_MAGIC (0xA5 << 24) 38f55d613bSAndrew Jeffery #define WDT_ACTIVE_LOW_MAGIC (0x5A << 24) 39f55d613bSAndrew Jeffery #define WDT_RESET_WIDTH_PUSH_PULL BIT(30) 40f55d613bSAndrew Jeffery #define WDT_DRIVE_TYPE_MASK (0xFF << 24) 41f55d613bSAndrew Jeffery #define WDT_PUSH_PULL_MAGIC (0xA8 << 24) 42f55d613bSAndrew Jeffery #define WDT_OPEN_DRAIN_MAGIC (0x8A << 24) 436b2b2a70SJoel Stanley #define WDT_RESET_MASK1 (0x1c / 4) 44854123bfSCédric Le Goater 45854123bfSCédric Le Goater #define WDT_TIMEOUT_STATUS (0x10 / 4) 46854123bfSCédric Le Goater #define WDT_TIMEOUT_CLEAR (0x14 / 4) 47854123bfSCédric Le Goater 48854123bfSCédric Le Goater #define WDT_RESTART_MAGIC 0x4755 49854123bfSCédric Le Goater 506b2b2a70SJoel Stanley #define AST2600_SCU_RESET_CONTROL1 (0x40 / 4) 513059c2f5SJoel Stanley #define SCU_RESET_CONTROL1 (0x04 / 4) 523059c2f5SJoel Stanley #define SCU_RESET_SDRAM BIT(0) 533059c2f5SJoel Stanley 54854123bfSCédric Le Goater static bool aspeed_wdt_is_enabled(const AspeedWDTState *s) 55854123bfSCédric Le Goater { 56854123bfSCédric Le Goater return s->regs[WDT_CTRL] & WDT_CTRL_ENABLE; 57854123bfSCédric Le Goater } 58854123bfSCédric Le Goater 59854123bfSCédric Le Goater static uint64_t aspeed_wdt_read(void *opaque, hwaddr offset, unsigned size) 60854123bfSCédric Le Goater { 61854123bfSCédric Le Goater AspeedWDTState *s = ASPEED_WDT(opaque); 62854123bfSCédric Le Goater 63854123bfSCédric Le Goater offset >>= 2; 64854123bfSCédric Le Goater 65854123bfSCédric Le Goater switch (offset) { 66854123bfSCédric Le Goater case WDT_STATUS: 67854123bfSCédric Le Goater return s->regs[WDT_STATUS]; 68854123bfSCédric Le Goater case WDT_RELOAD_VALUE: 69854123bfSCédric Le Goater return s->regs[WDT_RELOAD_VALUE]; 70854123bfSCédric Le Goater case WDT_RESTART: 71854123bfSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 72854123bfSCédric Le Goater "%s: read from write-only reg at offset 0x%" 73854123bfSCédric Le Goater HWADDR_PRIx "\n", __func__, offset); 74854123bfSCédric Le Goater return 0; 75854123bfSCédric Le Goater case WDT_CTRL: 76854123bfSCédric Le Goater return s->regs[WDT_CTRL]; 77f55d613bSAndrew Jeffery case WDT_RESET_WIDTH: 78f55d613bSAndrew Jeffery return s->regs[WDT_RESET_WIDTH]; 796b2b2a70SJoel Stanley case WDT_RESET_MASK1: 806b2b2a70SJoel Stanley return s->regs[WDT_RESET_MASK1]; 81854123bfSCédric Le Goater case WDT_TIMEOUT_STATUS: 82854123bfSCédric Le Goater case WDT_TIMEOUT_CLEAR: 83854123bfSCédric Le Goater qemu_log_mask(LOG_UNIMP, 84854123bfSCédric Le Goater "%s: uninmplemented read at offset 0x%" HWADDR_PRIx "\n", 85854123bfSCédric Le Goater __func__, offset); 86854123bfSCédric Le Goater return 0; 87854123bfSCédric Le Goater default: 88854123bfSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 89854123bfSCédric Le Goater "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n", 90854123bfSCédric Le Goater __func__, offset); 91854123bfSCédric Le Goater return 0; 92854123bfSCédric Le Goater } 93854123bfSCédric Le Goater 94854123bfSCédric Le Goater } 95854123bfSCédric Le Goater 9628c80f15SJoel Stanley static void aspeed_wdt_reload(AspeedWDTState *s) 97854123bfSCédric Le Goater { 98f958537aSCédric Le Goater uint64_t reload; 99854123bfSCédric Le Goater 10028c80f15SJoel Stanley if (!(s->regs[WDT_CTRL] & WDT_CTRL_1MHZ_CLK)) { 101854123bfSCédric Le Goater reload = muldiv64(s->regs[WDT_RELOAD_VALUE], NANOSECONDS_PER_SECOND, 102854123bfSCédric Le Goater s->pclk_freq); 103854123bfSCédric Le Goater } else { 104f958537aSCédric Le Goater reload = s->regs[WDT_RELOAD_VALUE] * 1000ULL; 105854123bfSCédric Le Goater } 106854123bfSCédric Le Goater 107854123bfSCédric Le Goater if (aspeed_wdt_is_enabled(s)) { 108854123bfSCédric Le Goater timer_mod(s->timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + reload); 109854123bfSCédric Le Goater } 110854123bfSCédric Le Goater } 111854123bfSCédric Le Goater 11228c80f15SJoel Stanley static void aspeed_wdt_reload_1mhz(AspeedWDTState *s) 11328c80f15SJoel Stanley { 11428c80f15SJoel Stanley uint64_t reload = s->regs[WDT_RELOAD_VALUE] * 1000ULL; 11528c80f15SJoel Stanley 11628c80f15SJoel Stanley if (aspeed_wdt_is_enabled(s)) { 11728c80f15SJoel Stanley timer_mod(s->timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + reload); 11828c80f15SJoel Stanley } 11928c80f15SJoel Stanley } 12028c80f15SJoel Stanley 121709098fdSAndrew Jeffery static uint64_t aspeed_2400_sanitize_ctrl(uint64_t data) 122709098fdSAndrew Jeffery { 123709098fdSAndrew Jeffery return data & 0xffff; 124709098fdSAndrew Jeffery } 125709098fdSAndrew Jeffery 126709098fdSAndrew Jeffery static uint64_t aspeed_2500_sanitize_ctrl(uint64_t data) 127709098fdSAndrew Jeffery { 128709098fdSAndrew Jeffery return (data & ~(0xfUL << 8)) | WDT_CTRL_1MHZ_CLK; 129709098fdSAndrew Jeffery } 130709098fdSAndrew Jeffery 131709098fdSAndrew Jeffery static uint64_t aspeed_2600_sanitize_ctrl(uint64_t data) 132709098fdSAndrew Jeffery { 133709098fdSAndrew Jeffery return data & ~(0x7UL << 7); 134709098fdSAndrew Jeffery } 13528c80f15SJoel Stanley 136854123bfSCédric Le Goater static void aspeed_wdt_write(void *opaque, hwaddr offset, uint64_t data, 137854123bfSCédric Le Goater unsigned size) 138854123bfSCédric Le Goater { 139854123bfSCédric Le Goater AspeedWDTState *s = ASPEED_WDT(opaque); 1406112bd6dSCédric Le Goater AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(s); 141709098fdSAndrew Jeffery bool enable; 142854123bfSCédric Le Goater 143854123bfSCédric Le Goater offset >>= 2; 144854123bfSCédric Le Goater 145854123bfSCédric Le Goater switch (offset) { 146854123bfSCédric Le Goater case WDT_STATUS: 147854123bfSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 148854123bfSCédric Le Goater "%s: write to read-only reg at offset 0x%" 149854123bfSCédric Le Goater HWADDR_PRIx "\n", __func__, offset); 150854123bfSCédric Le Goater break; 151854123bfSCédric Le Goater case WDT_RELOAD_VALUE: 152854123bfSCédric Le Goater s->regs[WDT_RELOAD_VALUE] = data; 153854123bfSCédric Le Goater break; 154854123bfSCédric Le Goater case WDT_RESTART: 155854123bfSCédric Le Goater if ((data & 0xFFFF) == WDT_RESTART_MAGIC) { 156854123bfSCédric Le Goater s->regs[WDT_STATUS] = s->regs[WDT_RELOAD_VALUE]; 15728c80f15SJoel Stanley awc->wdt_reload(s); 158854123bfSCédric Le Goater } 159854123bfSCédric Le Goater break; 160854123bfSCédric Le Goater case WDT_CTRL: 161709098fdSAndrew Jeffery data = awc->sanitize_ctrl(data); 162709098fdSAndrew Jeffery enable = data & WDT_CTRL_ENABLE; 163854123bfSCédric Le Goater if (enable && !aspeed_wdt_is_enabled(s)) { 164854123bfSCédric Le Goater s->regs[WDT_CTRL] = data; 16528c80f15SJoel Stanley awc->wdt_reload(s); 166854123bfSCédric Le Goater } else if (!enable && aspeed_wdt_is_enabled(s)) { 167854123bfSCédric Le Goater s->regs[WDT_CTRL] = data; 168854123bfSCédric Le Goater timer_del(s->timer); 169*74b67e1fSAndrew Jeffery } else { 170*74b67e1fSAndrew Jeffery s->regs[WDT_CTRL] = data; 171854123bfSCédric Le Goater } 172854123bfSCédric Le Goater break; 173f55d613bSAndrew Jeffery case WDT_RESET_WIDTH: 1746112bd6dSCédric Le Goater if (awc->reset_pulse) { 1756112bd6dSCédric Le Goater awc->reset_pulse(s, data & WDT_POLARITY_MASK); 176f55d613bSAndrew Jeffery } 1776112bd6dSCédric Le Goater s->regs[WDT_RESET_WIDTH] &= ~awc->ext_pulse_width_mask; 1786112bd6dSCédric Le Goater s->regs[WDT_RESET_WIDTH] |= data & awc->ext_pulse_width_mask; 179f55d613bSAndrew Jeffery break; 1806112bd6dSCédric Le Goater 1816b2b2a70SJoel Stanley case WDT_RESET_MASK1: 1826b2b2a70SJoel Stanley /* TODO: implement */ 1836b2b2a70SJoel Stanley s->regs[WDT_RESET_MASK1] = data; 1846b2b2a70SJoel Stanley break; 1856b2b2a70SJoel Stanley 186854123bfSCédric Le Goater case WDT_TIMEOUT_STATUS: 187854123bfSCédric Le Goater case WDT_TIMEOUT_CLEAR: 188854123bfSCédric Le Goater qemu_log_mask(LOG_UNIMP, 189854123bfSCédric Le Goater "%s: uninmplemented write at offset 0x%" HWADDR_PRIx "\n", 190854123bfSCédric Le Goater __func__, offset); 191854123bfSCédric Le Goater break; 192854123bfSCédric Le Goater default: 193854123bfSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 194854123bfSCédric Le Goater "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n", 195854123bfSCédric Le Goater __func__, offset); 196854123bfSCédric Le Goater } 197854123bfSCédric Le Goater return; 198854123bfSCédric Le Goater } 199854123bfSCédric Le Goater 200854123bfSCédric Le Goater static WatchdogTimerModel model = { 201854123bfSCédric Le Goater .wdt_name = TYPE_ASPEED_WDT, 202854123bfSCédric Le Goater .wdt_description = "Aspeed watchdog device", 203854123bfSCédric Le Goater }; 204854123bfSCédric Le Goater 205854123bfSCédric Le Goater static const VMStateDescription vmstate_aspeed_wdt = { 206854123bfSCédric Le Goater .name = "vmstate_aspeed_wdt", 207854123bfSCédric Le Goater .version_id = 0, 208854123bfSCédric Le Goater .minimum_version_id = 0, 209854123bfSCédric Le Goater .fields = (VMStateField[]) { 210854123bfSCédric Le Goater VMSTATE_TIMER_PTR(timer, AspeedWDTState), 211854123bfSCédric Le Goater VMSTATE_UINT32_ARRAY(regs, AspeedWDTState, ASPEED_WDT_REGS_MAX), 212854123bfSCédric Le Goater VMSTATE_END_OF_LIST() 213854123bfSCédric Le Goater } 214854123bfSCédric Le Goater }; 215854123bfSCédric Le Goater 216854123bfSCédric Le Goater static const MemoryRegionOps aspeed_wdt_ops = { 217854123bfSCédric Le Goater .read = aspeed_wdt_read, 218854123bfSCédric Le Goater .write = aspeed_wdt_write, 219854123bfSCédric Le Goater .endianness = DEVICE_LITTLE_ENDIAN, 220854123bfSCédric Le Goater .valid.min_access_size = 4, 221854123bfSCédric Le Goater .valid.max_access_size = 4, 222854123bfSCédric Le Goater .valid.unaligned = false, 223854123bfSCédric Le Goater }; 224854123bfSCédric Le Goater 225854123bfSCédric Le Goater static void aspeed_wdt_reset(DeviceState *dev) 226854123bfSCédric Le Goater { 227854123bfSCédric Le Goater AspeedWDTState *s = ASPEED_WDT(dev); 228709098fdSAndrew Jeffery AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(s); 229854123bfSCédric Le Goater 230854123bfSCédric Le Goater s->regs[WDT_STATUS] = 0x3EF1480; 231854123bfSCédric Le Goater s->regs[WDT_RELOAD_VALUE] = 0x03EF1480; 232854123bfSCédric Le Goater s->regs[WDT_RESTART] = 0; 233709098fdSAndrew Jeffery s->regs[WDT_CTRL] = awc->sanitize_ctrl(0); 234f55d613bSAndrew Jeffery s->regs[WDT_RESET_WIDTH] = 0xFF; 235854123bfSCédric Le Goater 236854123bfSCédric Le Goater timer_del(s->timer); 237854123bfSCédric Le Goater } 238854123bfSCédric Le Goater 239854123bfSCédric Le Goater static void aspeed_wdt_timer_expired(void *dev) 240854123bfSCédric Le Goater { 241854123bfSCédric Le Goater AspeedWDTState *s = ASPEED_WDT(dev); 2426112bd6dSCédric Le Goater uint32_t reset_ctrl_reg = ASPEED_WDT_GET_CLASS(s)->reset_ctrl_reg; 243854123bfSCédric Le Goater 2443059c2f5SJoel Stanley /* Do not reset on SDRAM controller reset */ 2456112bd6dSCédric Le Goater if (s->scu->regs[reset_ctrl_reg] & SCU_RESET_SDRAM) { 2463059c2f5SJoel Stanley timer_del(s->timer); 2473059c2f5SJoel Stanley s->regs[WDT_CTRL] = 0; 2483059c2f5SJoel Stanley return; 2493059c2f5SJoel Stanley } 2503059c2f5SJoel Stanley 251aabf1de4SJoel Stanley qemu_log_mask(CPU_LOG_RESET, "Watchdog timer %" HWADDR_PRIx " expired.\n", 252aabf1de4SJoel Stanley s->iomem.addr); 253854123bfSCédric Le Goater watchdog_perform_action(); 254854123bfSCédric Le Goater timer_del(s->timer); 255854123bfSCédric Le Goater } 256854123bfSCédric Le Goater 257854123bfSCédric Le Goater #define PCLK_HZ 24000000 258854123bfSCédric Le Goater 259854123bfSCédric Le Goater static void aspeed_wdt_realize(DeviceState *dev, Error **errp) 260854123bfSCédric Le Goater { 261854123bfSCédric Le Goater SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 262854123bfSCédric Le Goater AspeedWDTState *s = ASPEED_WDT(dev); 2633059c2f5SJoel Stanley 2642ec11f23SCédric Le Goater assert(s->scu); 265854123bfSCédric Le Goater 266854123bfSCédric Le Goater s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, aspeed_wdt_timer_expired, dev); 267854123bfSCédric Le Goater 268854123bfSCédric Le Goater /* FIXME: This setting should be derived from the SCU hw strapping 269854123bfSCédric Le Goater * register SCU70 270854123bfSCédric Le Goater */ 271854123bfSCédric Le Goater s->pclk_freq = PCLK_HZ; 272854123bfSCédric Le Goater 273854123bfSCédric Le Goater memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_wdt_ops, s, 274854123bfSCédric Le Goater TYPE_ASPEED_WDT, ASPEED_WDT_REGS_MAX * 4); 275854123bfSCédric Le Goater sysbus_init_mmio(sbd, &s->iomem); 276854123bfSCédric Le Goater } 277854123bfSCédric Le Goater 2782ec11f23SCédric Le Goater static Property aspeed_wdt_properties[] = { 2792ec11f23SCédric Le Goater DEFINE_PROP_LINK("scu", AspeedWDTState, scu, TYPE_ASPEED_SCU, 2802ec11f23SCédric Le Goater AspeedSCUState *), 2812ec11f23SCédric Le Goater DEFINE_PROP_END_OF_LIST(), 2822ec11f23SCédric Le Goater }; 2832ec11f23SCédric Le Goater 284854123bfSCédric Le Goater static void aspeed_wdt_class_init(ObjectClass *klass, void *data) 285854123bfSCédric Le Goater { 286854123bfSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 287854123bfSCédric Le Goater 2886112bd6dSCédric Le Goater dc->desc = "ASPEED Watchdog Controller"; 289854123bfSCédric Le Goater dc->realize = aspeed_wdt_realize; 290854123bfSCédric Le Goater dc->reset = aspeed_wdt_reset; 291854123bfSCédric Le Goater set_bit(DEVICE_CATEGORY_MISC, dc->categories); 292854123bfSCédric Le Goater dc->vmsd = &vmstate_aspeed_wdt; 2934f67d30bSMarc-André Lureau device_class_set_props(dc, aspeed_wdt_properties); 294854123bfSCédric Le Goater } 295854123bfSCédric Le Goater 296854123bfSCédric Le Goater static const TypeInfo aspeed_wdt_info = { 297854123bfSCédric Le Goater .parent = TYPE_SYS_BUS_DEVICE, 298854123bfSCédric Le Goater .name = TYPE_ASPEED_WDT, 299854123bfSCédric Le Goater .instance_size = sizeof(AspeedWDTState), 300854123bfSCédric Le Goater .class_init = aspeed_wdt_class_init, 3016112bd6dSCédric Le Goater .class_size = sizeof(AspeedWDTClass), 3026112bd6dSCédric Le Goater .abstract = true, 3036112bd6dSCédric Le Goater }; 3046112bd6dSCédric Le Goater 3056112bd6dSCédric Le Goater static void aspeed_2400_wdt_class_init(ObjectClass *klass, void *data) 3066112bd6dSCédric Le Goater { 3076112bd6dSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 3086112bd6dSCédric Le Goater AspeedWDTClass *awc = ASPEED_WDT_CLASS(klass); 3096112bd6dSCédric Le Goater 3106112bd6dSCédric Le Goater dc->desc = "ASPEED 2400 Watchdog Controller"; 3116112bd6dSCédric Le Goater awc->offset = 0x20; 3126112bd6dSCédric Le Goater awc->ext_pulse_width_mask = 0xff; 3136112bd6dSCédric Le Goater awc->reset_ctrl_reg = SCU_RESET_CONTROL1; 31428c80f15SJoel Stanley awc->wdt_reload = aspeed_wdt_reload; 315709098fdSAndrew Jeffery awc->sanitize_ctrl = aspeed_2400_sanitize_ctrl; 3166112bd6dSCédric Le Goater } 3176112bd6dSCédric Le Goater 3186112bd6dSCédric Le Goater static const TypeInfo aspeed_2400_wdt_info = { 3196112bd6dSCédric Le Goater .name = TYPE_ASPEED_2400_WDT, 3206112bd6dSCédric Le Goater .parent = TYPE_ASPEED_WDT, 3216112bd6dSCédric Le Goater .instance_size = sizeof(AspeedWDTState), 3226112bd6dSCédric Le Goater .class_init = aspeed_2400_wdt_class_init, 3236112bd6dSCédric Le Goater }; 3246112bd6dSCédric Le Goater 3256112bd6dSCédric Le Goater static void aspeed_2500_wdt_reset_pulse(AspeedWDTState *s, uint32_t property) 3266112bd6dSCédric Le Goater { 3276112bd6dSCédric Le Goater if (property) { 3286112bd6dSCédric Le Goater if (property == WDT_ACTIVE_HIGH_MAGIC) { 3296112bd6dSCédric Le Goater s->regs[WDT_RESET_WIDTH] |= WDT_RESET_WIDTH_ACTIVE_HIGH; 3306112bd6dSCédric Le Goater } else if (property == WDT_ACTIVE_LOW_MAGIC) { 3316112bd6dSCédric Le Goater s->regs[WDT_RESET_WIDTH] &= ~WDT_RESET_WIDTH_ACTIVE_HIGH; 3326112bd6dSCédric Le Goater } else if (property == WDT_PUSH_PULL_MAGIC) { 3336112bd6dSCédric Le Goater s->regs[WDT_RESET_WIDTH] |= WDT_RESET_WIDTH_PUSH_PULL; 3346112bd6dSCédric Le Goater } else if (property == WDT_OPEN_DRAIN_MAGIC) { 3356112bd6dSCédric Le Goater s->regs[WDT_RESET_WIDTH] &= ~WDT_RESET_WIDTH_PUSH_PULL; 3366112bd6dSCédric Le Goater } 3376112bd6dSCédric Le Goater } 3386112bd6dSCédric Le Goater } 3396112bd6dSCédric Le Goater 3406112bd6dSCédric Le Goater static void aspeed_2500_wdt_class_init(ObjectClass *klass, void *data) 3416112bd6dSCédric Le Goater { 3426112bd6dSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 3436112bd6dSCédric Le Goater AspeedWDTClass *awc = ASPEED_WDT_CLASS(klass); 3446112bd6dSCédric Le Goater 3456112bd6dSCédric Le Goater dc->desc = "ASPEED 2500 Watchdog Controller"; 3466112bd6dSCédric Le Goater awc->offset = 0x20; 3476112bd6dSCédric Le Goater awc->ext_pulse_width_mask = 0xfffff; 3486112bd6dSCédric Le Goater awc->reset_ctrl_reg = SCU_RESET_CONTROL1; 3496112bd6dSCédric Le Goater awc->reset_pulse = aspeed_2500_wdt_reset_pulse; 35028c80f15SJoel Stanley awc->wdt_reload = aspeed_wdt_reload_1mhz; 351709098fdSAndrew Jeffery awc->sanitize_ctrl = aspeed_2500_sanitize_ctrl; 3526112bd6dSCédric Le Goater } 3536112bd6dSCédric Le Goater 3546112bd6dSCédric Le Goater static const TypeInfo aspeed_2500_wdt_info = { 3556112bd6dSCédric Le Goater .name = TYPE_ASPEED_2500_WDT, 3566112bd6dSCédric Le Goater .parent = TYPE_ASPEED_WDT, 3576112bd6dSCédric Le Goater .instance_size = sizeof(AspeedWDTState), 3586112bd6dSCédric Le Goater .class_init = aspeed_2500_wdt_class_init, 359854123bfSCédric Le Goater }; 360854123bfSCédric Le Goater 3616b2b2a70SJoel Stanley static void aspeed_2600_wdt_class_init(ObjectClass *klass, void *data) 3626b2b2a70SJoel Stanley { 3636b2b2a70SJoel Stanley DeviceClass *dc = DEVICE_CLASS(klass); 3646b2b2a70SJoel Stanley AspeedWDTClass *awc = ASPEED_WDT_CLASS(klass); 3656b2b2a70SJoel Stanley 3666b2b2a70SJoel Stanley dc->desc = "ASPEED 2600 Watchdog Controller"; 3676b2b2a70SJoel Stanley awc->offset = 0x40; 3686b2b2a70SJoel Stanley awc->ext_pulse_width_mask = 0xfffff; /* TODO */ 3696b2b2a70SJoel Stanley awc->reset_ctrl_reg = AST2600_SCU_RESET_CONTROL1; 3706b2b2a70SJoel Stanley awc->reset_pulse = aspeed_2500_wdt_reset_pulse; 37128c80f15SJoel Stanley awc->wdt_reload = aspeed_wdt_reload_1mhz; 372709098fdSAndrew Jeffery awc->sanitize_ctrl = aspeed_2600_sanitize_ctrl; 3736b2b2a70SJoel Stanley } 3746b2b2a70SJoel Stanley 3756b2b2a70SJoel Stanley static const TypeInfo aspeed_2600_wdt_info = { 3766b2b2a70SJoel Stanley .name = TYPE_ASPEED_2600_WDT, 3776b2b2a70SJoel Stanley .parent = TYPE_ASPEED_WDT, 3786b2b2a70SJoel Stanley .instance_size = sizeof(AspeedWDTState), 3796b2b2a70SJoel Stanley .class_init = aspeed_2600_wdt_class_init, 3806b2b2a70SJoel Stanley }; 3816b2b2a70SJoel Stanley 382854123bfSCédric Le Goater static void wdt_aspeed_register_types(void) 383854123bfSCédric Le Goater { 384854123bfSCédric Le Goater watchdog_add_model(&model); 385854123bfSCédric Le Goater type_register_static(&aspeed_wdt_info); 3866112bd6dSCédric Le Goater type_register_static(&aspeed_2400_wdt_info); 3876112bd6dSCédric Le Goater type_register_static(&aspeed_2500_wdt_info); 3886b2b2a70SJoel Stanley type_register_static(&aspeed_2600_wdt_info); 389854123bfSCédric Le Goater } 390854123bfSCédric Le Goater 391854123bfSCédric Le Goater type_init(wdt_aspeed_register_types) 392