1c00d61d8SAlex Williamson /* 2c00d61d8SAlex Williamson * device quirks for PCI devices 3c00d61d8SAlex Williamson * 4c00d61d8SAlex Williamson * Copyright Red Hat, Inc. 2012-2015 5c00d61d8SAlex Williamson * 6c00d61d8SAlex Williamson * Authors: 7c00d61d8SAlex Williamson * Alex Williamson <alex.williamson@redhat.com> 8c00d61d8SAlex Williamson * 9c00d61d8SAlex Williamson * This work is licensed under the terms of the GNU GPL, version 2. See 10c00d61d8SAlex Williamson * the COPYING file in the top-level directory. 11c00d61d8SAlex Williamson */ 12c00d61d8SAlex Williamson 13c00d61d8SAlex Williamson #include "pci.h" 14c00d61d8SAlex Williamson #include "trace.h" 15c00d61d8SAlex Williamson #include "qemu/range.h" 16c00d61d8SAlex Williamson 17056dfcb6SAlex Williamson #define PCI_ANY_ID (~0) 18056dfcb6SAlex Williamson 19056dfcb6SAlex Williamson /* Use uin32_t for vendor & device so PCI_ANY_ID expands and cannot match hw */ 20056dfcb6SAlex Williamson static bool vfio_pci_is(VFIOPCIDevice *vdev, uint32_t vendor, uint32_t device) 21056dfcb6SAlex Williamson { 22*ff635e37SAlex Williamson return (vendor == PCI_ANY_ID || vendor == vdev->vendor_id) && 23*ff635e37SAlex Williamson (device == PCI_ANY_ID || device == vdev->device_id); 24056dfcb6SAlex Williamson } 25056dfcb6SAlex Williamson 260d38fb1cSAlex Williamson static bool vfio_is_vga(VFIOPCIDevice *vdev) 270d38fb1cSAlex Williamson { 280d38fb1cSAlex Williamson PCIDevice *pdev = &vdev->pdev; 290d38fb1cSAlex Williamson uint16_t class = pci_get_word(pdev->config + PCI_CLASS_DEVICE); 300d38fb1cSAlex Williamson 310d38fb1cSAlex Williamson return class == PCI_CLASS_DISPLAY_VGA; 320d38fb1cSAlex Williamson } 330d38fb1cSAlex Williamson 34c00d61d8SAlex Williamson /* 35c00d61d8SAlex Williamson * List of device ids/vendor ids for which to disable 36c00d61d8SAlex Williamson * option rom loading. This avoids the guest hangs during rom 37c00d61d8SAlex Williamson * execution as noticed with the BCM 57810 card for lack of a 38c00d61d8SAlex Williamson * more better way to handle such issues. 39c00d61d8SAlex Williamson * The user can still override by specifying a romfile or 40c00d61d8SAlex Williamson * rombar=1. 41c00d61d8SAlex Williamson * Please see https://bugs.launchpad.net/qemu/+bug/1284874 42c00d61d8SAlex Williamson * for an analysis of the 57810 card hang. When adding 43c00d61d8SAlex Williamson * a new vendor id/device id combination below, please also add 44c00d61d8SAlex Williamson * your card/environment details and information that could 45c00d61d8SAlex Williamson * help in debugging to the bug tracking this issue 46c00d61d8SAlex Williamson */ 47056dfcb6SAlex Williamson static const struct { 48056dfcb6SAlex Williamson uint32_t vendor; 49056dfcb6SAlex Williamson uint32_t device; 50056dfcb6SAlex Williamson } romblacklist[] = { 51056dfcb6SAlex Williamson { 0x14e4, 0x168e }, /* Broadcom BCM 57810 */ 52c00d61d8SAlex Williamson }; 53c00d61d8SAlex Williamson 54c00d61d8SAlex Williamson bool vfio_blacklist_opt_rom(VFIOPCIDevice *vdev) 55c00d61d8SAlex Williamson { 56056dfcb6SAlex Williamson int i; 57c00d61d8SAlex Williamson 58056dfcb6SAlex Williamson for (i = 0 ; i < ARRAY_SIZE(romblacklist); i++) { 59056dfcb6SAlex Williamson if (vfio_pci_is(vdev, romblacklist[i].vendor, romblacklist[i].device)) { 60056dfcb6SAlex Williamson trace_vfio_quirk_rom_blacklisted(vdev->vbasedev.name, 61056dfcb6SAlex Williamson romblacklist[i].vendor, 62056dfcb6SAlex Williamson romblacklist[i].device); 63c00d61d8SAlex Williamson return true; 64c00d61d8SAlex Williamson } 65c00d61d8SAlex Williamson } 66c00d61d8SAlex Williamson return false; 67c00d61d8SAlex Williamson } 68c00d61d8SAlex Williamson 69c00d61d8SAlex Williamson /* 700e54f24aSAlex Williamson * Device specific region quirks (mostly backdoors to PCI config space) 71c00d61d8SAlex Williamson */ 72c00d61d8SAlex Williamson 730e54f24aSAlex Williamson /* 740e54f24aSAlex Williamson * The generic window quirks operate on an address and data register, 750e54f24aSAlex Williamson * vfio_generic_window_address_quirk handles the address register and 760e54f24aSAlex Williamson * vfio_generic_window_data_quirk handles the data register. These ops 770e54f24aSAlex Williamson * pass reads and writes through to hardware until a value matching the 780e54f24aSAlex Williamson * stored address match/mask is written. When this occurs, the data 790e54f24aSAlex Williamson * register access emulated PCI config space for the device rather than 800e54f24aSAlex Williamson * passing through accesses. This enables devices where PCI config space 810e54f24aSAlex Williamson * is accessible behind a window register to maintain the virtualization 820e54f24aSAlex Williamson * provided through vfio. 830e54f24aSAlex Williamson */ 840e54f24aSAlex Williamson typedef struct VFIOConfigWindowMatch { 850e54f24aSAlex Williamson uint32_t match; 860e54f24aSAlex Williamson uint32_t mask; 870e54f24aSAlex Williamson } VFIOConfigWindowMatch; 880e54f24aSAlex Williamson 890e54f24aSAlex Williamson typedef struct VFIOConfigWindowQuirk { 900e54f24aSAlex Williamson struct VFIOPCIDevice *vdev; 910e54f24aSAlex Williamson 920e54f24aSAlex Williamson uint32_t address_val; 930e54f24aSAlex Williamson 940e54f24aSAlex Williamson uint32_t address_offset; 950e54f24aSAlex Williamson uint32_t data_offset; 960e54f24aSAlex Williamson 970e54f24aSAlex Williamson bool window_enabled; 980e54f24aSAlex Williamson uint8_t bar; 990e54f24aSAlex Williamson 1000e54f24aSAlex Williamson MemoryRegion *addr_mem; 1010e54f24aSAlex Williamson MemoryRegion *data_mem; 1020e54f24aSAlex Williamson 1030e54f24aSAlex Williamson uint32_t nr_matches; 1040e54f24aSAlex Williamson VFIOConfigWindowMatch matches[]; 1050e54f24aSAlex Williamson } VFIOConfigWindowQuirk; 1060e54f24aSAlex Williamson 1070e54f24aSAlex Williamson static uint64_t vfio_generic_window_quirk_address_read(void *opaque, 1080e54f24aSAlex Williamson hwaddr addr, 1090e54f24aSAlex Williamson unsigned size) 1100e54f24aSAlex Williamson { 1110e54f24aSAlex Williamson VFIOConfigWindowQuirk *window = opaque; 1120e54f24aSAlex Williamson VFIOPCIDevice *vdev = window->vdev; 1130e54f24aSAlex Williamson 1140e54f24aSAlex Williamson return vfio_region_read(&vdev->bars[window->bar].region, 1150e54f24aSAlex Williamson addr + window->address_offset, size); 1160e54f24aSAlex Williamson } 1170e54f24aSAlex Williamson 1180e54f24aSAlex Williamson static void vfio_generic_window_quirk_address_write(void *opaque, hwaddr addr, 1190e54f24aSAlex Williamson uint64_t data, 1200e54f24aSAlex Williamson unsigned size) 1210e54f24aSAlex Williamson { 1220e54f24aSAlex Williamson VFIOConfigWindowQuirk *window = opaque; 1230e54f24aSAlex Williamson VFIOPCIDevice *vdev = window->vdev; 1240e54f24aSAlex Williamson int i; 1250e54f24aSAlex Williamson 1260e54f24aSAlex Williamson window->window_enabled = false; 1270e54f24aSAlex Williamson 1280e54f24aSAlex Williamson vfio_region_write(&vdev->bars[window->bar].region, 1290e54f24aSAlex Williamson addr + window->address_offset, data, size); 1300e54f24aSAlex Williamson 1310e54f24aSAlex Williamson for (i = 0; i < window->nr_matches; i++) { 1320e54f24aSAlex Williamson if ((data & ~window->matches[i].mask) == window->matches[i].match) { 1330e54f24aSAlex Williamson window->window_enabled = true; 1340e54f24aSAlex Williamson window->address_val = data & window->matches[i].mask; 1350e54f24aSAlex Williamson trace_vfio_quirk_generic_window_address_write(vdev->vbasedev.name, 1360e54f24aSAlex Williamson memory_region_name(window->addr_mem), data); 1370e54f24aSAlex Williamson break; 1380e54f24aSAlex Williamson } 1390e54f24aSAlex Williamson } 1400e54f24aSAlex Williamson } 1410e54f24aSAlex Williamson 1420e54f24aSAlex Williamson static const MemoryRegionOps vfio_generic_window_address_quirk = { 1430e54f24aSAlex Williamson .read = vfio_generic_window_quirk_address_read, 1440e54f24aSAlex Williamson .write = vfio_generic_window_quirk_address_write, 1450e54f24aSAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 1460e54f24aSAlex Williamson }; 1470e54f24aSAlex Williamson 1480e54f24aSAlex Williamson static uint64_t vfio_generic_window_quirk_data_read(void *opaque, 1490e54f24aSAlex Williamson hwaddr addr, unsigned size) 1500e54f24aSAlex Williamson { 1510e54f24aSAlex Williamson VFIOConfigWindowQuirk *window = opaque; 1520e54f24aSAlex Williamson VFIOPCIDevice *vdev = window->vdev; 1530e54f24aSAlex Williamson uint64_t data; 1540e54f24aSAlex Williamson 1550e54f24aSAlex Williamson /* Always read data reg, discard if window enabled */ 1560e54f24aSAlex Williamson data = vfio_region_read(&vdev->bars[window->bar].region, 1570e54f24aSAlex Williamson addr + window->data_offset, size); 1580e54f24aSAlex Williamson 1590e54f24aSAlex Williamson if (window->window_enabled) { 1600e54f24aSAlex Williamson data = vfio_pci_read_config(&vdev->pdev, window->address_val, size); 1610e54f24aSAlex Williamson trace_vfio_quirk_generic_window_data_read(vdev->vbasedev.name, 1620e54f24aSAlex Williamson memory_region_name(window->data_mem), data); 1630e54f24aSAlex Williamson } 1640e54f24aSAlex Williamson 1650e54f24aSAlex Williamson return data; 1660e54f24aSAlex Williamson } 1670e54f24aSAlex Williamson 1680e54f24aSAlex Williamson static void vfio_generic_window_quirk_data_write(void *opaque, hwaddr addr, 1690e54f24aSAlex Williamson uint64_t data, unsigned size) 1700e54f24aSAlex Williamson { 1710e54f24aSAlex Williamson VFIOConfigWindowQuirk *window = opaque; 1720e54f24aSAlex Williamson VFIOPCIDevice *vdev = window->vdev; 1730e54f24aSAlex Williamson 1740e54f24aSAlex Williamson if (window->window_enabled) { 1750e54f24aSAlex Williamson vfio_pci_write_config(&vdev->pdev, window->address_val, data, size); 1760e54f24aSAlex Williamson trace_vfio_quirk_generic_window_data_write(vdev->vbasedev.name, 1770e54f24aSAlex Williamson memory_region_name(window->data_mem), data); 1780e54f24aSAlex Williamson return; 1790e54f24aSAlex Williamson } 1800e54f24aSAlex Williamson 1810e54f24aSAlex Williamson vfio_region_write(&vdev->bars[window->bar].region, 1820e54f24aSAlex Williamson addr + window->data_offset, data, size); 1830e54f24aSAlex Williamson } 1840e54f24aSAlex Williamson 1850e54f24aSAlex Williamson static const MemoryRegionOps vfio_generic_window_data_quirk = { 1860e54f24aSAlex Williamson .read = vfio_generic_window_quirk_data_read, 1870e54f24aSAlex Williamson .write = vfio_generic_window_quirk_data_write, 1880e54f24aSAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 1890e54f24aSAlex Williamson }; 1900e54f24aSAlex Williamson 1910d38fb1cSAlex Williamson /* 1920d38fb1cSAlex Williamson * The generic mirror quirk handles devices which expose PCI config space 1930d38fb1cSAlex Williamson * through a region within a BAR. When enabled, reads and writes are 1940d38fb1cSAlex Williamson * redirected through to emulated PCI config space. XXX if PCI config space 1950d38fb1cSAlex Williamson * used memory regions, this could just be an alias. 1960d38fb1cSAlex Williamson */ 1970d38fb1cSAlex Williamson typedef struct VFIOConfigMirrorQuirk { 1980d38fb1cSAlex Williamson struct VFIOPCIDevice *vdev; 1990d38fb1cSAlex Williamson uint32_t offset; 2000d38fb1cSAlex Williamson uint8_t bar; 2010d38fb1cSAlex Williamson MemoryRegion *mem; 2020d38fb1cSAlex Williamson } VFIOConfigMirrorQuirk; 2030d38fb1cSAlex Williamson 2040d38fb1cSAlex Williamson static uint64_t vfio_generic_quirk_mirror_read(void *opaque, 2050d38fb1cSAlex Williamson hwaddr addr, unsigned size) 2060d38fb1cSAlex Williamson { 2070d38fb1cSAlex Williamson VFIOConfigMirrorQuirk *mirror = opaque; 2080d38fb1cSAlex Williamson VFIOPCIDevice *vdev = mirror->vdev; 2090d38fb1cSAlex Williamson uint64_t data; 2100d38fb1cSAlex Williamson 2110d38fb1cSAlex Williamson /* Read and discard in case the hardware cares */ 2120d38fb1cSAlex Williamson (void)vfio_region_read(&vdev->bars[mirror->bar].region, 2130d38fb1cSAlex Williamson addr + mirror->offset, size); 2140d38fb1cSAlex Williamson 2150d38fb1cSAlex Williamson data = vfio_pci_read_config(&vdev->pdev, addr, size); 2160d38fb1cSAlex Williamson trace_vfio_quirk_generic_mirror_read(vdev->vbasedev.name, 2170d38fb1cSAlex Williamson memory_region_name(mirror->mem), 2180d38fb1cSAlex Williamson addr, data); 2190d38fb1cSAlex Williamson return data; 2200d38fb1cSAlex Williamson } 2210d38fb1cSAlex Williamson 2220d38fb1cSAlex Williamson static void vfio_generic_quirk_mirror_write(void *opaque, hwaddr addr, 2230d38fb1cSAlex Williamson uint64_t data, unsigned size) 2240d38fb1cSAlex Williamson { 2250d38fb1cSAlex Williamson VFIOConfigMirrorQuirk *mirror = opaque; 2260d38fb1cSAlex Williamson VFIOPCIDevice *vdev = mirror->vdev; 2270d38fb1cSAlex Williamson 2280d38fb1cSAlex Williamson vfio_pci_write_config(&vdev->pdev, addr, data, size); 2290d38fb1cSAlex Williamson trace_vfio_quirk_generic_mirror_write(vdev->vbasedev.name, 2300d38fb1cSAlex Williamson memory_region_name(mirror->mem), 2310d38fb1cSAlex Williamson addr, data); 2320d38fb1cSAlex Williamson } 2330d38fb1cSAlex Williamson 2340d38fb1cSAlex Williamson static const MemoryRegionOps vfio_generic_mirror_quirk = { 2350d38fb1cSAlex Williamson .read = vfio_generic_quirk_mirror_read, 2360d38fb1cSAlex Williamson .write = vfio_generic_quirk_mirror_write, 2370d38fb1cSAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 2380d38fb1cSAlex Williamson }; 2390d38fb1cSAlex Williamson 240c00d61d8SAlex Williamson /* Is range1 fully contained within range2? */ 241c00d61d8SAlex Williamson static bool vfio_range_contained(uint64_t first1, uint64_t len1, 242c00d61d8SAlex Williamson uint64_t first2, uint64_t len2) { 243c00d61d8SAlex Williamson return (first1 >= first2 && first1 + len1 <= first2 + len2); 244c00d61d8SAlex Williamson } 245c00d61d8SAlex Williamson 246c00d61d8SAlex Williamson #define PCI_VENDOR_ID_ATI 0x1002 247c00d61d8SAlex Williamson 248c00d61d8SAlex Williamson /* 249c00d61d8SAlex Williamson * Radeon HD cards (HD5450 & HD7850) report the upper byte of the I/O port BAR 250c00d61d8SAlex Williamson * through VGA register 0x3c3. On newer cards, the I/O port BAR is always 251c00d61d8SAlex Williamson * BAR4 (older cards like the X550 used BAR1, but we don't care to support 252c00d61d8SAlex Williamson * those). Note that on bare metal, a read of 0x3c3 doesn't always return the 253c00d61d8SAlex Williamson * I/O port BAR address. Originally this was coded to return the virtual BAR 254c00d61d8SAlex Williamson * address only if the physical register read returns the actual BAR address, 255c00d61d8SAlex Williamson * but users have reported greater success if we return the virtual address 256c00d61d8SAlex Williamson * unconditionally. 257c00d61d8SAlex Williamson */ 258c00d61d8SAlex Williamson static uint64_t vfio_ati_3c3_quirk_read(void *opaque, 259c00d61d8SAlex Williamson hwaddr addr, unsigned size) 260c00d61d8SAlex Williamson { 261b946d286SAlex Williamson VFIOPCIDevice *vdev = opaque; 262c00d61d8SAlex Williamson uint64_t data = vfio_pci_read_config(&vdev->pdev, 263b946d286SAlex Williamson PCI_BASE_ADDRESS_4 + 1, size); 264b946d286SAlex Williamson 265b946d286SAlex Williamson trace_vfio_quirk_ati_3c3_read(vdev->vbasedev.name, data); 266c00d61d8SAlex Williamson 267c00d61d8SAlex Williamson return data; 268c00d61d8SAlex Williamson } 269c00d61d8SAlex Williamson 270c00d61d8SAlex Williamson static const MemoryRegionOps vfio_ati_3c3_quirk = { 271c00d61d8SAlex Williamson .read = vfio_ati_3c3_quirk_read, 272c00d61d8SAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 273c00d61d8SAlex Williamson }; 274c00d61d8SAlex Williamson 275c00d61d8SAlex Williamson static void vfio_vga_probe_ati_3c3_quirk(VFIOPCIDevice *vdev) 276c00d61d8SAlex Williamson { 277c00d61d8SAlex Williamson VFIOQuirk *quirk; 278c00d61d8SAlex Williamson 279c00d61d8SAlex Williamson /* 280c00d61d8SAlex Williamson * As long as the BAR is >= 256 bytes it will be aligned such that the 281c00d61d8SAlex Williamson * lower byte is always zero. Filter out anything else, if it exists. 282c00d61d8SAlex Williamson */ 283b946d286SAlex Williamson if (!vfio_pci_is(vdev, PCI_VENDOR_ID_ATI, PCI_ANY_ID) || 284b946d286SAlex Williamson !vdev->bars[4].ioport || vdev->bars[4].region.size < 256) { 285c00d61d8SAlex Williamson return; 286c00d61d8SAlex Williamson } 287c00d61d8SAlex Williamson 288c00d61d8SAlex Williamson quirk = g_malloc0(sizeof(*quirk)); 289b946d286SAlex Williamson quirk->mem = g_malloc0_n(sizeof(MemoryRegion), 1); 2908c4f2348SAlex Williamson quirk->nr_mem = 1; 291c00d61d8SAlex Williamson 292b946d286SAlex Williamson memory_region_init_io(quirk->mem, OBJECT(vdev), &vfio_ati_3c3_quirk, vdev, 293c00d61d8SAlex Williamson "vfio-ati-3c3-quirk", 1); 294c00d61d8SAlex Williamson memory_region_add_subregion(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].mem, 2958c4f2348SAlex Williamson 3 /* offset 3 bytes from 0x3c0 */, quirk->mem); 296c00d61d8SAlex Williamson 297c00d61d8SAlex Williamson QLIST_INSERT_HEAD(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].quirks, 298c00d61d8SAlex Williamson quirk, next); 299c00d61d8SAlex Williamson 300b946d286SAlex Williamson trace_vfio_quirk_ati_3c3_probe(vdev->vbasedev.name); 301c00d61d8SAlex Williamson } 302c00d61d8SAlex Williamson 303c00d61d8SAlex Williamson /* 3040e54f24aSAlex Williamson * Newer ATI/AMD devices, including HD5450 and HD7850, have a mirror to PCI 305c00d61d8SAlex Williamson * config space through MMIO BAR2 at offset 0x4000. Nothing seems to access 306c00d61d8SAlex Williamson * the MMIO space directly, but a window to this space is provided through 307c00d61d8SAlex Williamson * I/O port BAR4. Offset 0x0 is the address register and offset 0x4 is the 308c00d61d8SAlex Williamson * data register. When the address is programmed to a range of 0x4000-0x4fff 309c00d61d8SAlex Williamson * PCI configuration space is available. Experimentation seems to indicate 3100e54f24aSAlex Williamson * that read-only may be provided by hardware. 311c00d61d8SAlex Williamson */ 3120e54f24aSAlex Williamson static void vfio_probe_ati_bar4_quirk(VFIOPCIDevice *vdev, int nr) 313c00d61d8SAlex Williamson { 314c00d61d8SAlex Williamson VFIOQuirk *quirk; 3150e54f24aSAlex Williamson VFIOConfigWindowQuirk *window; 316c00d61d8SAlex Williamson 3170e54f24aSAlex Williamson /* This windows doesn't seem to be used except by legacy VGA code */ 3180e54f24aSAlex Williamson if (!vfio_pci_is(vdev, PCI_VENDOR_ID_ATI, PCI_ANY_ID) || 3190e54f24aSAlex Williamson !vdev->has_vga || nr != 4) { 320c00d61d8SAlex Williamson return; 321c00d61d8SAlex Williamson } 322c00d61d8SAlex Williamson 323c00d61d8SAlex Williamson quirk = g_malloc0(sizeof(*quirk)); 3240e54f24aSAlex Williamson quirk->mem = g_malloc0_n(sizeof(MemoryRegion), 2); 3250e54f24aSAlex Williamson quirk->nr_mem = 2; 3260e54f24aSAlex Williamson window = quirk->data = g_malloc0(sizeof(*window) + 3270e54f24aSAlex Williamson sizeof(VFIOConfigWindowMatch)); 3280e54f24aSAlex Williamson window->vdev = vdev; 3290e54f24aSAlex Williamson window->address_offset = 0; 3300e54f24aSAlex Williamson window->data_offset = 4; 3310e54f24aSAlex Williamson window->nr_matches = 1; 3320e54f24aSAlex Williamson window->matches[0].match = 0x4000; 3330e54f24aSAlex Williamson window->matches[0].mask = PCIE_CONFIG_SPACE_SIZE - 1; 3340e54f24aSAlex Williamson window->bar = nr; 3350e54f24aSAlex Williamson window->addr_mem = &quirk->mem[0]; 3360e54f24aSAlex Williamson window->data_mem = &quirk->mem[1]; 337c00d61d8SAlex Williamson 3380e54f24aSAlex Williamson memory_region_init_io(window->addr_mem, OBJECT(vdev), 3390e54f24aSAlex Williamson &vfio_generic_window_address_quirk, window, 3400e54f24aSAlex Williamson "vfio-ati-bar4-window-address-quirk", 4); 341c00d61d8SAlex Williamson memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem, 3420e54f24aSAlex Williamson window->address_offset, 3430e54f24aSAlex Williamson window->addr_mem, 1); 3440e54f24aSAlex Williamson 3450e54f24aSAlex Williamson memory_region_init_io(window->data_mem, OBJECT(vdev), 3460e54f24aSAlex Williamson &vfio_generic_window_data_quirk, window, 3470e54f24aSAlex Williamson "vfio-ati-bar4-window-data-quirk", 4); 3480e54f24aSAlex Williamson memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem, 3490e54f24aSAlex Williamson window->data_offset, 3500e54f24aSAlex Williamson window->data_mem, 1); 351c00d61d8SAlex Williamson 352c00d61d8SAlex Williamson QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next); 353c00d61d8SAlex Williamson 3540e54f24aSAlex Williamson trace_vfio_quirk_ati_bar4_probe(vdev->vbasedev.name); 355c00d61d8SAlex Williamson } 356c00d61d8SAlex Williamson 357c00d61d8SAlex Williamson /* 3580d38fb1cSAlex Williamson * Trap the BAR2 MMIO mirror to config space as well. 359c00d61d8SAlex Williamson */ 3600d38fb1cSAlex Williamson static void vfio_probe_ati_bar2_quirk(VFIOPCIDevice *vdev, int nr) 361c00d61d8SAlex Williamson { 362c00d61d8SAlex Williamson VFIOQuirk *quirk; 3630d38fb1cSAlex Williamson VFIOConfigMirrorQuirk *mirror; 364c00d61d8SAlex Williamson 365c00d61d8SAlex Williamson /* Only enable on newer devices where BAR2 is 64bit */ 3660d38fb1cSAlex Williamson if (!vfio_pci_is(vdev, PCI_VENDOR_ID_ATI, PCI_ANY_ID) || 3670d38fb1cSAlex Williamson !vdev->has_vga || nr != 2 || !vdev->bars[2].mem64) { 368c00d61d8SAlex Williamson return; 369c00d61d8SAlex Williamson } 370c00d61d8SAlex Williamson 371c00d61d8SAlex Williamson quirk = g_malloc0(sizeof(*quirk)); 3720d38fb1cSAlex Williamson mirror = quirk->data = g_malloc0(sizeof(*mirror)); 3730d38fb1cSAlex Williamson mirror->mem = quirk->mem = g_malloc0_n(sizeof(MemoryRegion), 1); 3748c4f2348SAlex Williamson quirk->nr_mem = 1; 3750d38fb1cSAlex Williamson mirror->vdev = vdev; 3760d38fb1cSAlex Williamson mirror->offset = 0x4000; 3770d38fb1cSAlex Williamson mirror->bar = nr; 378c00d61d8SAlex Williamson 3790d38fb1cSAlex Williamson memory_region_init_io(mirror->mem, OBJECT(vdev), 3800d38fb1cSAlex Williamson &vfio_generic_mirror_quirk, mirror, 3810d38fb1cSAlex Williamson "vfio-ati-bar2-4000-quirk", PCI_CONFIG_SPACE_SIZE); 382c00d61d8SAlex Williamson memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem, 3830d38fb1cSAlex Williamson mirror->offset, mirror->mem, 1); 384c00d61d8SAlex Williamson 385c00d61d8SAlex Williamson QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next); 386c00d61d8SAlex Williamson 3870d38fb1cSAlex Williamson trace_vfio_quirk_ati_bar2_probe(vdev->vbasedev.name); 388c00d61d8SAlex Williamson } 389c00d61d8SAlex Williamson 390c00d61d8SAlex Williamson /* 391c00d61d8SAlex Williamson * Older ATI/AMD cards like the X550 have a similar window to that above. 392c00d61d8SAlex Williamson * I/O port BAR1 provides a window to a mirror of PCI config space located 393c00d61d8SAlex Williamson * in BAR2 at offset 0xf00. We don't care to support such older cards, but 394c00d61d8SAlex Williamson * note it for future reference. 395c00d61d8SAlex Williamson */ 396c00d61d8SAlex Williamson 397c00d61d8SAlex Williamson #define PCI_VENDOR_ID_NVIDIA 0x10de 398c00d61d8SAlex Williamson 399c00d61d8SAlex Williamson /* 400c00d61d8SAlex Williamson * Nvidia has several different methods to get to config space, the 401c00d61d8SAlex Williamson * nouveu project has several of these documented here: 402c00d61d8SAlex Williamson * https://github.com/pathscale/envytools/tree/master/hwdocs 403c00d61d8SAlex Williamson * 404c00d61d8SAlex Williamson * The first quirk is actually not documented in envytools and is found 405c00d61d8SAlex Williamson * on 10de:01d1 (NVIDIA Corporation G72 [GeForce 7300 LE]). This is an 406c00d61d8SAlex Williamson * NV46 chipset. The backdoor uses the legacy VGA I/O ports to access 407c00d61d8SAlex Williamson * the mirror of PCI config space found at BAR0 offset 0x1800. The access 408c00d61d8SAlex Williamson * sequence first writes 0x338 to I/O port 0x3d4. The target offset is 409c00d61d8SAlex Williamson * then written to 0x3d0. Finally 0x538 is written for a read and 0x738 410c00d61d8SAlex Williamson * is written for a write to 0x3d4. The BAR0 offset is then accessible 411c00d61d8SAlex Williamson * through 0x3d0. This quirk doesn't seem to be necessary on newer cards 412c00d61d8SAlex Williamson * that use the I/O port BAR5 window but it doesn't hurt to leave it. 413c00d61d8SAlex Williamson */ 4146029a424SAlex Williamson typedef enum {NONE = 0, SELECT, WINDOW, READ, WRITE} VFIONvidia3d0State; 4156029a424SAlex Williamson static const char *nv3d0_states[] = { "NONE", "SELECT", 4166029a424SAlex Williamson "WINDOW", "READ", "WRITE" }; 4176029a424SAlex Williamson 4186029a424SAlex Williamson typedef struct VFIONvidia3d0Quirk { 4196029a424SAlex Williamson VFIOPCIDevice *vdev; 4206029a424SAlex Williamson VFIONvidia3d0State state; 4216029a424SAlex Williamson uint32_t offset; 4226029a424SAlex Williamson } VFIONvidia3d0Quirk; 4236029a424SAlex Williamson 4246029a424SAlex Williamson static uint64_t vfio_nvidia_3d4_quirk_read(void *opaque, 4256029a424SAlex Williamson hwaddr addr, unsigned size) 4266029a424SAlex Williamson { 4276029a424SAlex Williamson VFIONvidia3d0Quirk *quirk = opaque; 4286029a424SAlex Williamson VFIOPCIDevice *vdev = quirk->vdev; 4296029a424SAlex Williamson 4306029a424SAlex Williamson quirk->state = NONE; 4316029a424SAlex Williamson 4326029a424SAlex Williamson return vfio_vga_read(&vdev->vga.region[QEMU_PCI_VGA_IO_HI], 4336029a424SAlex Williamson addr + 0x14, size); 4346029a424SAlex Williamson } 4356029a424SAlex Williamson 4366029a424SAlex Williamson static void vfio_nvidia_3d4_quirk_write(void *opaque, hwaddr addr, 4376029a424SAlex Williamson uint64_t data, unsigned size) 4386029a424SAlex Williamson { 4396029a424SAlex Williamson VFIONvidia3d0Quirk *quirk = opaque; 4406029a424SAlex Williamson VFIOPCIDevice *vdev = quirk->vdev; 4416029a424SAlex Williamson VFIONvidia3d0State old_state = quirk->state; 4426029a424SAlex Williamson 4436029a424SAlex Williamson quirk->state = NONE; 4446029a424SAlex Williamson 4456029a424SAlex Williamson switch (data) { 4466029a424SAlex Williamson case 0x338: 4476029a424SAlex Williamson if (old_state == NONE) { 4486029a424SAlex Williamson quirk->state = SELECT; 4496029a424SAlex Williamson trace_vfio_quirk_nvidia_3d0_state(vdev->vbasedev.name, 4506029a424SAlex Williamson nv3d0_states[quirk->state]); 4516029a424SAlex Williamson } 4526029a424SAlex Williamson break; 4536029a424SAlex Williamson case 0x538: 4546029a424SAlex Williamson if (old_state == WINDOW) { 4556029a424SAlex Williamson quirk->state = READ; 4566029a424SAlex Williamson trace_vfio_quirk_nvidia_3d0_state(vdev->vbasedev.name, 4576029a424SAlex Williamson nv3d0_states[quirk->state]); 4586029a424SAlex Williamson } 4596029a424SAlex Williamson break; 4606029a424SAlex Williamson case 0x738: 4616029a424SAlex Williamson if (old_state == WINDOW) { 4626029a424SAlex Williamson quirk->state = WRITE; 4636029a424SAlex Williamson trace_vfio_quirk_nvidia_3d0_state(vdev->vbasedev.name, 4646029a424SAlex Williamson nv3d0_states[quirk->state]); 4656029a424SAlex Williamson } 4666029a424SAlex Williamson break; 4676029a424SAlex Williamson } 4686029a424SAlex Williamson 4696029a424SAlex Williamson vfio_vga_write(&vdev->vga.region[QEMU_PCI_VGA_IO_HI], 4706029a424SAlex Williamson addr + 0x14, data, size); 4716029a424SAlex Williamson } 4726029a424SAlex Williamson 4736029a424SAlex Williamson static const MemoryRegionOps vfio_nvidia_3d4_quirk = { 4746029a424SAlex Williamson .read = vfio_nvidia_3d4_quirk_read, 4756029a424SAlex Williamson .write = vfio_nvidia_3d4_quirk_write, 4766029a424SAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 477c00d61d8SAlex Williamson }; 478c00d61d8SAlex Williamson 479c00d61d8SAlex Williamson static uint64_t vfio_nvidia_3d0_quirk_read(void *opaque, 480c00d61d8SAlex Williamson hwaddr addr, unsigned size) 481c00d61d8SAlex Williamson { 4826029a424SAlex Williamson VFIONvidia3d0Quirk *quirk = opaque; 483c00d61d8SAlex Williamson VFIOPCIDevice *vdev = quirk->vdev; 4846029a424SAlex Williamson VFIONvidia3d0State old_state = quirk->state; 485c00d61d8SAlex Williamson uint64_t data = vfio_vga_read(&vdev->vga.region[QEMU_PCI_VGA_IO_HI], 4866029a424SAlex Williamson addr + 0x10, size); 487c00d61d8SAlex Williamson 4886029a424SAlex Williamson quirk->state = NONE; 4896029a424SAlex Williamson 4906029a424SAlex Williamson if (old_state == READ && 4916029a424SAlex Williamson (quirk->offset & ~(PCI_CONFIG_SPACE_SIZE - 1)) == 0x1800) { 4926029a424SAlex Williamson uint8_t offset = quirk->offset & (PCI_CONFIG_SPACE_SIZE - 1); 4936029a424SAlex Williamson 4946029a424SAlex Williamson data = vfio_pci_read_config(&vdev->pdev, offset, size); 4956029a424SAlex Williamson trace_vfio_quirk_nvidia_3d0_read(vdev->vbasedev.name, 4966029a424SAlex Williamson offset, size, data); 497c00d61d8SAlex Williamson } 498c00d61d8SAlex Williamson 499c00d61d8SAlex Williamson return data; 500c00d61d8SAlex Williamson } 501c00d61d8SAlex Williamson 502c00d61d8SAlex Williamson static void vfio_nvidia_3d0_quirk_write(void *opaque, hwaddr addr, 503c00d61d8SAlex Williamson uint64_t data, unsigned size) 504c00d61d8SAlex Williamson { 5056029a424SAlex Williamson VFIONvidia3d0Quirk *quirk = opaque; 506c00d61d8SAlex Williamson VFIOPCIDevice *vdev = quirk->vdev; 5076029a424SAlex Williamson VFIONvidia3d0State old_state = quirk->state; 508c00d61d8SAlex Williamson 5096029a424SAlex Williamson quirk->state = NONE; 5106029a424SAlex Williamson 5116029a424SAlex Williamson if (old_state == SELECT) { 5126029a424SAlex Williamson quirk->offset = (uint32_t)data; 5136029a424SAlex Williamson quirk->state = WINDOW; 5146029a424SAlex Williamson trace_vfio_quirk_nvidia_3d0_state(vdev->vbasedev.name, 5156029a424SAlex Williamson nv3d0_states[quirk->state]); 5166029a424SAlex Williamson } else if (old_state == WRITE) { 5176029a424SAlex Williamson if ((quirk->offset & ~(PCI_CONFIG_SPACE_SIZE - 1)) == 0x1800) { 5186029a424SAlex Williamson uint8_t offset = quirk->offset & (PCI_CONFIG_SPACE_SIZE - 1); 5196029a424SAlex Williamson 5206029a424SAlex Williamson vfio_pci_write_config(&vdev->pdev, offset, data, size); 5216029a424SAlex Williamson trace_vfio_quirk_nvidia_3d0_write(vdev->vbasedev.name, 5226029a424SAlex Williamson offset, data, size); 523c00d61d8SAlex Williamson return; 524c00d61d8SAlex Williamson } 525c00d61d8SAlex Williamson } 526c00d61d8SAlex Williamson 527c00d61d8SAlex Williamson vfio_vga_write(&vdev->vga.region[QEMU_PCI_VGA_IO_HI], 5286029a424SAlex Williamson addr + 0x10, data, size); 529c00d61d8SAlex Williamson } 530c00d61d8SAlex Williamson 531c00d61d8SAlex Williamson static const MemoryRegionOps vfio_nvidia_3d0_quirk = { 532c00d61d8SAlex Williamson .read = vfio_nvidia_3d0_quirk_read, 533c00d61d8SAlex Williamson .write = vfio_nvidia_3d0_quirk_write, 534c00d61d8SAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 535c00d61d8SAlex Williamson }; 536c00d61d8SAlex Williamson 537c00d61d8SAlex Williamson static void vfio_vga_probe_nvidia_3d0_quirk(VFIOPCIDevice *vdev) 538c00d61d8SAlex Williamson { 539c00d61d8SAlex Williamson VFIOQuirk *quirk; 5406029a424SAlex Williamson VFIONvidia3d0Quirk *data; 541c00d61d8SAlex Williamson 5426029a424SAlex Williamson if (!vfio_pci_is(vdev, PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID) || 543c00d61d8SAlex Williamson !vdev->bars[1].region.size) { 544c00d61d8SAlex Williamson return; 545c00d61d8SAlex Williamson } 546c00d61d8SAlex Williamson 547c00d61d8SAlex Williamson quirk = g_malloc0(sizeof(*quirk)); 5486029a424SAlex Williamson quirk->data = data = g_malloc0(sizeof(*data)); 5496029a424SAlex Williamson quirk->mem = g_malloc0_n(sizeof(MemoryRegion), 2); 5506029a424SAlex Williamson quirk->nr_mem = 2; 5516029a424SAlex Williamson data->vdev = vdev; 552c00d61d8SAlex Williamson 5536029a424SAlex Williamson memory_region_init_io(&quirk->mem[0], OBJECT(vdev), &vfio_nvidia_3d4_quirk, 5546029a424SAlex Williamson data, "vfio-nvidia-3d4-quirk", 2); 555c00d61d8SAlex Williamson memory_region_add_subregion(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].mem, 5566029a424SAlex Williamson 0x14 /* 0x3c0 + 0x14 */, &quirk->mem[0]); 5576029a424SAlex Williamson 5586029a424SAlex Williamson memory_region_init_io(&quirk->mem[1], OBJECT(vdev), &vfio_nvidia_3d0_quirk, 5596029a424SAlex Williamson data, "vfio-nvidia-3d0-quirk", 2); 5606029a424SAlex Williamson memory_region_add_subregion(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].mem, 5616029a424SAlex Williamson 0x10 /* 0x3c0 + 0x10 */, &quirk->mem[1]); 562c00d61d8SAlex Williamson 563c00d61d8SAlex Williamson QLIST_INSERT_HEAD(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].quirks, 564c00d61d8SAlex Williamson quirk, next); 565c00d61d8SAlex Williamson 5666029a424SAlex Williamson trace_vfio_quirk_nvidia_3d0_probe(vdev->vbasedev.name); 567c00d61d8SAlex Williamson } 568c00d61d8SAlex Williamson 569c00d61d8SAlex Williamson /* 570c00d61d8SAlex Williamson * The second quirk is documented in envytools. The I/O port BAR5 is just 571c00d61d8SAlex Williamson * a set of address/data ports to the MMIO BARs. The BAR we care about is 572c00d61d8SAlex Williamson * again BAR0. This backdoor is apparently a bit newer than the one above 573c00d61d8SAlex Williamson * so we need to not only trap 256 bytes @0x1800, but all of PCI config 574c00d61d8SAlex Williamson * space, including extended space is available at the 4k @0x88000. 575c00d61d8SAlex Williamson */ 5760e54f24aSAlex Williamson typedef struct VFIONvidiaBAR5Quirk { 5770e54f24aSAlex Williamson uint32_t master; 5780e54f24aSAlex Williamson uint32_t enable; 5790e54f24aSAlex Williamson MemoryRegion *addr_mem; 5800e54f24aSAlex Williamson MemoryRegion *data_mem; 5810e54f24aSAlex Williamson bool enabled; 5820e54f24aSAlex Williamson VFIOConfigWindowQuirk window; /* last for match data */ 5830e54f24aSAlex Williamson } VFIONvidiaBAR5Quirk; 584c00d61d8SAlex Williamson 5850e54f24aSAlex Williamson static void vfio_nvidia_bar5_enable(VFIONvidiaBAR5Quirk *bar5) 5860e54f24aSAlex Williamson { 5870e54f24aSAlex Williamson VFIOPCIDevice *vdev = bar5->window.vdev; 5880e54f24aSAlex Williamson 5890e54f24aSAlex Williamson if (((bar5->master & bar5->enable) & 0x1) == bar5->enabled) { 5900e54f24aSAlex Williamson return; 5910e54f24aSAlex Williamson } 5920e54f24aSAlex Williamson 5930e54f24aSAlex Williamson bar5->enabled = !bar5->enabled; 5940e54f24aSAlex Williamson trace_vfio_quirk_nvidia_bar5_state(vdev->vbasedev.name, 5950e54f24aSAlex Williamson bar5->enabled ? "Enable" : "Disable"); 5960e54f24aSAlex Williamson memory_region_set_enabled(bar5->addr_mem, bar5->enabled); 5970e54f24aSAlex Williamson memory_region_set_enabled(bar5->data_mem, bar5->enabled); 5980e54f24aSAlex Williamson } 5990e54f24aSAlex Williamson 6000e54f24aSAlex Williamson static uint64_t vfio_nvidia_bar5_quirk_master_read(void *opaque, 6010e54f24aSAlex Williamson hwaddr addr, unsigned size) 6020e54f24aSAlex Williamson { 6030e54f24aSAlex Williamson VFIONvidiaBAR5Quirk *bar5 = opaque; 6040e54f24aSAlex Williamson VFIOPCIDevice *vdev = bar5->window.vdev; 6050e54f24aSAlex Williamson 6060e54f24aSAlex Williamson return vfio_region_read(&vdev->bars[5].region, addr, size); 6070e54f24aSAlex Williamson } 6080e54f24aSAlex Williamson 6090e54f24aSAlex Williamson static void vfio_nvidia_bar5_quirk_master_write(void *opaque, hwaddr addr, 610c00d61d8SAlex Williamson uint64_t data, unsigned size) 611c00d61d8SAlex Williamson { 6120e54f24aSAlex Williamson VFIONvidiaBAR5Quirk *bar5 = opaque; 6130e54f24aSAlex Williamson VFIOPCIDevice *vdev = bar5->window.vdev; 614c00d61d8SAlex Williamson 6150e54f24aSAlex Williamson vfio_region_write(&vdev->bars[5].region, addr, data, size); 6160e54f24aSAlex Williamson 6170e54f24aSAlex Williamson bar5->master = data; 6180e54f24aSAlex Williamson vfio_nvidia_bar5_enable(bar5); 619c00d61d8SAlex Williamson } 620c00d61d8SAlex Williamson 6210e54f24aSAlex Williamson static const MemoryRegionOps vfio_nvidia_bar5_quirk_master = { 6220e54f24aSAlex Williamson .read = vfio_nvidia_bar5_quirk_master_read, 6230e54f24aSAlex Williamson .write = vfio_nvidia_bar5_quirk_master_write, 624c00d61d8SAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 625c00d61d8SAlex Williamson }; 626c00d61d8SAlex Williamson 6270e54f24aSAlex Williamson static uint64_t vfio_nvidia_bar5_quirk_enable_read(void *opaque, 6280e54f24aSAlex Williamson hwaddr addr, unsigned size) 629c00d61d8SAlex Williamson { 6300e54f24aSAlex Williamson VFIONvidiaBAR5Quirk *bar5 = opaque; 6310e54f24aSAlex Williamson VFIOPCIDevice *vdev = bar5->window.vdev; 632c00d61d8SAlex Williamson 6330e54f24aSAlex Williamson return vfio_region_read(&vdev->bars[5].region, addr + 4, size); 6340e54f24aSAlex Williamson } 6350e54f24aSAlex Williamson 6360e54f24aSAlex Williamson static void vfio_nvidia_bar5_quirk_enable_write(void *opaque, hwaddr addr, 6370e54f24aSAlex Williamson uint64_t data, unsigned size) 6380e54f24aSAlex Williamson { 6390e54f24aSAlex Williamson VFIONvidiaBAR5Quirk *bar5 = opaque; 6400e54f24aSAlex Williamson VFIOPCIDevice *vdev = bar5->window.vdev; 6410e54f24aSAlex Williamson 6420e54f24aSAlex Williamson vfio_region_write(&vdev->bars[5].region, addr + 4, data, size); 6430e54f24aSAlex Williamson 6440e54f24aSAlex Williamson bar5->enable = data; 6450e54f24aSAlex Williamson vfio_nvidia_bar5_enable(bar5); 6460e54f24aSAlex Williamson } 6470e54f24aSAlex Williamson 6480e54f24aSAlex Williamson static const MemoryRegionOps vfio_nvidia_bar5_quirk_enable = { 6490e54f24aSAlex Williamson .read = vfio_nvidia_bar5_quirk_enable_read, 6500e54f24aSAlex Williamson .write = vfio_nvidia_bar5_quirk_enable_write, 6510e54f24aSAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 6520e54f24aSAlex Williamson }; 6530e54f24aSAlex Williamson 6540e54f24aSAlex Williamson static void vfio_probe_nvidia_bar5_quirk(VFIOPCIDevice *vdev, int nr) 6550e54f24aSAlex Williamson { 6560e54f24aSAlex Williamson VFIOQuirk *quirk; 6570e54f24aSAlex Williamson VFIONvidiaBAR5Quirk *bar5; 6580e54f24aSAlex Williamson VFIOConfigWindowQuirk *window; 6590e54f24aSAlex Williamson 6600e54f24aSAlex Williamson if (!vfio_pci_is(vdev, PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID) || 6610e54f24aSAlex Williamson !vdev->has_vga || nr != 5) { 662c00d61d8SAlex Williamson return; 663c00d61d8SAlex Williamson } 664c00d61d8SAlex Williamson 665c00d61d8SAlex Williamson quirk = g_malloc0(sizeof(*quirk)); 6660e54f24aSAlex Williamson quirk->mem = g_malloc0_n(sizeof(MemoryRegion), 4); 6670e54f24aSAlex Williamson quirk->nr_mem = 4; 6680e54f24aSAlex Williamson bar5 = quirk->data = g_malloc0(sizeof(*bar5) + 6690e54f24aSAlex Williamson (sizeof(VFIOConfigWindowMatch) * 2)); 6700e54f24aSAlex Williamson window = &bar5->window; 671c00d61d8SAlex Williamson 6720e54f24aSAlex Williamson window->vdev = vdev; 6730e54f24aSAlex Williamson window->address_offset = 0x8; 6740e54f24aSAlex Williamson window->data_offset = 0xc; 6750e54f24aSAlex Williamson window->nr_matches = 2; 6760e54f24aSAlex Williamson window->matches[0].match = 0x1800; 6770e54f24aSAlex Williamson window->matches[0].mask = PCI_CONFIG_SPACE_SIZE - 1; 6780e54f24aSAlex Williamson window->matches[1].match = 0x88000; 6790e54f24aSAlex Williamson window->matches[1].mask = PCIE_CONFIG_SPACE_SIZE - 1; 6800e54f24aSAlex Williamson window->bar = nr; 6810e54f24aSAlex Williamson window->addr_mem = bar5->addr_mem = &quirk->mem[0]; 6820e54f24aSAlex Williamson window->data_mem = bar5->data_mem = &quirk->mem[1]; 6830e54f24aSAlex Williamson 6840e54f24aSAlex Williamson memory_region_init_io(window->addr_mem, OBJECT(vdev), 6850e54f24aSAlex Williamson &vfio_generic_window_address_quirk, window, 6860e54f24aSAlex Williamson "vfio-nvidia-bar5-window-address-quirk", 4); 687c00d61d8SAlex Williamson memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem, 6880e54f24aSAlex Williamson window->address_offset, 6890e54f24aSAlex Williamson window->addr_mem, 1); 6900e54f24aSAlex Williamson memory_region_set_enabled(window->addr_mem, false); 6910e54f24aSAlex Williamson 6920e54f24aSAlex Williamson memory_region_init_io(window->data_mem, OBJECT(vdev), 6930e54f24aSAlex Williamson &vfio_generic_window_data_quirk, window, 6940e54f24aSAlex Williamson "vfio-nvidia-bar5-window-data-quirk", 4); 6950e54f24aSAlex Williamson memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem, 6960e54f24aSAlex Williamson window->data_offset, 6970e54f24aSAlex Williamson window->data_mem, 1); 6980e54f24aSAlex Williamson memory_region_set_enabled(window->data_mem, false); 6990e54f24aSAlex Williamson 7000e54f24aSAlex Williamson memory_region_init_io(&quirk->mem[2], OBJECT(vdev), 7010e54f24aSAlex Williamson &vfio_nvidia_bar5_quirk_master, bar5, 7020e54f24aSAlex Williamson "vfio-nvidia-bar5-master-quirk", 4); 7030e54f24aSAlex Williamson memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem, 7040e54f24aSAlex Williamson 0, &quirk->mem[2], 1); 7050e54f24aSAlex Williamson 7060e54f24aSAlex Williamson memory_region_init_io(&quirk->mem[3], OBJECT(vdev), 7070e54f24aSAlex Williamson &vfio_nvidia_bar5_quirk_enable, bar5, 7080e54f24aSAlex Williamson "vfio-nvidia-bar5-enable-quirk", 4); 7090e54f24aSAlex Williamson memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem, 7100e54f24aSAlex Williamson 4, &quirk->mem[3], 1); 711c00d61d8SAlex Williamson 712c00d61d8SAlex Williamson QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next); 713c00d61d8SAlex Williamson 7140e54f24aSAlex Williamson trace_vfio_quirk_nvidia_bar5_probe(vdev->vbasedev.name); 715c00d61d8SAlex Williamson } 716c00d61d8SAlex Williamson 7170d38fb1cSAlex Williamson /* 7180d38fb1cSAlex Williamson * Finally, BAR0 itself. We want to redirect any accesses to either 7190d38fb1cSAlex Williamson * 0x1800 or 0x88000 through the PCI config space access functions. 7200d38fb1cSAlex Williamson */ 7210d38fb1cSAlex Williamson static void vfio_nvidia_quirk_mirror_write(void *opaque, hwaddr addr, 722c00d61d8SAlex Williamson uint64_t data, unsigned size) 723c00d61d8SAlex Williamson { 7240d38fb1cSAlex Williamson VFIOConfigMirrorQuirk *mirror = opaque; 7250d38fb1cSAlex Williamson VFIOPCIDevice *vdev = mirror->vdev; 726c00d61d8SAlex Williamson PCIDevice *pdev = &vdev->pdev; 727c00d61d8SAlex Williamson 7280d38fb1cSAlex Williamson vfio_generic_quirk_mirror_write(opaque, addr, data, size); 729c00d61d8SAlex Williamson 730c00d61d8SAlex Williamson /* 731c00d61d8SAlex Williamson * Nvidia seems to acknowledge MSI interrupts by writing 0xff to the 732c00d61d8SAlex Williamson * MSI capability ID register. Both the ID and next register are 733c00d61d8SAlex Williamson * read-only, so we allow writes covering either of those to real hw. 734c00d61d8SAlex Williamson */ 735c00d61d8SAlex Williamson if ((pdev->cap_present & QEMU_PCI_CAP_MSI) && 736c00d61d8SAlex Williamson vfio_range_contained(addr, size, pdev->msi_cap, PCI_MSI_FLAGS)) { 7370d38fb1cSAlex Williamson vfio_region_write(&vdev->bars[mirror->bar].region, 7380d38fb1cSAlex Williamson addr + mirror->offset, data, size); 7390d38fb1cSAlex Williamson trace_vfio_quirk_nvidia_bar0_msi_ack(vdev->vbasedev.name); 740c00d61d8SAlex Williamson } 741c00d61d8SAlex Williamson } 742c00d61d8SAlex Williamson 7430d38fb1cSAlex Williamson static const MemoryRegionOps vfio_nvidia_mirror_quirk = { 7440d38fb1cSAlex Williamson .read = vfio_generic_quirk_mirror_read, 7450d38fb1cSAlex Williamson .write = vfio_nvidia_quirk_mirror_write, 746c00d61d8SAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 747c00d61d8SAlex Williamson }; 748c00d61d8SAlex Williamson 7490d38fb1cSAlex Williamson static void vfio_probe_nvidia_bar0_quirk(VFIOPCIDevice *vdev, int nr) 750c00d61d8SAlex Williamson { 751c00d61d8SAlex Williamson VFIOQuirk *quirk; 7520d38fb1cSAlex Williamson VFIOConfigMirrorQuirk *mirror; 753c00d61d8SAlex Williamson 7540d38fb1cSAlex Williamson if (!vfio_pci_is(vdev, PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID) || 7550d38fb1cSAlex Williamson !vfio_is_vga(vdev) || nr != 0) { 756c00d61d8SAlex Williamson return; 757c00d61d8SAlex Williamson } 758c00d61d8SAlex Williamson 759c00d61d8SAlex Williamson quirk = g_malloc0(sizeof(*quirk)); 7600d38fb1cSAlex Williamson mirror = quirk->data = g_malloc0(sizeof(*mirror)); 7610d38fb1cSAlex Williamson mirror->mem = quirk->mem = g_malloc0_n(sizeof(MemoryRegion), 1); 7628c4f2348SAlex Williamson quirk->nr_mem = 1; 7630d38fb1cSAlex Williamson mirror->vdev = vdev; 7640d38fb1cSAlex Williamson mirror->offset = 0x88000; 7650d38fb1cSAlex Williamson mirror->bar = nr; 766c00d61d8SAlex Williamson 7670d38fb1cSAlex Williamson memory_region_init_io(mirror->mem, OBJECT(vdev), 7680d38fb1cSAlex Williamson &vfio_nvidia_mirror_quirk, mirror, 7690d38fb1cSAlex Williamson "vfio-nvidia-bar0-88000-mirror-quirk", 7700d38fb1cSAlex Williamson PCIE_CONFIG_SPACE_SIZE); 771c00d61d8SAlex Williamson memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem, 7720d38fb1cSAlex Williamson mirror->offset, mirror->mem, 1); 773c00d61d8SAlex Williamson 774c00d61d8SAlex Williamson QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next); 775c00d61d8SAlex Williamson 7760d38fb1cSAlex Williamson /* The 0x1800 offset mirror only seems to get used by legacy VGA */ 7770d38fb1cSAlex Williamson if (vdev->has_vga) { 778c00d61d8SAlex Williamson quirk = g_malloc0(sizeof(*quirk)); 7790d38fb1cSAlex Williamson mirror = quirk->data = g_malloc0(sizeof(*mirror)); 7800d38fb1cSAlex Williamson mirror->mem = quirk->mem = g_malloc0_n(sizeof(MemoryRegion), 1); 7818c4f2348SAlex Williamson quirk->nr_mem = 1; 7820d38fb1cSAlex Williamson mirror->vdev = vdev; 7830d38fb1cSAlex Williamson mirror->offset = 0x1800; 7840d38fb1cSAlex Williamson mirror->bar = nr; 785c00d61d8SAlex Williamson 7860d38fb1cSAlex Williamson memory_region_init_io(mirror->mem, OBJECT(vdev), 7870d38fb1cSAlex Williamson &vfio_nvidia_mirror_quirk, mirror, 7880d38fb1cSAlex Williamson "vfio-nvidia-bar0-1800-mirror-quirk", 7890d38fb1cSAlex Williamson PCI_CONFIG_SPACE_SIZE); 790c00d61d8SAlex Williamson memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem, 7910d38fb1cSAlex Williamson mirror->offset, mirror->mem, 1); 792c00d61d8SAlex Williamson 793c00d61d8SAlex Williamson QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next); 7940d38fb1cSAlex Williamson } 795c00d61d8SAlex Williamson 7960d38fb1cSAlex Williamson trace_vfio_quirk_nvidia_bar0_probe(vdev->vbasedev.name); 797c00d61d8SAlex Williamson } 798c00d61d8SAlex Williamson 799c00d61d8SAlex Williamson /* 800c00d61d8SAlex Williamson * TODO - Some Nvidia devices provide config access to their companion HDA 801c00d61d8SAlex Williamson * device and even to their parent bridge via these config space mirrors. 802c00d61d8SAlex Williamson * Add quirks for those regions. 803c00d61d8SAlex Williamson */ 804c00d61d8SAlex Williamson 805c00d61d8SAlex Williamson #define PCI_VENDOR_ID_REALTEK 0x10ec 806c00d61d8SAlex Williamson 807c00d61d8SAlex Williamson /* 808c00d61d8SAlex Williamson * RTL8168 devices have a backdoor that can access the MSI-X table. At BAR2 809c00d61d8SAlex Williamson * offset 0x70 there is a dword data register, offset 0x74 is a dword address 810c00d61d8SAlex Williamson * register. According to the Linux r8169 driver, the MSI-X table is addressed 811c00d61d8SAlex Williamson * when the "type" portion of the address register is set to 0x1. This appears 812c00d61d8SAlex Williamson * to be bits 16:30. Bit 31 is both a write indicator and some sort of 813c00d61d8SAlex Williamson * "address latched" indicator. Bits 12:15 are a mask field, which we can 814c00d61d8SAlex Williamson * ignore because the MSI-X table should always be accessed as a dword (full 815c00d61d8SAlex Williamson * mask). Bits 0:11 is offset within the type. 816c00d61d8SAlex Williamson * 817c00d61d8SAlex Williamson * Example trace: 818c00d61d8SAlex Williamson * 819c00d61d8SAlex Williamson * Read from MSI-X table offset 0 820c00d61d8SAlex Williamson * vfio: vfio_bar_write(0000:05:00.0:BAR2+0x74, 0x1f000, 4) // store read addr 821c00d61d8SAlex Williamson * vfio: vfio_bar_read(0000:05:00.0:BAR2+0x74, 4) = 0x8001f000 // latch 822c00d61d8SAlex Williamson * vfio: vfio_bar_read(0000:05:00.0:BAR2+0x70, 4) = 0xfee00398 // read data 823c00d61d8SAlex Williamson * 824c00d61d8SAlex Williamson * Write 0xfee00000 to MSI-X table offset 0 825c00d61d8SAlex Williamson * vfio: vfio_bar_write(0000:05:00.0:BAR2+0x70, 0xfee00000, 4) // write data 826c00d61d8SAlex Williamson * vfio: vfio_bar_write(0000:05:00.0:BAR2+0x74, 0x8001f000, 4) // do write 827c00d61d8SAlex Williamson * vfio: vfio_bar_read(0000:05:00.0:BAR2+0x74, 4) = 0x1f000 // complete 828c00d61d8SAlex Williamson */ 829954258a5SAlex Williamson typedef struct VFIOrtl8168Quirk { 830954258a5SAlex Williamson VFIOPCIDevice *vdev; 831954258a5SAlex Williamson uint32_t addr; 832954258a5SAlex Williamson uint32_t data; 833954258a5SAlex Williamson bool enabled; 834954258a5SAlex Williamson } VFIOrtl8168Quirk; 835954258a5SAlex Williamson 836954258a5SAlex Williamson static uint64_t vfio_rtl8168_quirk_address_read(void *opaque, 837c00d61d8SAlex Williamson hwaddr addr, unsigned size) 838c00d61d8SAlex Williamson { 839954258a5SAlex Williamson VFIOrtl8168Quirk *rtl = opaque; 840954258a5SAlex Williamson VFIOPCIDevice *vdev = rtl->vdev; 841954258a5SAlex Williamson uint64_t data = vfio_region_read(&vdev->bars[2].region, addr + 0x74, size); 842c00d61d8SAlex Williamson 843954258a5SAlex Williamson if (rtl->enabled) { 844954258a5SAlex Williamson data = rtl->addr ^ 0x80000000U; /* latch/complete */ 845954258a5SAlex Williamson trace_vfio_quirk_rtl8168_fake_latch(vdev->vbasedev.name, data); 846c00d61d8SAlex Williamson } 847c00d61d8SAlex Williamson 848954258a5SAlex Williamson return data; 849c00d61d8SAlex Williamson } 850c00d61d8SAlex Williamson 851954258a5SAlex Williamson static void vfio_rtl8168_quirk_address_write(void *opaque, hwaddr addr, 852c00d61d8SAlex Williamson uint64_t data, unsigned size) 853c00d61d8SAlex Williamson { 854954258a5SAlex Williamson VFIOrtl8168Quirk *rtl = opaque; 855954258a5SAlex Williamson VFIOPCIDevice *vdev = rtl->vdev; 856c00d61d8SAlex Williamson 857954258a5SAlex Williamson rtl->enabled = false; 858954258a5SAlex Williamson 859c00d61d8SAlex Williamson if ((data & 0x7fff0000) == 0x10000) { /* MSI-X table */ 860954258a5SAlex Williamson rtl->enabled = true; 861954258a5SAlex Williamson rtl->addr = (uint32_t)data; 862c00d61d8SAlex Williamson 863c00d61d8SAlex Williamson if (data & 0x80000000U) { /* Do write */ 864c00d61d8SAlex Williamson if (vdev->pdev.cap_present & QEMU_PCI_CAP_MSIX) { 865c00d61d8SAlex Williamson hwaddr offset = data & 0xfff; 866954258a5SAlex Williamson uint64_t val = rtl->data; 867c00d61d8SAlex Williamson 868954258a5SAlex Williamson trace_vfio_quirk_rtl8168_msix_write(vdev->vbasedev.name, 869c00d61d8SAlex Williamson (uint16_t)offset, val); 870c00d61d8SAlex Williamson 871c00d61d8SAlex Williamson /* Write to the proper guest MSI-X table instead */ 872c00d61d8SAlex Williamson memory_region_dispatch_write(&vdev->pdev.msix_table_mmio, 873c00d61d8SAlex Williamson offset, val, size, 874c00d61d8SAlex Williamson MEMTXATTRS_UNSPECIFIED); 875c00d61d8SAlex Williamson } 876c00d61d8SAlex Williamson return; /* Do not write guest MSI-X data to hardware */ 877c00d61d8SAlex Williamson } 878c00d61d8SAlex Williamson } 879c00d61d8SAlex Williamson 880954258a5SAlex Williamson vfio_region_write(&vdev->bars[2].region, addr + 0x74, data, size); 881c00d61d8SAlex Williamson } 882c00d61d8SAlex Williamson 883954258a5SAlex Williamson static const MemoryRegionOps vfio_rtl_address_quirk = { 884954258a5SAlex Williamson .read = vfio_rtl8168_quirk_address_read, 885954258a5SAlex Williamson .write = vfio_rtl8168_quirk_address_write, 886c00d61d8SAlex Williamson .valid = { 887c00d61d8SAlex Williamson .min_access_size = 4, 888c00d61d8SAlex Williamson .max_access_size = 4, 889c00d61d8SAlex Williamson .unaligned = false, 890c00d61d8SAlex Williamson }, 891c00d61d8SAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 892c00d61d8SAlex Williamson }; 893c00d61d8SAlex Williamson 894954258a5SAlex Williamson static uint64_t vfio_rtl8168_quirk_data_read(void *opaque, 895954258a5SAlex Williamson hwaddr addr, unsigned size) 896c00d61d8SAlex Williamson { 897954258a5SAlex Williamson VFIOrtl8168Quirk *rtl = opaque; 898954258a5SAlex Williamson VFIOPCIDevice *vdev = rtl->vdev; 899954258a5SAlex Williamson uint64_t data = vfio_region_read(&vdev->bars[2].region, addr + 0x74, size); 900c00d61d8SAlex Williamson 901954258a5SAlex Williamson if (rtl->enabled && (vdev->pdev.cap_present & QEMU_PCI_CAP_MSIX)) { 902954258a5SAlex Williamson hwaddr offset = rtl->addr & 0xfff; 903954258a5SAlex Williamson memory_region_dispatch_read(&vdev->pdev.msix_table_mmio, offset, 904954258a5SAlex Williamson &data, size, MEMTXATTRS_UNSPECIFIED); 905954258a5SAlex Williamson trace_vfio_quirk_rtl8168_msix_read(vdev->vbasedev.name, offset, data); 906954258a5SAlex Williamson } 907954258a5SAlex Williamson 908954258a5SAlex Williamson return data; 909954258a5SAlex Williamson } 910954258a5SAlex Williamson 911954258a5SAlex Williamson static void vfio_rtl8168_quirk_data_write(void *opaque, hwaddr addr, 912954258a5SAlex Williamson uint64_t data, unsigned size) 913954258a5SAlex Williamson { 914954258a5SAlex Williamson VFIOrtl8168Quirk *rtl = opaque; 915954258a5SAlex Williamson VFIOPCIDevice *vdev = rtl->vdev; 916954258a5SAlex Williamson 917954258a5SAlex Williamson rtl->data = (uint32_t)data; 918954258a5SAlex Williamson 919954258a5SAlex Williamson vfio_region_write(&vdev->bars[2].region, addr + 0x70, data, size); 920954258a5SAlex Williamson } 921954258a5SAlex Williamson 922954258a5SAlex Williamson static const MemoryRegionOps vfio_rtl_data_quirk = { 923954258a5SAlex Williamson .read = vfio_rtl8168_quirk_data_read, 924954258a5SAlex Williamson .write = vfio_rtl8168_quirk_data_write, 925954258a5SAlex Williamson .valid = { 926954258a5SAlex Williamson .min_access_size = 4, 927954258a5SAlex Williamson .max_access_size = 4, 928954258a5SAlex Williamson .unaligned = false, 929954258a5SAlex Williamson }, 930954258a5SAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 931954258a5SAlex Williamson }; 932954258a5SAlex Williamson 933954258a5SAlex Williamson static void vfio_probe_rtl8168_bar2_quirk(VFIOPCIDevice *vdev, int nr) 934954258a5SAlex Williamson { 935954258a5SAlex Williamson VFIOQuirk *quirk; 936954258a5SAlex Williamson VFIOrtl8168Quirk *rtl; 937954258a5SAlex Williamson 938954258a5SAlex Williamson if (!vfio_pci_is(vdev, PCI_VENDOR_ID_REALTEK, 0x8168) || nr != 2) { 939c00d61d8SAlex Williamson return; 940c00d61d8SAlex Williamson } 941c00d61d8SAlex Williamson 942c00d61d8SAlex Williamson quirk = g_malloc0(sizeof(*quirk)); 943954258a5SAlex Williamson quirk->mem = g_malloc0_n(sizeof(MemoryRegion), 2); 944954258a5SAlex Williamson quirk->nr_mem = 2; 945954258a5SAlex Williamson quirk->data = rtl = g_malloc0(sizeof(*rtl)); 946954258a5SAlex Williamson rtl->vdev = vdev; 947c00d61d8SAlex Williamson 948954258a5SAlex Williamson memory_region_init_io(&quirk->mem[0], OBJECT(vdev), 949954258a5SAlex Williamson &vfio_rtl_address_quirk, rtl, 950954258a5SAlex Williamson "vfio-rtl8168-window-address-quirk", 4); 951c00d61d8SAlex Williamson memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem, 952954258a5SAlex Williamson 0x74, &quirk->mem[0], 1); 953954258a5SAlex Williamson 954954258a5SAlex Williamson memory_region_init_io(&quirk->mem[1], OBJECT(vdev), 955954258a5SAlex Williamson &vfio_rtl_data_quirk, rtl, 956954258a5SAlex Williamson "vfio-rtl8168-window-data-quirk", 4); 957954258a5SAlex Williamson memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem, 958954258a5SAlex Williamson 0x70, &quirk->mem[1], 1); 959c00d61d8SAlex Williamson 960c00d61d8SAlex Williamson QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next); 961c00d61d8SAlex Williamson 962954258a5SAlex Williamson trace_vfio_quirk_rtl8168_probe(vdev->vbasedev.name); 963c00d61d8SAlex Williamson } 964c00d61d8SAlex Williamson 965c00d61d8SAlex Williamson /* 966c00d61d8SAlex Williamson * Common quirk probe entry points. 967c00d61d8SAlex Williamson */ 968c00d61d8SAlex Williamson void vfio_vga_quirk_setup(VFIOPCIDevice *vdev) 969c00d61d8SAlex Williamson { 970c00d61d8SAlex Williamson vfio_vga_probe_ati_3c3_quirk(vdev); 971c00d61d8SAlex Williamson vfio_vga_probe_nvidia_3d0_quirk(vdev); 972c00d61d8SAlex Williamson } 973c00d61d8SAlex Williamson 974c00d61d8SAlex Williamson void vfio_vga_quirk_teardown(VFIOPCIDevice *vdev) 975c00d61d8SAlex Williamson { 976c00d61d8SAlex Williamson VFIOQuirk *quirk; 9778c4f2348SAlex Williamson int i, j; 978c00d61d8SAlex Williamson 979c00d61d8SAlex Williamson for (i = 0; i < ARRAY_SIZE(vdev->vga.region); i++) { 980c00d61d8SAlex Williamson QLIST_FOREACH(quirk, &vdev->vga.region[i].quirks, next) { 9818c4f2348SAlex Williamson for (j = 0; j < quirk->nr_mem; j++) { 9828c4f2348SAlex Williamson memory_region_del_subregion(&vdev->vga.region[i].mem, 9838c4f2348SAlex Williamson &quirk->mem[j]); 9848c4f2348SAlex Williamson } 985c00d61d8SAlex Williamson } 986c00d61d8SAlex Williamson } 987c00d61d8SAlex Williamson } 988c00d61d8SAlex Williamson 989c00d61d8SAlex Williamson void vfio_vga_quirk_free(VFIOPCIDevice *vdev) 990c00d61d8SAlex Williamson { 9918c4f2348SAlex Williamson int i, j; 992c00d61d8SAlex Williamson 993c00d61d8SAlex Williamson for (i = 0; i < ARRAY_SIZE(vdev->vga.region); i++) { 994c00d61d8SAlex Williamson while (!QLIST_EMPTY(&vdev->vga.region[i].quirks)) { 995c00d61d8SAlex Williamson VFIOQuirk *quirk = QLIST_FIRST(&vdev->vga.region[i].quirks); 996c00d61d8SAlex Williamson QLIST_REMOVE(quirk, next); 9978c4f2348SAlex Williamson for (j = 0; j < quirk->nr_mem; j++) { 9988c4f2348SAlex Williamson object_unparent(OBJECT(&quirk->mem[j])); 9998c4f2348SAlex Williamson } 10008c4f2348SAlex Williamson g_free(quirk->mem); 10018c4f2348SAlex Williamson g_free(quirk->data); 1002c00d61d8SAlex Williamson g_free(quirk); 1003c00d61d8SAlex Williamson } 1004c00d61d8SAlex Williamson } 1005c00d61d8SAlex Williamson } 1006c00d61d8SAlex Williamson 1007c00d61d8SAlex Williamson void vfio_bar_quirk_setup(VFIOPCIDevice *vdev, int nr) 1008c00d61d8SAlex Williamson { 10090e54f24aSAlex Williamson vfio_probe_ati_bar4_quirk(vdev, nr); 10100d38fb1cSAlex Williamson vfio_probe_ati_bar2_quirk(vdev, nr); 10110e54f24aSAlex Williamson vfio_probe_nvidia_bar5_quirk(vdev, nr); 10120d38fb1cSAlex Williamson vfio_probe_nvidia_bar0_quirk(vdev, nr); 1013954258a5SAlex Williamson vfio_probe_rtl8168_bar2_quirk(vdev, nr); 1014c00d61d8SAlex Williamson } 1015c00d61d8SAlex Williamson 1016c00d61d8SAlex Williamson void vfio_bar_quirk_teardown(VFIOPCIDevice *vdev, int nr) 1017c00d61d8SAlex Williamson { 1018c00d61d8SAlex Williamson VFIOBAR *bar = &vdev->bars[nr]; 1019c00d61d8SAlex Williamson VFIOQuirk *quirk; 10208c4f2348SAlex Williamson int i; 1021c00d61d8SAlex Williamson 1022c00d61d8SAlex Williamson QLIST_FOREACH(quirk, &bar->quirks, next) { 10238c4f2348SAlex Williamson for (i = 0; i < quirk->nr_mem; i++) { 10248c4f2348SAlex Williamson memory_region_del_subregion(&bar->region.mem, &quirk->mem[i]); 10258c4f2348SAlex Williamson } 1026c00d61d8SAlex Williamson } 1027c00d61d8SAlex Williamson } 1028c00d61d8SAlex Williamson 1029c00d61d8SAlex Williamson void vfio_bar_quirk_free(VFIOPCIDevice *vdev, int nr) 1030c00d61d8SAlex Williamson { 1031c00d61d8SAlex Williamson VFIOBAR *bar = &vdev->bars[nr]; 10328c4f2348SAlex Williamson int i; 1033c00d61d8SAlex Williamson 1034c00d61d8SAlex Williamson while (!QLIST_EMPTY(&bar->quirks)) { 1035c00d61d8SAlex Williamson VFIOQuirk *quirk = QLIST_FIRST(&bar->quirks); 1036c00d61d8SAlex Williamson QLIST_REMOVE(quirk, next); 10378c4f2348SAlex Williamson for (i = 0; i < quirk->nr_mem; i++) { 10388c4f2348SAlex Williamson object_unparent(OBJECT(&quirk->mem[i])); 10398c4f2348SAlex Williamson } 10408c4f2348SAlex Williamson g_free(quirk->mem); 10418c4f2348SAlex Williamson g_free(quirk->data); 1042c00d61d8SAlex Williamson g_free(quirk); 1043c00d61d8SAlex Williamson } 1044c00d61d8SAlex Williamson } 1045c9c50009SAlex Williamson 1046c9c50009SAlex Williamson /* 1047c9c50009SAlex Williamson * Reset quirks 1048c9c50009SAlex Williamson */ 1049c9c50009SAlex Williamson 1050c9c50009SAlex Williamson /* 1051c9c50009SAlex Williamson * AMD Radeon PCI config reset, based on Linux: 1052c9c50009SAlex Williamson * drivers/gpu/drm/radeon/ci_smc.c:ci_is_smc_running() 1053c9c50009SAlex Williamson * drivers/gpu/drm/radeon/radeon_device.c:radeon_pci_config_reset 1054c9c50009SAlex Williamson * drivers/gpu/drm/radeon/ci_smc.c:ci_reset_smc() 1055c9c50009SAlex Williamson * drivers/gpu/drm/radeon/ci_smc.c:ci_stop_smc_clock() 1056c9c50009SAlex Williamson * IDs: include/drm/drm_pciids.h 1057c9c50009SAlex Williamson * Registers: http://cgit.freedesktop.org/~agd5f/linux/commit/?id=4e2aa447f6f0 1058c9c50009SAlex Williamson * 1059c9c50009SAlex Williamson * Bonaire and Hawaii GPUs do not respond to a bus reset. This is a bug in the 1060c9c50009SAlex Williamson * hardware that should be fixed on future ASICs. The symptom of this is that 1061c9c50009SAlex Williamson * once the accerlated driver loads, Windows guests will bsod on subsequent 1062c9c50009SAlex Williamson * attmpts to load the driver, such as after VM reset or shutdown/restart. To 1063c9c50009SAlex Williamson * work around this, we do an AMD specific PCI config reset, followed by an SMC 1064c9c50009SAlex Williamson * reset. The PCI config reset only works if SMC firmware is running, so we 1065c9c50009SAlex Williamson * have a dependency on the state of the device as to whether this reset will 1066c9c50009SAlex Williamson * be effective. There are still cases where we won't be able to kick the 1067c9c50009SAlex Williamson * device into working, but this greatly improves the usability overall. The 1068c9c50009SAlex Williamson * config reset magic is relatively common on AMD GPUs, but the setup and SMC 1069c9c50009SAlex Williamson * poking is largely ASIC specific. 1070c9c50009SAlex Williamson */ 1071c9c50009SAlex Williamson static bool vfio_radeon_smc_is_running(VFIOPCIDevice *vdev) 1072c9c50009SAlex Williamson { 1073c9c50009SAlex Williamson uint32_t clk, pc_c; 1074c9c50009SAlex Williamson 1075c9c50009SAlex Williamson /* 1076c9c50009SAlex Williamson * Registers 200h and 204h are index and data registers for accessing 1077c9c50009SAlex Williamson * indirect configuration registers within the device. 1078c9c50009SAlex Williamson */ 1079c9c50009SAlex Williamson vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000004, 4); 1080c9c50009SAlex Williamson clk = vfio_region_read(&vdev->bars[5].region, 0x204, 4); 1081c9c50009SAlex Williamson vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000370, 4); 1082c9c50009SAlex Williamson pc_c = vfio_region_read(&vdev->bars[5].region, 0x204, 4); 1083c9c50009SAlex Williamson 1084c9c50009SAlex Williamson return (!(clk & 1) && (0x20100 <= pc_c)); 1085c9c50009SAlex Williamson } 1086c9c50009SAlex Williamson 1087c9c50009SAlex Williamson /* 1088c9c50009SAlex Williamson * The scope of a config reset is controlled by a mode bit in the misc register 1089c9c50009SAlex Williamson * and a fuse, exposed as a bit in another register. The fuse is the default 1090c9c50009SAlex Williamson * (0 = GFX, 1 = whole GPU), the misc bit is a toggle, with the forumula 1091c9c50009SAlex Williamson * scope = !(misc ^ fuse), where the resulting scope is defined the same as 1092c9c50009SAlex Williamson * the fuse. A truth table therefore tells us that if misc == fuse, we need 1093c9c50009SAlex Williamson * to flip the value of the bit in the misc register. 1094c9c50009SAlex Williamson */ 1095c9c50009SAlex Williamson static void vfio_radeon_set_gfx_only_reset(VFIOPCIDevice *vdev) 1096c9c50009SAlex Williamson { 1097c9c50009SAlex Williamson uint32_t misc, fuse; 1098c9c50009SAlex Williamson bool a, b; 1099c9c50009SAlex Williamson 1100c9c50009SAlex Williamson vfio_region_write(&vdev->bars[5].region, 0x200, 0xc00c0000, 4); 1101c9c50009SAlex Williamson fuse = vfio_region_read(&vdev->bars[5].region, 0x204, 4); 1102c9c50009SAlex Williamson b = fuse & 64; 1103c9c50009SAlex Williamson 1104c9c50009SAlex Williamson vfio_region_write(&vdev->bars[5].region, 0x200, 0xc0000010, 4); 1105c9c50009SAlex Williamson misc = vfio_region_read(&vdev->bars[5].region, 0x204, 4); 1106c9c50009SAlex Williamson a = misc & 2; 1107c9c50009SAlex Williamson 1108c9c50009SAlex Williamson if (a == b) { 1109c9c50009SAlex Williamson vfio_region_write(&vdev->bars[5].region, 0x204, misc ^ 2, 4); 1110c9c50009SAlex Williamson vfio_region_read(&vdev->bars[5].region, 0x204, 4); /* flush */ 1111c9c50009SAlex Williamson } 1112c9c50009SAlex Williamson } 1113c9c50009SAlex Williamson 1114c9c50009SAlex Williamson static int vfio_radeon_reset(VFIOPCIDevice *vdev) 1115c9c50009SAlex Williamson { 1116c9c50009SAlex Williamson PCIDevice *pdev = &vdev->pdev; 1117c9c50009SAlex Williamson int i, ret = 0; 1118c9c50009SAlex Williamson uint32_t data; 1119c9c50009SAlex Williamson 1120c9c50009SAlex Williamson /* Defer to a kernel implemented reset */ 1121c9c50009SAlex Williamson if (vdev->vbasedev.reset_works) { 1122c9c50009SAlex Williamson trace_vfio_quirk_ati_bonaire_reset_skipped(vdev->vbasedev.name); 1123c9c50009SAlex Williamson return -ENODEV; 1124c9c50009SAlex Williamson } 1125c9c50009SAlex Williamson 1126c9c50009SAlex Williamson /* Enable only memory BAR access */ 1127c9c50009SAlex Williamson vfio_pci_write_config(pdev, PCI_COMMAND, PCI_COMMAND_MEMORY, 2); 1128c9c50009SAlex Williamson 1129c9c50009SAlex Williamson /* Reset only works if SMC firmware is loaded and running */ 1130c9c50009SAlex Williamson if (!vfio_radeon_smc_is_running(vdev)) { 1131c9c50009SAlex Williamson ret = -EINVAL; 1132c9c50009SAlex Williamson trace_vfio_quirk_ati_bonaire_reset_no_smc(vdev->vbasedev.name); 1133c9c50009SAlex Williamson goto out; 1134c9c50009SAlex Williamson } 1135c9c50009SAlex Williamson 1136c9c50009SAlex Williamson /* Make sure only the GFX function is reset */ 1137c9c50009SAlex Williamson vfio_radeon_set_gfx_only_reset(vdev); 1138c9c50009SAlex Williamson 1139c9c50009SAlex Williamson /* AMD PCI config reset */ 1140c9c50009SAlex Williamson vfio_pci_write_config(pdev, 0x7c, 0x39d5e86b, 4); 1141c9c50009SAlex Williamson usleep(100); 1142c9c50009SAlex Williamson 1143c9c50009SAlex Williamson /* Read back the memory size to make sure we're out of reset */ 1144c9c50009SAlex Williamson for (i = 0; i < 100000; i++) { 1145c9c50009SAlex Williamson if (vfio_region_read(&vdev->bars[5].region, 0x5428, 4) != 0xffffffff) { 1146c9c50009SAlex Williamson goto reset_smc; 1147c9c50009SAlex Williamson } 1148c9c50009SAlex Williamson usleep(1); 1149c9c50009SAlex Williamson } 1150c9c50009SAlex Williamson 1151c9c50009SAlex Williamson trace_vfio_quirk_ati_bonaire_reset_timeout(vdev->vbasedev.name); 1152c9c50009SAlex Williamson 1153c9c50009SAlex Williamson reset_smc: 1154c9c50009SAlex Williamson /* Reset SMC */ 1155c9c50009SAlex Williamson vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000000, 4); 1156c9c50009SAlex Williamson data = vfio_region_read(&vdev->bars[5].region, 0x204, 4); 1157c9c50009SAlex Williamson data |= 1; 1158c9c50009SAlex Williamson vfio_region_write(&vdev->bars[5].region, 0x204, data, 4); 1159c9c50009SAlex Williamson 1160c9c50009SAlex Williamson /* Disable SMC clock */ 1161c9c50009SAlex Williamson vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000004, 4); 1162c9c50009SAlex Williamson data = vfio_region_read(&vdev->bars[5].region, 0x204, 4); 1163c9c50009SAlex Williamson data |= 1; 1164c9c50009SAlex Williamson vfio_region_write(&vdev->bars[5].region, 0x204, data, 4); 1165c9c50009SAlex Williamson 1166c9c50009SAlex Williamson trace_vfio_quirk_ati_bonaire_reset_done(vdev->vbasedev.name); 1167c9c50009SAlex Williamson 1168c9c50009SAlex Williamson out: 1169c9c50009SAlex Williamson /* Restore PCI command register */ 1170c9c50009SAlex Williamson vfio_pci_write_config(pdev, PCI_COMMAND, 0, 2); 1171c9c50009SAlex Williamson 1172c9c50009SAlex Williamson return ret; 1173c9c50009SAlex Williamson } 1174c9c50009SAlex Williamson 1175c9c50009SAlex Williamson void vfio_setup_resetfn_quirk(VFIOPCIDevice *vdev) 1176c9c50009SAlex Williamson { 1177*ff635e37SAlex Williamson switch (vdev->vendor_id) { 1178c9c50009SAlex Williamson case 0x1002: 1179*ff635e37SAlex Williamson switch (vdev->device_id) { 1180c9c50009SAlex Williamson /* Bonaire */ 1181c9c50009SAlex Williamson case 0x6649: /* Bonaire [FirePro W5100] */ 1182c9c50009SAlex Williamson case 0x6650: 1183c9c50009SAlex Williamson case 0x6651: 1184c9c50009SAlex Williamson case 0x6658: /* Bonaire XTX [Radeon R7 260X] */ 1185c9c50009SAlex Williamson case 0x665c: /* Bonaire XT [Radeon HD 7790/8770 / R9 260 OEM] */ 1186c9c50009SAlex Williamson case 0x665d: /* Bonaire [Radeon R7 200 Series] */ 1187c9c50009SAlex Williamson /* Hawaii */ 1188c9c50009SAlex Williamson case 0x67A0: /* Hawaii XT GL [FirePro W9100] */ 1189c9c50009SAlex Williamson case 0x67A1: /* Hawaii PRO GL [FirePro W8100] */ 1190c9c50009SAlex Williamson case 0x67A2: 1191c9c50009SAlex Williamson case 0x67A8: 1192c9c50009SAlex Williamson case 0x67A9: 1193c9c50009SAlex Williamson case 0x67AA: 1194c9c50009SAlex Williamson case 0x67B0: /* Hawaii XT [Radeon R9 290X] */ 1195c9c50009SAlex Williamson case 0x67B1: /* Hawaii PRO [Radeon R9 290] */ 1196c9c50009SAlex Williamson case 0x67B8: 1197c9c50009SAlex Williamson case 0x67B9: 1198c9c50009SAlex Williamson case 0x67BA: 1199c9c50009SAlex Williamson case 0x67BE: 1200c9c50009SAlex Williamson vdev->resetfn = vfio_radeon_reset; 1201c9c50009SAlex Williamson trace_vfio_quirk_ati_bonaire_reset(vdev->vbasedev.name); 1202c9c50009SAlex Williamson break; 1203c9c50009SAlex Williamson } 1204c9c50009SAlex Williamson break; 1205c9c50009SAlex Williamson } 1206c9c50009SAlex Williamson } 1207