xref: /qemu/hw/vfio/pci-quirks.c (revision db0da029a1853d46c90a6c0790ce6ca77fd46ea3)
1c00d61d8SAlex Williamson /*
2c00d61d8SAlex Williamson  * device quirks for PCI devices
3c00d61d8SAlex Williamson  *
4c00d61d8SAlex Williamson  * Copyright Red Hat, Inc. 2012-2015
5c00d61d8SAlex Williamson  *
6c00d61d8SAlex Williamson  * Authors:
7c00d61d8SAlex Williamson  *  Alex Williamson <alex.williamson@redhat.com>
8c00d61d8SAlex Williamson  *
9c00d61d8SAlex Williamson  * This work is licensed under the terms of the GNU GPL, version 2.  See
10c00d61d8SAlex Williamson  * the COPYING file in the top-level directory.
11c00d61d8SAlex Williamson  */
12c00d61d8SAlex Williamson 
13c6eacb1aSPeter Maydell #include "qemu/osdep.h"
14c00d61d8SAlex Williamson #include "pci.h"
15c00d61d8SAlex Williamson #include "trace.h"
16c00d61d8SAlex Williamson #include "qemu/range.h"
17c00d61d8SAlex Williamson 
18056dfcb6SAlex Williamson /* Use uin32_t for vendor & device so PCI_ANY_ID expands and cannot match hw */
19056dfcb6SAlex Williamson static bool vfio_pci_is(VFIOPCIDevice *vdev, uint32_t vendor, uint32_t device)
20056dfcb6SAlex Williamson {
21ff635e37SAlex Williamson     return (vendor == PCI_ANY_ID || vendor == vdev->vendor_id) &&
22ff635e37SAlex Williamson            (device == PCI_ANY_ID || device == vdev->device_id);
23056dfcb6SAlex Williamson }
24056dfcb6SAlex Williamson 
250d38fb1cSAlex Williamson static bool vfio_is_vga(VFIOPCIDevice *vdev)
260d38fb1cSAlex Williamson {
270d38fb1cSAlex Williamson     PCIDevice *pdev = &vdev->pdev;
280d38fb1cSAlex Williamson     uint16_t class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
290d38fb1cSAlex Williamson 
300d38fb1cSAlex Williamson     return class == PCI_CLASS_DISPLAY_VGA;
310d38fb1cSAlex Williamson }
320d38fb1cSAlex Williamson 
33c00d61d8SAlex Williamson /*
34c00d61d8SAlex Williamson  * List of device ids/vendor ids for which to disable
35c00d61d8SAlex Williamson  * option rom loading. This avoids the guest hangs during rom
36c00d61d8SAlex Williamson  * execution as noticed with the BCM 57810 card for lack of a
37c00d61d8SAlex Williamson  * more better way to handle such issues.
38c00d61d8SAlex Williamson  * The  user can still override by specifying a romfile or
39c00d61d8SAlex Williamson  * rombar=1.
40c00d61d8SAlex Williamson  * Please see https://bugs.launchpad.net/qemu/+bug/1284874
41c00d61d8SAlex Williamson  * for an analysis of the 57810 card hang. When adding
42c00d61d8SAlex Williamson  * a new vendor id/device id combination below, please also add
43c00d61d8SAlex Williamson  * your card/environment details and information that could
44c00d61d8SAlex Williamson  * help in debugging to the bug tracking this issue
45c00d61d8SAlex Williamson  */
46056dfcb6SAlex Williamson static const struct {
47056dfcb6SAlex Williamson     uint32_t vendor;
48056dfcb6SAlex Williamson     uint32_t device;
49056dfcb6SAlex Williamson } romblacklist[] = {
50056dfcb6SAlex Williamson     { 0x14e4, 0x168e }, /* Broadcom BCM 57810 */
51c00d61d8SAlex Williamson };
52c00d61d8SAlex Williamson 
53c00d61d8SAlex Williamson bool vfio_blacklist_opt_rom(VFIOPCIDevice *vdev)
54c00d61d8SAlex Williamson {
55056dfcb6SAlex Williamson     int i;
56c00d61d8SAlex Williamson 
57056dfcb6SAlex Williamson     for (i = 0 ; i < ARRAY_SIZE(romblacklist); i++) {
58056dfcb6SAlex Williamson         if (vfio_pci_is(vdev, romblacklist[i].vendor, romblacklist[i].device)) {
59056dfcb6SAlex Williamson             trace_vfio_quirk_rom_blacklisted(vdev->vbasedev.name,
60056dfcb6SAlex Williamson                                              romblacklist[i].vendor,
61056dfcb6SAlex Williamson                                              romblacklist[i].device);
62c00d61d8SAlex Williamson             return true;
63c00d61d8SAlex Williamson         }
64c00d61d8SAlex Williamson     }
65c00d61d8SAlex Williamson     return false;
66c00d61d8SAlex Williamson }
67c00d61d8SAlex Williamson 
68c00d61d8SAlex Williamson /*
690e54f24aSAlex Williamson  * Device specific region quirks (mostly backdoors to PCI config space)
70c00d61d8SAlex Williamson  */
71c00d61d8SAlex Williamson 
720e54f24aSAlex Williamson /*
730e54f24aSAlex Williamson  * The generic window quirks operate on an address and data register,
740e54f24aSAlex Williamson  * vfio_generic_window_address_quirk handles the address register and
750e54f24aSAlex Williamson  * vfio_generic_window_data_quirk handles the data register.  These ops
760e54f24aSAlex Williamson  * pass reads and writes through to hardware until a value matching the
770e54f24aSAlex Williamson  * stored address match/mask is written.  When this occurs, the data
780e54f24aSAlex Williamson  * register access emulated PCI config space for the device rather than
790e54f24aSAlex Williamson  * passing through accesses.  This enables devices where PCI config space
800e54f24aSAlex Williamson  * is accessible behind a window register to maintain the virtualization
810e54f24aSAlex Williamson  * provided through vfio.
820e54f24aSAlex Williamson  */
830e54f24aSAlex Williamson typedef struct VFIOConfigWindowMatch {
840e54f24aSAlex Williamson     uint32_t match;
850e54f24aSAlex Williamson     uint32_t mask;
860e54f24aSAlex Williamson } VFIOConfigWindowMatch;
870e54f24aSAlex Williamson 
880e54f24aSAlex Williamson typedef struct VFIOConfigWindowQuirk {
890e54f24aSAlex Williamson     struct VFIOPCIDevice *vdev;
900e54f24aSAlex Williamson 
910e54f24aSAlex Williamson     uint32_t address_val;
920e54f24aSAlex Williamson 
930e54f24aSAlex Williamson     uint32_t address_offset;
940e54f24aSAlex Williamson     uint32_t data_offset;
950e54f24aSAlex Williamson 
960e54f24aSAlex Williamson     bool window_enabled;
970e54f24aSAlex Williamson     uint8_t bar;
980e54f24aSAlex Williamson 
990e54f24aSAlex Williamson     MemoryRegion *addr_mem;
1000e54f24aSAlex Williamson     MemoryRegion *data_mem;
1010e54f24aSAlex Williamson 
1020e54f24aSAlex Williamson     uint32_t nr_matches;
1030e54f24aSAlex Williamson     VFIOConfigWindowMatch matches[];
1040e54f24aSAlex Williamson } VFIOConfigWindowQuirk;
1050e54f24aSAlex Williamson 
1060e54f24aSAlex Williamson static uint64_t vfio_generic_window_quirk_address_read(void *opaque,
1070e54f24aSAlex Williamson                                                        hwaddr addr,
1080e54f24aSAlex Williamson                                                        unsigned size)
1090e54f24aSAlex Williamson {
1100e54f24aSAlex Williamson     VFIOConfigWindowQuirk *window = opaque;
1110e54f24aSAlex Williamson     VFIOPCIDevice *vdev = window->vdev;
1120e54f24aSAlex Williamson 
1130e54f24aSAlex Williamson     return vfio_region_read(&vdev->bars[window->bar].region,
1140e54f24aSAlex Williamson                             addr + window->address_offset, size);
1150e54f24aSAlex Williamson }
1160e54f24aSAlex Williamson 
1170e54f24aSAlex Williamson static void vfio_generic_window_quirk_address_write(void *opaque, hwaddr addr,
1180e54f24aSAlex Williamson                                                     uint64_t data,
1190e54f24aSAlex Williamson                                                     unsigned size)
1200e54f24aSAlex Williamson {
1210e54f24aSAlex Williamson     VFIOConfigWindowQuirk *window = opaque;
1220e54f24aSAlex Williamson     VFIOPCIDevice *vdev = window->vdev;
1230e54f24aSAlex Williamson     int i;
1240e54f24aSAlex Williamson 
1250e54f24aSAlex Williamson     window->window_enabled = false;
1260e54f24aSAlex Williamson 
1270e54f24aSAlex Williamson     vfio_region_write(&vdev->bars[window->bar].region,
1280e54f24aSAlex Williamson                       addr + window->address_offset, data, size);
1290e54f24aSAlex Williamson 
1300e54f24aSAlex Williamson     for (i = 0; i < window->nr_matches; i++) {
1310e54f24aSAlex Williamson         if ((data & ~window->matches[i].mask) == window->matches[i].match) {
1320e54f24aSAlex Williamson             window->window_enabled = true;
1330e54f24aSAlex Williamson             window->address_val = data & window->matches[i].mask;
1340e54f24aSAlex Williamson             trace_vfio_quirk_generic_window_address_write(vdev->vbasedev.name,
1350e54f24aSAlex Williamson                                     memory_region_name(window->addr_mem), data);
1360e54f24aSAlex Williamson             break;
1370e54f24aSAlex Williamson         }
1380e54f24aSAlex Williamson     }
1390e54f24aSAlex Williamson }
1400e54f24aSAlex Williamson 
1410e54f24aSAlex Williamson static const MemoryRegionOps vfio_generic_window_address_quirk = {
1420e54f24aSAlex Williamson     .read = vfio_generic_window_quirk_address_read,
1430e54f24aSAlex Williamson     .write = vfio_generic_window_quirk_address_write,
1440e54f24aSAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
1450e54f24aSAlex Williamson };
1460e54f24aSAlex Williamson 
1470e54f24aSAlex Williamson static uint64_t vfio_generic_window_quirk_data_read(void *opaque,
1480e54f24aSAlex Williamson                                                     hwaddr addr, unsigned size)
1490e54f24aSAlex Williamson {
1500e54f24aSAlex Williamson     VFIOConfigWindowQuirk *window = opaque;
1510e54f24aSAlex Williamson     VFIOPCIDevice *vdev = window->vdev;
1520e54f24aSAlex Williamson     uint64_t data;
1530e54f24aSAlex Williamson 
1540e54f24aSAlex Williamson     /* Always read data reg, discard if window enabled */
1550e54f24aSAlex Williamson     data = vfio_region_read(&vdev->bars[window->bar].region,
1560e54f24aSAlex Williamson                             addr + window->data_offset, size);
1570e54f24aSAlex Williamson 
1580e54f24aSAlex Williamson     if (window->window_enabled) {
1590e54f24aSAlex Williamson         data = vfio_pci_read_config(&vdev->pdev, window->address_val, size);
1600e54f24aSAlex Williamson         trace_vfio_quirk_generic_window_data_read(vdev->vbasedev.name,
1610e54f24aSAlex Williamson                                     memory_region_name(window->data_mem), data);
1620e54f24aSAlex Williamson     }
1630e54f24aSAlex Williamson 
1640e54f24aSAlex Williamson     return data;
1650e54f24aSAlex Williamson }
1660e54f24aSAlex Williamson 
1670e54f24aSAlex Williamson static void vfio_generic_window_quirk_data_write(void *opaque, hwaddr addr,
1680e54f24aSAlex Williamson                                                  uint64_t data, unsigned size)
1690e54f24aSAlex Williamson {
1700e54f24aSAlex Williamson     VFIOConfigWindowQuirk *window = opaque;
1710e54f24aSAlex Williamson     VFIOPCIDevice *vdev = window->vdev;
1720e54f24aSAlex Williamson 
1730e54f24aSAlex Williamson     if (window->window_enabled) {
1740e54f24aSAlex Williamson         vfio_pci_write_config(&vdev->pdev, window->address_val, data, size);
1750e54f24aSAlex Williamson         trace_vfio_quirk_generic_window_data_write(vdev->vbasedev.name,
1760e54f24aSAlex Williamson                                     memory_region_name(window->data_mem), data);
1770e54f24aSAlex Williamson         return;
1780e54f24aSAlex Williamson     }
1790e54f24aSAlex Williamson 
1800e54f24aSAlex Williamson     vfio_region_write(&vdev->bars[window->bar].region,
1810e54f24aSAlex Williamson                       addr + window->data_offset, data, size);
1820e54f24aSAlex Williamson }
1830e54f24aSAlex Williamson 
1840e54f24aSAlex Williamson static const MemoryRegionOps vfio_generic_window_data_quirk = {
1850e54f24aSAlex Williamson     .read = vfio_generic_window_quirk_data_read,
1860e54f24aSAlex Williamson     .write = vfio_generic_window_quirk_data_write,
1870e54f24aSAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
1880e54f24aSAlex Williamson };
1890e54f24aSAlex Williamson 
1900d38fb1cSAlex Williamson /*
1910d38fb1cSAlex Williamson  * The generic mirror quirk handles devices which expose PCI config space
1920d38fb1cSAlex Williamson  * through a region within a BAR.  When enabled, reads and writes are
1930d38fb1cSAlex Williamson  * redirected through to emulated PCI config space.  XXX if PCI config space
1940d38fb1cSAlex Williamson  * used memory regions, this could just be an alias.
1950d38fb1cSAlex Williamson  */
1960d38fb1cSAlex Williamson typedef struct VFIOConfigMirrorQuirk {
1970d38fb1cSAlex Williamson     struct VFIOPCIDevice *vdev;
1980d38fb1cSAlex Williamson     uint32_t offset;
1990d38fb1cSAlex Williamson     uint8_t bar;
2000d38fb1cSAlex Williamson     MemoryRegion *mem;
2010d38fb1cSAlex Williamson } VFIOConfigMirrorQuirk;
2020d38fb1cSAlex Williamson 
2030d38fb1cSAlex Williamson static uint64_t vfio_generic_quirk_mirror_read(void *opaque,
2040d38fb1cSAlex Williamson                                                hwaddr addr, unsigned size)
2050d38fb1cSAlex Williamson {
2060d38fb1cSAlex Williamson     VFIOConfigMirrorQuirk *mirror = opaque;
2070d38fb1cSAlex Williamson     VFIOPCIDevice *vdev = mirror->vdev;
2080d38fb1cSAlex Williamson     uint64_t data;
2090d38fb1cSAlex Williamson 
2100d38fb1cSAlex Williamson     /* Read and discard in case the hardware cares */
2110d38fb1cSAlex Williamson     (void)vfio_region_read(&vdev->bars[mirror->bar].region,
2120d38fb1cSAlex Williamson                            addr + mirror->offset, size);
2130d38fb1cSAlex Williamson 
2140d38fb1cSAlex Williamson     data = vfio_pci_read_config(&vdev->pdev, addr, size);
2150d38fb1cSAlex Williamson     trace_vfio_quirk_generic_mirror_read(vdev->vbasedev.name,
2160d38fb1cSAlex Williamson                                          memory_region_name(mirror->mem),
2170d38fb1cSAlex Williamson                                          addr, data);
2180d38fb1cSAlex Williamson     return data;
2190d38fb1cSAlex Williamson }
2200d38fb1cSAlex Williamson 
2210d38fb1cSAlex Williamson static void vfio_generic_quirk_mirror_write(void *opaque, hwaddr addr,
2220d38fb1cSAlex Williamson                                             uint64_t data, unsigned size)
2230d38fb1cSAlex Williamson {
2240d38fb1cSAlex Williamson     VFIOConfigMirrorQuirk *mirror = opaque;
2250d38fb1cSAlex Williamson     VFIOPCIDevice *vdev = mirror->vdev;
2260d38fb1cSAlex Williamson 
2270d38fb1cSAlex Williamson     vfio_pci_write_config(&vdev->pdev, addr, data, size);
2280d38fb1cSAlex Williamson     trace_vfio_quirk_generic_mirror_write(vdev->vbasedev.name,
2290d38fb1cSAlex Williamson                                           memory_region_name(mirror->mem),
2300d38fb1cSAlex Williamson                                           addr, data);
2310d38fb1cSAlex Williamson }
2320d38fb1cSAlex Williamson 
2330d38fb1cSAlex Williamson static const MemoryRegionOps vfio_generic_mirror_quirk = {
2340d38fb1cSAlex Williamson     .read = vfio_generic_quirk_mirror_read,
2350d38fb1cSAlex Williamson     .write = vfio_generic_quirk_mirror_write,
2360d38fb1cSAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
2370d38fb1cSAlex Williamson };
2380d38fb1cSAlex Williamson 
239c00d61d8SAlex Williamson /* Is range1 fully contained within range2?  */
240c00d61d8SAlex Williamson static bool vfio_range_contained(uint64_t first1, uint64_t len1,
241c00d61d8SAlex Williamson                                  uint64_t first2, uint64_t len2) {
242c00d61d8SAlex Williamson     return (first1 >= first2 && first1 + len1 <= first2 + len2);
243c00d61d8SAlex Williamson }
244c00d61d8SAlex Williamson 
245c00d61d8SAlex Williamson #define PCI_VENDOR_ID_ATI               0x1002
246c00d61d8SAlex Williamson 
247c00d61d8SAlex Williamson /*
248c00d61d8SAlex Williamson  * Radeon HD cards (HD5450 & HD7850) report the upper byte of the I/O port BAR
249c00d61d8SAlex Williamson  * through VGA register 0x3c3.  On newer cards, the I/O port BAR is always
250c00d61d8SAlex Williamson  * BAR4 (older cards like the X550 used BAR1, but we don't care to support
251c00d61d8SAlex Williamson  * those).  Note that on bare metal, a read of 0x3c3 doesn't always return the
252c00d61d8SAlex Williamson  * I/O port BAR address.  Originally this was coded to return the virtual BAR
253c00d61d8SAlex Williamson  * address only if the physical register read returns the actual BAR address,
254c00d61d8SAlex Williamson  * but users have reported greater success if we return the virtual address
255c00d61d8SAlex Williamson  * unconditionally.
256c00d61d8SAlex Williamson  */
257c00d61d8SAlex Williamson static uint64_t vfio_ati_3c3_quirk_read(void *opaque,
258c00d61d8SAlex Williamson                                         hwaddr addr, unsigned size)
259c00d61d8SAlex Williamson {
260b946d286SAlex Williamson     VFIOPCIDevice *vdev = opaque;
261c00d61d8SAlex Williamson     uint64_t data = vfio_pci_read_config(&vdev->pdev,
262b946d286SAlex Williamson                                          PCI_BASE_ADDRESS_4 + 1, size);
263b946d286SAlex Williamson 
264b946d286SAlex Williamson     trace_vfio_quirk_ati_3c3_read(vdev->vbasedev.name, data);
265c00d61d8SAlex Williamson 
266c00d61d8SAlex Williamson     return data;
267c00d61d8SAlex Williamson }
268c00d61d8SAlex Williamson 
269c00d61d8SAlex Williamson static const MemoryRegionOps vfio_ati_3c3_quirk = {
270c00d61d8SAlex Williamson     .read = vfio_ati_3c3_quirk_read,
271c00d61d8SAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
272c00d61d8SAlex Williamson };
273c00d61d8SAlex Williamson 
274c00d61d8SAlex Williamson static void vfio_vga_probe_ati_3c3_quirk(VFIOPCIDevice *vdev)
275c00d61d8SAlex Williamson {
276c00d61d8SAlex Williamson     VFIOQuirk *quirk;
277c00d61d8SAlex Williamson 
278c00d61d8SAlex Williamson     /*
279c00d61d8SAlex Williamson      * As long as the BAR is >= 256 bytes it will be aligned such that the
280c00d61d8SAlex Williamson      * lower byte is always zero.  Filter out anything else, if it exists.
281c00d61d8SAlex Williamson      */
282b946d286SAlex Williamson     if (!vfio_pci_is(vdev, PCI_VENDOR_ID_ATI, PCI_ANY_ID) ||
283b946d286SAlex Williamson         !vdev->bars[4].ioport || vdev->bars[4].region.size < 256) {
284c00d61d8SAlex Williamson         return;
285c00d61d8SAlex Williamson     }
286c00d61d8SAlex Williamson 
287c00d61d8SAlex Williamson     quirk = g_malloc0(sizeof(*quirk));
288bdd81addSMarkus Armbruster     quirk->mem = g_new0(MemoryRegion, 1);
2898c4f2348SAlex Williamson     quirk->nr_mem = 1;
290c00d61d8SAlex Williamson 
291b946d286SAlex Williamson     memory_region_init_io(quirk->mem, OBJECT(vdev), &vfio_ati_3c3_quirk, vdev,
292c00d61d8SAlex Williamson                           "vfio-ati-3c3-quirk", 1);
293c00d61d8SAlex Williamson     memory_region_add_subregion(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].mem,
2948c4f2348SAlex Williamson                                 3 /* offset 3 bytes from 0x3c0 */, quirk->mem);
295c00d61d8SAlex Williamson 
296c00d61d8SAlex Williamson     QLIST_INSERT_HEAD(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].quirks,
297c00d61d8SAlex Williamson                       quirk, next);
298c00d61d8SAlex Williamson 
299b946d286SAlex Williamson     trace_vfio_quirk_ati_3c3_probe(vdev->vbasedev.name);
300c00d61d8SAlex Williamson }
301c00d61d8SAlex Williamson 
302c00d61d8SAlex Williamson /*
3030e54f24aSAlex Williamson  * Newer ATI/AMD devices, including HD5450 and HD7850, have a mirror to PCI
304c00d61d8SAlex Williamson  * config space through MMIO BAR2 at offset 0x4000.  Nothing seems to access
305c00d61d8SAlex Williamson  * the MMIO space directly, but a window to this space is provided through
306c00d61d8SAlex Williamson  * I/O port BAR4.  Offset 0x0 is the address register and offset 0x4 is the
307c00d61d8SAlex Williamson  * data register.  When the address is programmed to a range of 0x4000-0x4fff
308c00d61d8SAlex Williamson  * PCI configuration space is available.  Experimentation seems to indicate
3090e54f24aSAlex Williamson  * that read-only may be provided by hardware.
310c00d61d8SAlex Williamson  */
3110e54f24aSAlex Williamson static void vfio_probe_ati_bar4_quirk(VFIOPCIDevice *vdev, int nr)
312c00d61d8SAlex Williamson {
313c00d61d8SAlex Williamson     VFIOQuirk *quirk;
3140e54f24aSAlex Williamson     VFIOConfigWindowQuirk *window;
315c00d61d8SAlex Williamson 
3160e54f24aSAlex Williamson     /* This windows doesn't seem to be used except by legacy VGA code */
3170e54f24aSAlex Williamson     if (!vfio_pci_is(vdev, PCI_VENDOR_ID_ATI, PCI_ANY_ID) ||
3180e54f24aSAlex Williamson         !vdev->has_vga || nr != 4) {
319c00d61d8SAlex Williamson         return;
320c00d61d8SAlex Williamson     }
321c00d61d8SAlex Williamson 
322c00d61d8SAlex Williamson     quirk = g_malloc0(sizeof(*quirk));
323bdd81addSMarkus Armbruster     quirk->mem = g_new0(MemoryRegion, 2);
3240e54f24aSAlex Williamson     quirk->nr_mem = 2;
3250e54f24aSAlex Williamson     window = quirk->data = g_malloc0(sizeof(*window) +
3260e54f24aSAlex Williamson                                      sizeof(VFIOConfigWindowMatch));
3270e54f24aSAlex Williamson     window->vdev = vdev;
3280e54f24aSAlex Williamson     window->address_offset = 0;
3290e54f24aSAlex Williamson     window->data_offset = 4;
3300e54f24aSAlex Williamson     window->nr_matches = 1;
3310e54f24aSAlex Williamson     window->matches[0].match = 0x4000;
332f5793fd9SAlex Williamson     window->matches[0].mask = vdev->config_size - 1;
3330e54f24aSAlex Williamson     window->bar = nr;
3340e54f24aSAlex Williamson     window->addr_mem = &quirk->mem[0];
3350e54f24aSAlex Williamson     window->data_mem = &quirk->mem[1];
336c00d61d8SAlex Williamson 
3370e54f24aSAlex Williamson     memory_region_init_io(window->addr_mem, OBJECT(vdev),
3380e54f24aSAlex Williamson                           &vfio_generic_window_address_quirk, window,
3390e54f24aSAlex Williamson                           "vfio-ati-bar4-window-address-quirk", 4);
340*db0da029SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
3410e54f24aSAlex Williamson                                         window->address_offset,
3420e54f24aSAlex Williamson                                         window->addr_mem, 1);
3430e54f24aSAlex Williamson 
3440e54f24aSAlex Williamson     memory_region_init_io(window->data_mem, OBJECT(vdev),
3450e54f24aSAlex Williamson                           &vfio_generic_window_data_quirk, window,
3460e54f24aSAlex Williamson                           "vfio-ati-bar4-window-data-quirk", 4);
347*db0da029SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
3480e54f24aSAlex Williamson                                         window->data_offset,
3490e54f24aSAlex Williamson                                         window->data_mem, 1);
350c00d61d8SAlex Williamson 
351c00d61d8SAlex Williamson     QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);
352c00d61d8SAlex Williamson 
3530e54f24aSAlex Williamson     trace_vfio_quirk_ati_bar4_probe(vdev->vbasedev.name);
354c00d61d8SAlex Williamson }
355c00d61d8SAlex Williamson 
356c00d61d8SAlex Williamson /*
3570d38fb1cSAlex Williamson  * Trap the BAR2 MMIO mirror to config space as well.
358c00d61d8SAlex Williamson  */
3590d38fb1cSAlex Williamson static void vfio_probe_ati_bar2_quirk(VFIOPCIDevice *vdev, int nr)
360c00d61d8SAlex Williamson {
361c00d61d8SAlex Williamson     VFIOQuirk *quirk;
3620d38fb1cSAlex Williamson     VFIOConfigMirrorQuirk *mirror;
363c00d61d8SAlex Williamson 
364c00d61d8SAlex Williamson     /* Only enable on newer devices where BAR2 is 64bit */
3650d38fb1cSAlex Williamson     if (!vfio_pci_is(vdev, PCI_VENDOR_ID_ATI, PCI_ANY_ID) ||
3660d38fb1cSAlex Williamson         !vdev->has_vga || nr != 2 || !vdev->bars[2].mem64) {
367c00d61d8SAlex Williamson         return;
368c00d61d8SAlex Williamson     }
369c00d61d8SAlex Williamson 
370c00d61d8SAlex Williamson     quirk = g_malloc0(sizeof(*quirk));
3710d38fb1cSAlex Williamson     mirror = quirk->data = g_malloc0(sizeof(*mirror));
372bdd81addSMarkus Armbruster     mirror->mem = quirk->mem = g_new0(MemoryRegion, 1);
3738c4f2348SAlex Williamson     quirk->nr_mem = 1;
3740d38fb1cSAlex Williamson     mirror->vdev = vdev;
3750d38fb1cSAlex Williamson     mirror->offset = 0x4000;
3760d38fb1cSAlex Williamson     mirror->bar = nr;
377c00d61d8SAlex Williamson 
3780d38fb1cSAlex Williamson     memory_region_init_io(mirror->mem, OBJECT(vdev),
3790d38fb1cSAlex Williamson                           &vfio_generic_mirror_quirk, mirror,
3800d38fb1cSAlex Williamson                           "vfio-ati-bar2-4000-quirk", PCI_CONFIG_SPACE_SIZE);
381*db0da029SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
3820d38fb1cSAlex Williamson                                         mirror->offset, mirror->mem, 1);
383c00d61d8SAlex Williamson 
384c00d61d8SAlex Williamson     QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);
385c00d61d8SAlex Williamson 
3860d38fb1cSAlex Williamson     trace_vfio_quirk_ati_bar2_probe(vdev->vbasedev.name);
387c00d61d8SAlex Williamson }
388c00d61d8SAlex Williamson 
389c00d61d8SAlex Williamson /*
390c00d61d8SAlex Williamson  * Older ATI/AMD cards like the X550 have a similar window to that above.
391c00d61d8SAlex Williamson  * I/O port BAR1 provides a window to a mirror of PCI config space located
392c00d61d8SAlex Williamson  * in BAR2 at offset 0xf00.  We don't care to support such older cards, but
393c00d61d8SAlex Williamson  * note it for future reference.
394c00d61d8SAlex Williamson  */
395c00d61d8SAlex Williamson 
396c00d61d8SAlex Williamson #define PCI_VENDOR_ID_NVIDIA                    0x10de
397c00d61d8SAlex Williamson 
398c00d61d8SAlex Williamson /*
399c00d61d8SAlex Williamson  * Nvidia has several different methods to get to config space, the
400c00d61d8SAlex Williamson  * nouveu project has several of these documented here:
401c00d61d8SAlex Williamson  * https://github.com/pathscale/envytools/tree/master/hwdocs
402c00d61d8SAlex Williamson  *
403c00d61d8SAlex Williamson  * The first quirk is actually not documented in envytools and is found
404c00d61d8SAlex Williamson  * on 10de:01d1 (NVIDIA Corporation G72 [GeForce 7300 LE]).  This is an
405c00d61d8SAlex Williamson  * NV46 chipset.  The backdoor uses the legacy VGA I/O ports to access
406c00d61d8SAlex Williamson  * the mirror of PCI config space found at BAR0 offset 0x1800.  The access
407c00d61d8SAlex Williamson  * sequence first writes 0x338 to I/O port 0x3d4.  The target offset is
408c00d61d8SAlex Williamson  * then written to 0x3d0.  Finally 0x538 is written for a read and 0x738
409c00d61d8SAlex Williamson  * is written for a write to 0x3d4.  The BAR0 offset is then accessible
410c00d61d8SAlex Williamson  * through 0x3d0.  This quirk doesn't seem to be necessary on newer cards
411c00d61d8SAlex Williamson  * that use the I/O port BAR5 window but it doesn't hurt to leave it.
412c00d61d8SAlex Williamson  */
4136029a424SAlex Williamson typedef enum {NONE = 0, SELECT, WINDOW, READ, WRITE} VFIONvidia3d0State;
4146029a424SAlex Williamson static const char *nv3d0_states[] = { "NONE", "SELECT",
4156029a424SAlex Williamson                                       "WINDOW", "READ", "WRITE" };
4166029a424SAlex Williamson 
4176029a424SAlex Williamson typedef struct VFIONvidia3d0Quirk {
4186029a424SAlex Williamson     VFIOPCIDevice *vdev;
4196029a424SAlex Williamson     VFIONvidia3d0State state;
4206029a424SAlex Williamson     uint32_t offset;
4216029a424SAlex Williamson } VFIONvidia3d0Quirk;
4226029a424SAlex Williamson 
4236029a424SAlex Williamson static uint64_t vfio_nvidia_3d4_quirk_read(void *opaque,
4246029a424SAlex Williamson                                            hwaddr addr, unsigned size)
4256029a424SAlex Williamson {
4266029a424SAlex Williamson     VFIONvidia3d0Quirk *quirk = opaque;
4276029a424SAlex Williamson     VFIOPCIDevice *vdev = quirk->vdev;
4286029a424SAlex Williamson 
4296029a424SAlex Williamson     quirk->state = NONE;
4306029a424SAlex Williamson 
4316029a424SAlex Williamson     return vfio_vga_read(&vdev->vga.region[QEMU_PCI_VGA_IO_HI],
4326029a424SAlex Williamson                          addr + 0x14, size);
4336029a424SAlex Williamson }
4346029a424SAlex Williamson 
4356029a424SAlex Williamson static void vfio_nvidia_3d4_quirk_write(void *opaque, hwaddr addr,
4366029a424SAlex Williamson                                         uint64_t data, unsigned size)
4376029a424SAlex Williamson {
4386029a424SAlex Williamson     VFIONvidia3d0Quirk *quirk = opaque;
4396029a424SAlex Williamson     VFIOPCIDevice *vdev = quirk->vdev;
4406029a424SAlex Williamson     VFIONvidia3d0State old_state = quirk->state;
4416029a424SAlex Williamson 
4426029a424SAlex Williamson     quirk->state = NONE;
4436029a424SAlex Williamson 
4446029a424SAlex Williamson     switch (data) {
4456029a424SAlex Williamson     case 0x338:
4466029a424SAlex Williamson         if (old_state == NONE) {
4476029a424SAlex Williamson             quirk->state = SELECT;
4486029a424SAlex Williamson             trace_vfio_quirk_nvidia_3d0_state(vdev->vbasedev.name,
4496029a424SAlex Williamson                                               nv3d0_states[quirk->state]);
4506029a424SAlex Williamson         }
4516029a424SAlex Williamson         break;
4526029a424SAlex Williamson     case 0x538:
4536029a424SAlex Williamson         if (old_state == WINDOW) {
4546029a424SAlex Williamson             quirk->state = READ;
4556029a424SAlex Williamson             trace_vfio_quirk_nvidia_3d0_state(vdev->vbasedev.name,
4566029a424SAlex Williamson                                               nv3d0_states[quirk->state]);
4576029a424SAlex Williamson         }
4586029a424SAlex Williamson         break;
4596029a424SAlex Williamson     case 0x738:
4606029a424SAlex Williamson         if (old_state == WINDOW) {
4616029a424SAlex Williamson             quirk->state = WRITE;
4626029a424SAlex Williamson             trace_vfio_quirk_nvidia_3d0_state(vdev->vbasedev.name,
4636029a424SAlex Williamson                                               nv3d0_states[quirk->state]);
4646029a424SAlex Williamson         }
4656029a424SAlex Williamson         break;
4666029a424SAlex Williamson     }
4676029a424SAlex Williamson 
4686029a424SAlex Williamson     vfio_vga_write(&vdev->vga.region[QEMU_PCI_VGA_IO_HI],
4696029a424SAlex Williamson                    addr + 0x14, data, size);
4706029a424SAlex Williamson }
4716029a424SAlex Williamson 
4726029a424SAlex Williamson static const MemoryRegionOps vfio_nvidia_3d4_quirk = {
4736029a424SAlex Williamson     .read = vfio_nvidia_3d4_quirk_read,
4746029a424SAlex Williamson     .write = vfio_nvidia_3d4_quirk_write,
4756029a424SAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
476c00d61d8SAlex Williamson };
477c00d61d8SAlex Williamson 
478c00d61d8SAlex Williamson static uint64_t vfio_nvidia_3d0_quirk_read(void *opaque,
479c00d61d8SAlex Williamson                                            hwaddr addr, unsigned size)
480c00d61d8SAlex Williamson {
4816029a424SAlex Williamson     VFIONvidia3d0Quirk *quirk = opaque;
482c00d61d8SAlex Williamson     VFIOPCIDevice *vdev = quirk->vdev;
4836029a424SAlex Williamson     VFIONvidia3d0State old_state = quirk->state;
484c00d61d8SAlex Williamson     uint64_t data = vfio_vga_read(&vdev->vga.region[QEMU_PCI_VGA_IO_HI],
4856029a424SAlex Williamson                                   addr + 0x10, size);
486c00d61d8SAlex Williamson 
4876029a424SAlex Williamson     quirk->state = NONE;
4886029a424SAlex Williamson 
4896029a424SAlex Williamson     if (old_state == READ &&
4906029a424SAlex Williamson         (quirk->offset & ~(PCI_CONFIG_SPACE_SIZE - 1)) == 0x1800) {
4916029a424SAlex Williamson         uint8_t offset = quirk->offset & (PCI_CONFIG_SPACE_SIZE - 1);
4926029a424SAlex Williamson 
4936029a424SAlex Williamson         data = vfio_pci_read_config(&vdev->pdev, offset, size);
4946029a424SAlex Williamson         trace_vfio_quirk_nvidia_3d0_read(vdev->vbasedev.name,
4956029a424SAlex Williamson                                          offset, size, data);
496c00d61d8SAlex Williamson     }
497c00d61d8SAlex Williamson 
498c00d61d8SAlex Williamson     return data;
499c00d61d8SAlex Williamson }
500c00d61d8SAlex Williamson 
501c00d61d8SAlex Williamson static void vfio_nvidia_3d0_quirk_write(void *opaque, hwaddr addr,
502c00d61d8SAlex Williamson                                         uint64_t data, unsigned size)
503c00d61d8SAlex Williamson {
5046029a424SAlex Williamson     VFIONvidia3d0Quirk *quirk = opaque;
505c00d61d8SAlex Williamson     VFIOPCIDevice *vdev = quirk->vdev;
5066029a424SAlex Williamson     VFIONvidia3d0State old_state = quirk->state;
507c00d61d8SAlex Williamson 
5086029a424SAlex Williamson     quirk->state = NONE;
5096029a424SAlex Williamson 
5106029a424SAlex Williamson     if (old_state == SELECT) {
5116029a424SAlex Williamson         quirk->offset = (uint32_t)data;
5126029a424SAlex Williamson         quirk->state = WINDOW;
5136029a424SAlex Williamson         trace_vfio_quirk_nvidia_3d0_state(vdev->vbasedev.name,
5146029a424SAlex Williamson                                           nv3d0_states[quirk->state]);
5156029a424SAlex Williamson     } else if (old_state == WRITE) {
5166029a424SAlex Williamson         if ((quirk->offset & ~(PCI_CONFIG_SPACE_SIZE - 1)) == 0x1800) {
5176029a424SAlex Williamson             uint8_t offset = quirk->offset & (PCI_CONFIG_SPACE_SIZE - 1);
5186029a424SAlex Williamson 
5196029a424SAlex Williamson             vfio_pci_write_config(&vdev->pdev, offset, data, size);
5206029a424SAlex Williamson             trace_vfio_quirk_nvidia_3d0_write(vdev->vbasedev.name,
5216029a424SAlex Williamson                                               offset, data, size);
522c00d61d8SAlex Williamson             return;
523c00d61d8SAlex Williamson         }
524c00d61d8SAlex Williamson     }
525c00d61d8SAlex Williamson 
526c00d61d8SAlex Williamson     vfio_vga_write(&vdev->vga.region[QEMU_PCI_VGA_IO_HI],
5276029a424SAlex Williamson                    addr + 0x10, data, size);
528c00d61d8SAlex Williamson }
529c00d61d8SAlex Williamson 
530c00d61d8SAlex Williamson static const MemoryRegionOps vfio_nvidia_3d0_quirk = {
531c00d61d8SAlex Williamson     .read = vfio_nvidia_3d0_quirk_read,
532c00d61d8SAlex Williamson     .write = vfio_nvidia_3d0_quirk_write,
533c00d61d8SAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
534c00d61d8SAlex Williamson };
535c00d61d8SAlex Williamson 
536c00d61d8SAlex Williamson static void vfio_vga_probe_nvidia_3d0_quirk(VFIOPCIDevice *vdev)
537c00d61d8SAlex Williamson {
538c00d61d8SAlex Williamson     VFIOQuirk *quirk;
5396029a424SAlex Williamson     VFIONvidia3d0Quirk *data;
540c00d61d8SAlex Williamson 
5416029a424SAlex Williamson     if (!vfio_pci_is(vdev, PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID) ||
542c00d61d8SAlex Williamson         !vdev->bars[1].region.size) {
543c00d61d8SAlex Williamson         return;
544c00d61d8SAlex Williamson     }
545c00d61d8SAlex Williamson 
546c00d61d8SAlex Williamson     quirk = g_malloc0(sizeof(*quirk));
5476029a424SAlex Williamson     quirk->data = data = g_malloc0(sizeof(*data));
548bdd81addSMarkus Armbruster     quirk->mem = g_new0(MemoryRegion, 2);
5496029a424SAlex Williamson     quirk->nr_mem = 2;
5506029a424SAlex Williamson     data->vdev = vdev;
551c00d61d8SAlex Williamson 
5526029a424SAlex Williamson     memory_region_init_io(&quirk->mem[0], OBJECT(vdev), &vfio_nvidia_3d4_quirk,
5536029a424SAlex Williamson                           data, "vfio-nvidia-3d4-quirk", 2);
554c00d61d8SAlex Williamson     memory_region_add_subregion(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].mem,
5556029a424SAlex Williamson                                 0x14 /* 0x3c0 + 0x14 */, &quirk->mem[0]);
5566029a424SAlex Williamson 
5576029a424SAlex Williamson     memory_region_init_io(&quirk->mem[1], OBJECT(vdev), &vfio_nvidia_3d0_quirk,
5586029a424SAlex Williamson                           data, "vfio-nvidia-3d0-quirk", 2);
5596029a424SAlex Williamson     memory_region_add_subregion(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].mem,
5606029a424SAlex Williamson                                 0x10 /* 0x3c0 + 0x10 */, &quirk->mem[1]);
561c00d61d8SAlex Williamson 
562c00d61d8SAlex Williamson     QLIST_INSERT_HEAD(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].quirks,
563c00d61d8SAlex Williamson                       quirk, next);
564c00d61d8SAlex Williamson 
5656029a424SAlex Williamson     trace_vfio_quirk_nvidia_3d0_probe(vdev->vbasedev.name);
566c00d61d8SAlex Williamson }
567c00d61d8SAlex Williamson 
568c00d61d8SAlex Williamson /*
569c00d61d8SAlex Williamson  * The second quirk is documented in envytools.  The I/O port BAR5 is just
570c00d61d8SAlex Williamson  * a set of address/data ports to the MMIO BARs.  The BAR we care about is
571c00d61d8SAlex Williamson  * again BAR0.  This backdoor is apparently a bit newer than the one above
572c00d61d8SAlex Williamson  * so we need to not only trap 256 bytes @0x1800, but all of PCI config
573c00d61d8SAlex Williamson  * space, including extended space is available at the 4k @0x88000.
574c00d61d8SAlex Williamson  */
5750e54f24aSAlex Williamson typedef struct VFIONvidiaBAR5Quirk {
5760e54f24aSAlex Williamson     uint32_t master;
5770e54f24aSAlex Williamson     uint32_t enable;
5780e54f24aSAlex Williamson     MemoryRegion *addr_mem;
5790e54f24aSAlex Williamson     MemoryRegion *data_mem;
5800e54f24aSAlex Williamson     bool enabled;
5810e54f24aSAlex Williamson     VFIOConfigWindowQuirk window; /* last for match data */
5820e54f24aSAlex Williamson } VFIONvidiaBAR5Quirk;
583c00d61d8SAlex Williamson 
5840e54f24aSAlex Williamson static void vfio_nvidia_bar5_enable(VFIONvidiaBAR5Quirk *bar5)
5850e54f24aSAlex Williamson {
5860e54f24aSAlex Williamson     VFIOPCIDevice *vdev = bar5->window.vdev;
5870e54f24aSAlex Williamson 
5880e54f24aSAlex Williamson     if (((bar5->master & bar5->enable) & 0x1) == bar5->enabled) {
5890e54f24aSAlex Williamson         return;
5900e54f24aSAlex Williamson     }
5910e54f24aSAlex Williamson 
5920e54f24aSAlex Williamson     bar5->enabled = !bar5->enabled;
5930e54f24aSAlex Williamson     trace_vfio_quirk_nvidia_bar5_state(vdev->vbasedev.name,
5940e54f24aSAlex Williamson                                        bar5->enabled ?  "Enable" : "Disable");
5950e54f24aSAlex Williamson     memory_region_set_enabled(bar5->addr_mem, bar5->enabled);
5960e54f24aSAlex Williamson     memory_region_set_enabled(bar5->data_mem, bar5->enabled);
5970e54f24aSAlex Williamson }
5980e54f24aSAlex Williamson 
5990e54f24aSAlex Williamson static uint64_t vfio_nvidia_bar5_quirk_master_read(void *opaque,
6000e54f24aSAlex Williamson                                                    hwaddr addr, unsigned size)
6010e54f24aSAlex Williamson {
6020e54f24aSAlex Williamson     VFIONvidiaBAR5Quirk *bar5 = opaque;
6030e54f24aSAlex Williamson     VFIOPCIDevice *vdev = bar5->window.vdev;
6040e54f24aSAlex Williamson 
6050e54f24aSAlex Williamson     return vfio_region_read(&vdev->bars[5].region, addr, size);
6060e54f24aSAlex Williamson }
6070e54f24aSAlex Williamson 
6080e54f24aSAlex Williamson static void vfio_nvidia_bar5_quirk_master_write(void *opaque, hwaddr addr,
609c00d61d8SAlex Williamson                                                 uint64_t data, unsigned size)
610c00d61d8SAlex Williamson {
6110e54f24aSAlex Williamson     VFIONvidiaBAR5Quirk *bar5 = opaque;
6120e54f24aSAlex Williamson     VFIOPCIDevice *vdev = bar5->window.vdev;
613c00d61d8SAlex Williamson 
6140e54f24aSAlex Williamson     vfio_region_write(&vdev->bars[5].region, addr, data, size);
6150e54f24aSAlex Williamson 
6160e54f24aSAlex Williamson     bar5->master = data;
6170e54f24aSAlex Williamson     vfio_nvidia_bar5_enable(bar5);
618c00d61d8SAlex Williamson }
619c00d61d8SAlex Williamson 
6200e54f24aSAlex Williamson static const MemoryRegionOps vfio_nvidia_bar5_quirk_master = {
6210e54f24aSAlex Williamson     .read = vfio_nvidia_bar5_quirk_master_read,
6220e54f24aSAlex Williamson     .write = vfio_nvidia_bar5_quirk_master_write,
623c00d61d8SAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
624c00d61d8SAlex Williamson };
625c00d61d8SAlex Williamson 
6260e54f24aSAlex Williamson static uint64_t vfio_nvidia_bar5_quirk_enable_read(void *opaque,
6270e54f24aSAlex Williamson                                                    hwaddr addr, unsigned size)
628c00d61d8SAlex Williamson {
6290e54f24aSAlex Williamson     VFIONvidiaBAR5Quirk *bar5 = opaque;
6300e54f24aSAlex Williamson     VFIOPCIDevice *vdev = bar5->window.vdev;
631c00d61d8SAlex Williamson 
6320e54f24aSAlex Williamson     return vfio_region_read(&vdev->bars[5].region, addr + 4, size);
6330e54f24aSAlex Williamson }
6340e54f24aSAlex Williamson 
6350e54f24aSAlex Williamson static void vfio_nvidia_bar5_quirk_enable_write(void *opaque, hwaddr addr,
6360e54f24aSAlex Williamson                                                 uint64_t data, unsigned size)
6370e54f24aSAlex Williamson {
6380e54f24aSAlex Williamson     VFIONvidiaBAR5Quirk *bar5 = opaque;
6390e54f24aSAlex Williamson     VFIOPCIDevice *vdev = bar5->window.vdev;
6400e54f24aSAlex Williamson 
6410e54f24aSAlex Williamson     vfio_region_write(&vdev->bars[5].region, addr + 4, data, size);
6420e54f24aSAlex Williamson 
6430e54f24aSAlex Williamson     bar5->enable = data;
6440e54f24aSAlex Williamson     vfio_nvidia_bar5_enable(bar5);
6450e54f24aSAlex Williamson }
6460e54f24aSAlex Williamson 
6470e54f24aSAlex Williamson static const MemoryRegionOps vfio_nvidia_bar5_quirk_enable = {
6480e54f24aSAlex Williamson     .read = vfio_nvidia_bar5_quirk_enable_read,
6490e54f24aSAlex Williamson     .write = vfio_nvidia_bar5_quirk_enable_write,
6500e54f24aSAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
6510e54f24aSAlex Williamson };
6520e54f24aSAlex Williamson 
6530e54f24aSAlex Williamson static void vfio_probe_nvidia_bar5_quirk(VFIOPCIDevice *vdev, int nr)
6540e54f24aSAlex Williamson {
6550e54f24aSAlex Williamson     VFIOQuirk *quirk;
6560e54f24aSAlex Williamson     VFIONvidiaBAR5Quirk *bar5;
6570e54f24aSAlex Williamson     VFIOConfigWindowQuirk *window;
6580e54f24aSAlex Williamson 
6590e54f24aSAlex Williamson     if (!vfio_pci_is(vdev, PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID) ||
6600e54f24aSAlex Williamson         !vdev->has_vga || nr != 5) {
661c00d61d8SAlex Williamson         return;
662c00d61d8SAlex Williamson     }
663c00d61d8SAlex Williamson 
664c00d61d8SAlex Williamson     quirk = g_malloc0(sizeof(*quirk));
665bdd81addSMarkus Armbruster     quirk->mem = g_new0(MemoryRegion, 4);
6660e54f24aSAlex Williamson     quirk->nr_mem = 4;
6670e54f24aSAlex Williamson     bar5 = quirk->data = g_malloc0(sizeof(*bar5) +
6680e54f24aSAlex Williamson                                    (sizeof(VFIOConfigWindowMatch) * 2));
6690e54f24aSAlex Williamson     window = &bar5->window;
670c00d61d8SAlex Williamson 
6710e54f24aSAlex Williamson     window->vdev = vdev;
6720e54f24aSAlex Williamson     window->address_offset = 0x8;
6730e54f24aSAlex Williamson     window->data_offset = 0xc;
6740e54f24aSAlex Williamson     window->nr_matches = 2;
6750e54f24aSAlex Williamson     window->matches[0].match = 0x1800;
6760e54f24aSAlex Williamson     window->matches[0].mask = PCI_CONFIG_SPACE_SIZE - 1;
6770e54f24aSAlex Williamson     window->matches[1].match = 0x88000;
678f5793fd9SAlex Williamson     window->matches[1].mask = vdev->config_size - 1;
6790e54f24aSAlex Williamson     window->bar = nr;
6800e54f24aSAlex Williamson     window->addr_mem = bar5->addr_mem = &quirk->mem[0];
6810e54f24aSAlex Williamson     window->data_mem = bar5->data_mem = &quirk->mem[1];
6820e54f24aSAlex Williamson 
6830e54f24aSAlex Williamson     memory_region_init_io(window->addr_mem, OBJECT(vdev),
6840e54f24aSAlex Williamson                           &vfio_generic_window_address_quirk, window,
6850e54f24aSAlex Williamson                           "vfio-nvidia-bar5-window-address-quirk", 4);
686*db0da029SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
6870e54f24aSAlex Williamson                                         window->address_offset,
6880e54f24aSAlex Williamson                                         window->addr_mem, 1);
6890e54f24aSAlex Williamson     memory_region_set_enabled(window->addr_mem, false);
6900e54f24aSAlex Williamson 
6910e54f24aSAlex Williamson     memory_region_init_io(window->data_mem, OBJECT(vdev),
6920e54f24aSAlex Williamson                           &vfio_generic_window_data_quirk, window,
6930e54f24aSAlex Williamson                           "vfio-nvidia-bar5-window-data-quirk", 4);
694*db0da029SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
6950e54f24aSAlex Williamson                                         window->data_offset,
6960e54f24aSAlex Williamson                                         window->data_mem, 1);
6970e54f24aSAlex Williamson     memory_region_set_enabled(window->data_mem, false);
6980e54f24aSAlex Williamson 
6990e54f24aSAlex Williamson     memory_region_init_io(&quirk->mem[2], OBJECT(vdev),
7000e54f24aSAlex Williamson                           &vfio_nvidia_bar5_quirk_master, bar5,
7010e54f24aSAlex Williamson                           "vfio-nvidia-bar5-master-quirk", 4);
702*db0da029SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
7030e54f24aSAlex Williamson                                         0, &quirk->mem[2], 1);
7040e54f24aSAlex Williamson 
7050e54f24aSAlex Williamson     memory_region_init_io(&quirk->mem[3], OBJECT(vdev),
7060e54f24aSAlex Williamson                           &vfio_nvidia_bar5_quirk_enable, bar5,
7070e54f24aSAlex Williamson                           "vfio-nvidia-bar5-enable-quirk", 4);
708*db0da029SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
7090e54f24aSAlex Williamson                                         4, &quirk->mem[3], 1);
710c00d61d8SAlex Williamson 
711c00d61d8SAlex Williamson     QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);
712c00d61d8SAlex Williamson 
7130e54f24aSAlex Williamson     trace_vfio_quirk_nvidia_bar5_probe(vdev->vbasedev.name);
714c00d61d8SAlex Williamson }
715c00d61d8SAlex Williamson 
7160d38fb1cSAlex Williamson /*
7170d38fb1cSAlex Williamson  * Finally, BAR0 itself.  We want to redirect any accesses to either
7180d38fb1cSAlex Williamson  * 0x1800 or 0x88000 through the PCI config space access functions.
7190d38fb1cSAlex Williamson  */
7200d38fb1cSAlex Williamson static void vfio_nvidia_quirk_mirror_write(void *opaque, hwaddr addr,
721c00d61d8SAlex Williamson                                            uint64_t data, unsigned size)
722c00d61d8SAlex Williamson {
7230d38fb1cSAlex Williamson     VFIOConfigMirrorQuirk *mirror = opaque;
7240d38fb1cSAlex Williamson     VFIOPCIDevice *vdev = mirror->vdev;
725c00d61d8SAlex Williamson     PCIDevice *pdev = &vdev->pdev;
726c00d61d8SAlex Williamson 
7270d38fb1cSAlex Williamson     vfio_generic_quirk_mirror_write(opaque, addr, data, size);
728c00d61d8SAlex Williamson 
729c00d61d8SAlex Williamson     /*
730c00d61d8SAlex Williamson      * Nvidia seems to acknowledge MSI interrupts by writing 0xff to the
731c00d61d8SAlex Williamson      * MSI capability ID register.  Both the ID and next register are
732c00d61d8SAlex Williamson      * read-only, so we allow writes covering either of those to real hw.
733c00d61d8SAlex Williamson      */
734c00d61d8SAlex Williamson     if ((pdev->cap_present & QEMU_PCI_CAP_MSI) &&
735c00d61d8SAlex Williamson         vfio_range_contained(addr, size, pdev->msi_cap, PCI_MSI_FLAGS)) {
7360d38fb1cSAlex Williamson         vfio_region_write(&vdev->bars[mirror->bar].region,
7370d38fb1cSAlex Williamson                           addr + mirror->offset, data, size);
7380d38fb1cSAlex Williamson         trace_vfio_quirk_nvidia_bar0_msi_ack(vdev->vbasedev.name);
739c00d61d8SAlex Williamson     }
740c00d61d8SAlex Williamson }
741c00d61d8SAlex Williamson 
7420d38fb1cSAlex Williamson static const MemoryRegionOps vfio_nvidia_mirror_quirk = {
7430d38fb1cSAlex Williamson     .read = vfio_generic_quirk_mirror_read,
7440d38fb1cSAlex Williamson     .write = vfio_nvidia_quirk_mirror_write,
745c00d61d8SAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
746c00d61d8SAlex Williamson };
747c00d61d8SAlex Williamson 
7480d38fb1cSAlex Williamson static void vfio_probe_nvidia_bar0_quirk(VFIOPCIDevice *vdev, int nr)
749c00d61d8SAlex Williamson {
750c00d61d8SAlex Williamson     VFIOQuirk *quirk;
7510d38fb1cSAlex Williamson     VFIOConfigMirrorQuirk *mirror;
752c00d61d8SAlex Williamson 
7530d38fb1cSAlex Williamson     if (!vfio_pci_is(vdev, PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID) ||
7540d38fb1cSAlex Williamson         !vfio_is_vga(vdev) || nr != 0) {
755c00d61d8SAlex Williamson         return;
756c00d61d8SAlex Williamson     }
757c00d61d8SAlex Williamson 
758c00d61d8SAlex Williamson     quirk = g_malloc0(sizeof(*quirk));
7590d38fb1cSAlex Williamson     mirror = quirk->data = g_malloc0(sizeof(*mirror));
760bdd81addSMarkus Armbruster     mirror->mem = quirk->mem = g_new0(MemoryRegion, 1);
7618c4f2348SAlex Williamson     quirk->nr_mem = 1;
7620d38fb1cSAlex Williamson     mirror->vdev = vdev;
7630d38fb1cSAlex Williamson     mirror->offset = 0x88000;
7640d38fb1cSAlex Williamson     mirror->bar = nr;
765c00d61d8SAlex Williamson 
7660d38fb1cSAlex Williamson     memory_region_init_io(mirror->mem, OBJECT(vdev),
7670d38fb1cSAlex Williamson                           &vfio_nvidia_mirror_quirk, mirror,
7680d38fb1cSAlex Williamson                           "vfio-nvidia-bar0-88000-mirror-quirk",
769f5793fd9SAlex Williamson                           vdev->config_size);
770*db0da029SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
7710d38fb1cSAlex Williamson                                         mirror->offset, mirror->mem, 1);
772c00d61d8SAlex Williamson 
773c00d61d8SAlex Williamson     QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);
774c00d61d8SAlex Williamson 
7750d38fb1cSAlex Williamson     /* The 0x1800 offset mirror only seems to get used by legacy VGA */
7760d38fb1cSAlex Williamson     if (vdev->has_vga) {
777c00d61d8SAlex Williamson         quirk = g_malloc0(sizeof(*quirk));
7780d38fb1cSAlex Williamson         mirror = quirk->data = g_malloc0(sizeof(*mirror));
779bdd81addSMarkus Armbruster         mirror->mem = quirk->mem = g_new0(MemoryRegion, 1);
7808c4f2348SAlex Williamson         quirk->nr_mem = 1;
7810d38fb1cSAlex Williamson         mirror->vdev = vdev;
7820d38fb1cSAlex Williamson         mirror->offset = 0x1800;
7830d38fb1cSAlex Williamson         mirror->bar = nr;
784c00d61d8SAlex Williamson 
7850d38fb1cSAlex Williamson         memory_region_init_io(mirror->mem, OBJECT(vdev),
7860d38fb1cSAlex Williamson                               &vfio_nvidia_mirror_quirk, mirror,
7870d38fb1cSAlex Williamson                               "vfio-nvidia-bar0-1800-mirror-quirk",
7880d38fb1cSAlex Williamson                               PCI_CONFIG_SPACE_SIZE);
789*db0da029SAlex Williamson         memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
7900d38fb1cSAlex Williamson                                             mirror->offset, mirror->mem, 1);
791c00d61d8SAlex Williamson 
792c00d61d8SAlex Williamson         QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);
7930d38fb1cSAlex Williamson     }
794c00d61d8SAlex Williamson 
7950d38fb1cSAlex Williamson     trace_vfio_quirk_nvidia_bar0_probe(vdev->vbasedev.name);
796c00d61d8SAlex Williamson }
797c00d61d8SAlex Williamson 
798c00d61d8SAlex Williamson /*
799c00d61d8SAlex Williamson  * TODO - Some Nvidia devices provide config access to their companion HDA
800c00d61d8SAlex Williamson  * device and even to their parent bridge via these config space mirrors.
801c00d61d8SAlex Williamson  * Add quirks for those regions.
802c00d61d8SAlex Williamson  */
803c00d61d8SAlex Williamson 
804c00d61d8SAlex Williamson #define PCI_VENDOR_ID_REALTEK 0x10ec
805c00d61d8SAlex Williamson 
806c00d61d8SAlex Williamson /*
807c00d61d8SAlex Williamson  * RTL8168 devices have a backdoor that can access the MSI-X table.  At BAR2
808c00d61d8SAlex Williamson  * offset 0x70 there is a dword data register, offset 0x74 is a dword address
809c00d61d8SAlex Williamson  * register.  According to the Linux r8169 driver, the MSI-X table is addressed
810c00d61d8SAlex Williamson  * when the "type" portion of the address register is set to 0x1.  This appears
811c00d61d8SAlex Williamson  * to be bits 16:30.  Bit 31 is both a write indicator and some sort of
812c00d61d8SAlex Williamson  * "address latched" indicator.  Bits 12:15 are a mask field, which we can
813c00d61d8SAlex Williamson  * ignore because the MSI-X table should always be accessed as a dword (full
814c00d61d8SAlex Williamson  * mask).  Bits 0:11 is offset within the type.
815c00d61d8SAlex Williamson  *
816c00d61d8SAlex Williamson  * Example trace:
817c00d61d8SAlex Williamson  *
818c00d61d8SAlex Williamson  * Read from MSI-X table offset 0
819c00d61d8SAlex Williamson  * vfio: vfio_bar_write(0000:05:00.0:BAR2+0x74, 0x1f000, 4) // store read addr
820c00d61d8SAlex Williamson  * vfio: vfio_bar_read(0000:05:00.0:BAR2+0x74, 4) = 0x8001f000 // latch
821c00d61d8SAlex Williamson  * vfio: vfio_bar_read(0000:05:00.0:BAR2+0x70, 4) = 0xfee00398 // read data
822c00d61d8SAlex Williamson  *
823c00d61d8SAlex Williamson  * Write 0xfee00000 to MSI-X table offset 0
824c00d61d8SAlex Williamson  * vfio: vfio_bar_write(0000:05:00.0:BAR2+0x70, 0xfee00000, 4) // write data
825c00d61d8SAlex Williamson  * vfio: vfio_bar_write(0000:05:00.0:BAR2+0x74, 0x8001f000, 4) // do write
826c00d61d8SAlex Williamson  * vfio: vfio_bar_read(0000:05:00.0:BAR2+0x74, 4) = 0x1f000 // complete
827c00d61d8SAlex Williamson  */
828954258a5SAlex Williamson typedef struct VFIOrtl8168Quirk {
829954258a5SAlex Williamson     VFIOPCIDevice *vdev;
830954258a5SAlex Williamson     uint32_t addr;
831954258a5SAlex Williamson     uint32_t data;
832954258a5SAlex Williamson     bool enabled;
833954258a5SAlex Williamson } VFIOrtl8168Quirk;
834954258a5SAlex Williamson 
835954258a5SAlex Williamson static uint64_t vfio_rtl8168_quirk_address_read(void *opaque,
836c00d61d8SAlex Williamson                                                 hwaddr addr, unsigned size)
837c00d61d8SAlex Williamson {
838954258a5SAlex Williamson     VFIOrtl8168Quirk *rtl = opaque;
839954258a5SAlex Williamson     VFIOPCIDevice *vdev = rtl->vdev;
840954258a5SAlex Williamson     uint64_t data = vfio_region_read(&vdev->bars[2].region, addr + 0x74, size);
841c00d61d8SAlex Williamson 
842954258a5SAlex Williamson     if (rtl->enabled) {
843954258a5SAlex Williamson         data = rtl->addr ^ 0x80000000U; /* latch/complete */
844954258a5SAlex Williamson         trace_vfio_quirk_rtl8168_fake_latch(vdev->vbasedev.name, data);
845c00d61d8SAlex Williamson     }
846c00d61d8SAlex Williamson 
847954258a5SAlex Williamson     return data;
848c00d61d8SAlex Williamson }
849c00d61d8SAlex Williamson 
850954258a5SAlex Williamson static void vfio_rtl8168_quirk_address_write(void *opaque, hwaddr addr,
851c00d61d8SAlex Williamson                                              uint64_t data, unsigned size)
852c00d61d8SAlex Williamson {
853954258a5SAlex Williamson     VFIOrtl8168Quirk *rtl = opaque;
854954258a5SAlex Williamson     VFIOPCIDevice *vdev = rtl->vdev;
855c00d61d8SAlex Williamson 
856954258a5SAlex Williamson     rtl->enabled = false;
857954258a5SAlex Williamson 
858c00d61d8SAlex Williamson     if ((data & 0x7fff0000) == 0x10000) { /* MSI-X table */
859954258a5SAlex Williamson         rtl->enabled = true;
860954258a5SAlex Williamson         rtl->addr = (uint32_t)data;
861c00d61d8SAlex Williamson 
862c00d61d8SAlex Williamson         if (data & 0x80000000U) { /* Do write */
863c00d61d8SAlex Williamson             if (vdev->pdev.cap_present & QEMU_PCI_CAP_MSIX) {
864c00d61d8SAlex Williamson                 hwaddr offset = data & 0xfff;
865954258a5SAlex Williamson                 uint64_t val = rtl->data;
866c00d61d8SAlex Williamson 
867954258a5SAlex Williamson                 trace_vfio_quirk_rtl8168_msix_write(vdev->vbasedev.name,
868c00d61d8SAlex Williamson                                                     (uint16_t)offset, val);
869c00d61d8SAlex Williamson 
870c00d61d8SAlex Williamson                 /* Write to the proper guest MSI-X table instead */
871c00d61d8SAlex Williamson                 memory_region_dispatch_write(&vdev->pdev.msix_table_mmio,
872c00d61d8SAlex Williamson                                              offset, val, size,
873c00d61d8SAlex Williamson                                              MEMTXATTRS_UNSPECIFIED);
874c00d61d8SAlex Williamson             }
875c00d61d8SAlex Williamson             return; /* Do not write guest MSI-X data to hardware */
876c00d61d8SAlex Williamson         }
877c00d61d8SAlex Williamson     }
878c00d61d8SAlex Williamson 
879954258a5SAlex Williamson     vfio_region_write(&vdev->bars[2].region, addr + 0x74, data, size);
880c00d61d8SAlex Williamson }
881c00d61d8SAlex Williamson 
882954258a5SAlex Williamson static const MemoryRegionOps vfio_rtl_address_quirk = {
883954258a5SAlex Williamson     .read = vfio_rtl8168_quirk_address_read,
884954258a5SAlex Williamson     .write = vfio_rtl8168_quirk_address_write,
885c00d61d8SAlex Williamson     .valid = {
886c00d61d8SAlex Williamson         .min_access_size = 4,
887c00d61d8SAlex Williamson         .max_access_size = 4,
888c00d61d8SAlex Williamson         .unaligned = false,
889c00d61d8SAlex Williamson     },
890c00d61d8SAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
891c00d61d8SAlex Williamson };
892c00d61d8SAlex Williamson 
893954258a5SAlex Williamson static uint64_t vfio_rtl8168_quirk_data_read(void *opaque,
894954258a5SAlex Williamson                                              hwaddr addr, unsigned size)
895c00d61d8SAlex Williamson {
896954258a5SAlex Williamson     VFIOrtl8168Quirk *rtl = opaque;
897954258a5SAlex Williamson     VFIOPCIDevice *vdev = rtl->vdev;
898954258a5SAlex Williamson     uint64_t data = vfio_region_read(&vdev->bars[2].region, addr + 0x74, size);
899c00d61d8SAlex Williamson 
900954258a5SAlex Williamson     if (rtl->enabled && (vdev->pdev.cap_present & QEMU_PCI_CAP_MSIX)) {
901954258a5SAlex Williamson         hwaddr offset = rtl->addr & 0xfff;
902954258a5SAlex Williamson         memory_region_dispatch_read(&vdev->pdev.msix_table_mmio, offset,
903954258a5SAlex Williamson                                     &data, size, MEMTXATTRS_UNSPECIFIED);
904954258a5SAlex Williamson         trace_vfio_quirk_rtl8168_msix_read(vdev->vbasedev.name, offset, data);
905954258a5SAlex Williamson     }
906954258a5SAlex Williamson 
907954258a5SAlex Williamson     return data;
908954258a5SAlex Williamson }
909954258a5SAlex Williamson 
910954258a5SAlex Williamson static void vfio_rtl8168_quirk_data_write(void *opaque, hwaddr addr,
911954258a5SAlex Williamson                                           uint64_t data, unsigned size)
912954258a5SAlex Williamson {
913954258a5SAlex Williamson     VFIOrtl8168Quirk *rtl = opaque;
914954258a5SAlex Williamson     VFIOPCIDevice *vdev = rtl->vdev;
915954258a5SAlex Williamson 
916954258a5SAlex Williamson     rtl->data = (uint32_t)data;
917954258a5SAlex Williamson 
918954258a5SAlex Williamson     vfio_region_write(&vdev->bars[2].region, addr + 0x70, data, size);
919954258a5SAlex Williamson }
920954258a5SAlex Williamson 
921954258a5SAlex Williamson static const MemoryRegionOps vfio_rtl_data_quirk = {
922954258a5SAlex Williamson     .read = vfio_rtl8168_quirk_data_read,
923954258a5SAlex Williamson     .write = vfio_rtl8168_quirk_data_write,
924954258a5SAlex Williamson     .valid = {
925954258a5SAlex Williamson         .min_access_size = 4,
926954258a5SAlex Williamson         .max_access_size = 4,
927954258a5SAlex Williamson         .unaligned = false,
928954258a5SAlex Williamson     },
929954258a5SAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
930954258a5SAlex Williamson };
931954258a5SAlex Williamson 
932954258a5SAlex Williamson static void vfio_probe_rtl8168_bar2_quirk(VFIOPCIDevice *vdev, int nr)
933954258a5SAlex Williamson {
934954258a5SAlex Williamson     VFIOQuirk *quirk;
935954258a5SAlex Williamson     VFIOrtl8168Quirk *rtl;
936954258a5SAlex Williamson 
937954258a5SAlex Williamson     if (!vfio_pci_is(vdev, PCI_VENDOR_ID_REALTEK, 0x8168) || nr != 2) {
938c00d61d8SAlex Williamson         return;
939c00d61d8SAlex Williamson     }
940c00d61d8SAlex Williamson 
941c00d61d8SAlex Williamson     quirk = g_malloc0(sizeof(*quirk));
942bdd81addSMarkus Armbruster     quirk->mem = g_new0(MemoryRegion, 2);
943954258a5SAlex Williamson     quirk->nr_mem = 2;
944954258a5SAlex Williamson     quirk->data = rtl = g_malloc0(sizeof(*rtl));
945954258a5SAlex Williamson     rtl->vdev = vdev;
946c00d61d8SAlex Williamson 
947954258a5SAlex Williamson     memory_region_init_io(&quirk->mem[0], OBJECT(vdev),
948954258a5SAlex Williamson                           &vfio_rtl_address_quirk, rtl,
949954258a5SAlex Williamson                           "vfio-rtl8168-window-address-quirk", 4);
950*db0da029SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
951954258a5SAlex Williamson                                         0x74, &quirk->mem[0], 1);
952954258a5SAlex Williamson 
953954258a5SAlex Williamson     memory_region_init_io(&quirk->mem[1], OBJECT(vdev),
954954258a5SAlex Williamson                           &vfio_rtl_data_quirk, rtl,
955954258a5SAlex Williamson                           "vfio-rtl8168-window-data-quirk", 4);
956*db0da029SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
957954258a5SAlex Williamson                                         0x70, &quirk->mem[1], 1);
958c00d61d8SAlex Williamson 
959c00d61d8SAlex Williamson     QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);
960c00d61d8SAlex Williamson 
961954258a5SAlex Williamson     trace_vfio_quirk_rtl8168_probe(vdev->vbasedev.name);
962c00d61d8SAlex Williamson }
963c00d61d8SAlex Williamson 
964c00d61d8SAlex Williamson /*
965c00d61d8SAlex Williamson  * Common quirk probe entry points.
966c00d61d8SAlex Williamson  */
967c00d61d8SAlex Williamson void vfio_vga_quirk_setup(VFIOPCIDevice *vdev)
968c00d61d8SAlex Williamson {
969c00d61d8SAlex Williamson     vfio_vga_probe_ati_3c3_quirk(vdev);
970c00d61d8SAlex Williamson     vfio_vga_probe_nvidia_3d0_quirk(vdev);
971c00d61d8SAlex Williamson }
972c00d61d8SAlex Williamson 
973c00d61d8SAlex Williamson void vfio_vga_quirk_teardown(VFIOPCIDevice *vdev)
974c00d61d8SAlex Williamson {
975c00d61d8SAlex Williamson     VFIOQuirk *quirk;
9768c4f2348SAlex Williamson     int i, j;
977c00d61d8SAlex Williamson 
978c00d61d8SAlex Williamson     for (i = 0; i < ARRAY_SIZE(vdev->vga.region); i++) {
979c00d61d8SAlex Williamson         QLIST_FOREACH(quirk, &vdev->vga.region[i].quirks, next) {
9808c4f2348SAlex Williamson             for (j = 0; j < quirk->nr_mem; j++) {
9818c4f2348SAlex Williamson                 memory_region_del_subregion(&vdev->vga.region[i].mem,
9828c4f2348SAlex Williamson                                             &quirk->mem[j]);
9838c4f2348SAlex Williamson             }
984c00d61d8SAlex Williamson         }
985c00d61d8SAlex Williamson     }
986c00d61d8SAlex Williamson }
987c00d61d8SAlex Williamson 
988c00d61d8SAlex Williamson void vfio_vga_quirk_free(VFIOPCIDevice *vdev)
989c00d61d8SAlex Williamson {
9908c4f2348SAlex Williamson     int i, j;
991c00d61d8SAlex Williamson 
992c00d61d8SAlex Williamson     for (i = 0; i < ARRAY_SIZE(vdev->vga.region); i++) {
993c00d61d8SAlex Williamson         while (!QLIST_EMPTY(&vdev->vga.region[i].quirks)) {
994c00d61d8SAlex Williamson             VFIOQuirk *quirk = QLIST_FIRST(&vdev->vga.region[i].quirks);
995c00d61d8SAlex Williamson             QLIST_REMOVE(quirk, next);
9968c4f2348SAlex Williamson             for (j = 0; j < quirk->nr_mem; j++) {
9978c4f2348SAlex Williamson                 object_unparent(OBJECT(&quirk->mem[j]));
9988c4f2348SAlex Williamson             }
9998c4f2348SAlex Williamson             g_free(quirk->mem);
10008c4f2348SAlex Williamson             g_free(quirk->data);
1001c00d61d8SAlex Williamson             g_free(quirk);
1002c00d61d8SAlex Williamson         }
1003c00d61d8SAlex Williamson     }
1004c00d61d8SAlex Williamson }
1005c00d61d8SAlex Williamson 
1006c00d61d8SAlex Williamson void vfio_bar_quirk_setup(VFIOPCIDevice *vdev, int nr)
1007c00d61d8SAlex Williamson {
10080e54f24aSAlex Williamson     vfio_probe_ati_bar4_quirk(vdev, nr);
10090d38fb1cSAlex Williamson     vfio_probe_ati_bar2_quirk(vdev, nr);
10100e54f24aSAlex Williamson     vfio_probe_nvidia_bar5_quirk(vdev, nr);
10110d38fb1cSAlex Williamson     vfio_probe_nvidia_bar0_quirk(vdev, nr);
1012954258a5SAlex Williamson     vfio_probe_rtl8168_bar2_quirk(vdev, nr);
1013c00d61d8SAlex Williamson }
1014c00d61d8SAlex Williamson 
1015c00d61d8SAlex Williamson void vfio_bar_quirk_teardown(VFIOPCIDevice *vdev, int nr)
1016c00d61d8SAlex Williamson {
1017c00d61d8SAlex Williamson     VFIOBAR *bar = &vdev->bars[nr];
1018c00d61d8SAlex Williamson     VFIOQuirk *quirk;
10198c4f2348SAlex Williamson     int i;
1020c00d61d8SAlex Williamson 
1021c00d61d8SAlex Williamson     QLIST_FOREACH(quirk, &bar->quirks, next) {
10228c4f2348SAlex Williamson         for (i = 0; i < quirk->nr_mem; i++) {
1023*db0da029SAlex Williamson             memory_region_del_subregion(bar->region.mem, &quirk->mem[i]);
10248c4f2348SAlex Williamson         }
1025c00d61d8SAlex Williamson     }
1026c00d61d8SAlex Williamson }
1027c00d61d8SAlex Williamson 
1028c00d61d8SAlex Williamson void vfio_bar_quirk_free(VFIOPCIDevice *vdev, int nr)
1029c00d61d8SAlex Williamson {
1030c00d61d8SAlex Williamson     VFIOBAR *bar = &vdev->bars[nr];
10318c4f2348SAlex Williamson     int i;
1032c00d61d8SAlex Williamson 
1033c00d61d8SAlex Williamson     while (!QLIST_EMPTY(&bar->quirks)) {
1034c00d61d8SAlex Williamson         VFIOQuirk *quirk = QLIST_FIRST(&bar->quirks);
1035c00d61d8SAlex Williamson         QLIST_REMOVE(quirk, next);
10368c4f2348SAlex Williamson         for (i = 0; i < quirk->nr_mem; i++) {
10378c4f2348SAlex Williamson             object_unparent(OBJECT(&quirk->mem[i]));
10388c4f2348SAlex Williamson         }
10398c4f2348SAlex Williamson         g_free(quirk->mem);
10408c4f2348SAlex Williamson         g_free(quirk->data);
1041c00d61d8SAlex Williamson         g_free(quirk);
1042c00d61d8SAlex Williamson     }
1043c00d61d8SAlex Williamson }
1044c9c50009SAlex Williamson 
1045c9c50009SAlex Williamson /*
1046c9c50009SAlex Williamson  * Reset quirks
1047c9c50009SAlex Williamson  */
1048c9c50009SAlex Williamson 
1049c9c50009SAlex Williamson /*
1050c9c50009SAlex Williamson  * AMD Radeon PCI config reset, based on Linux:
1051c9c50009SAlex Williamson  *   drivers/gpu/drm/radeon/ci_smc.c:ci_is_smc_running()
1052c9c50009SAlex Williamson  *   drivers/gpu/drm/radeon/radeon_device.c:radeon_pci_config_reset
1053c9c50009SAlex Williamson  *   drivers/gpu/drm/radeon/ci_smc.c:ci_reset_smc()
1054c9c50009SAlex Williamson  *   drivers/gpu/drm/radeon/ci_smc.c:ci_stop_smc_clock()
1055c9c50009SAlex Williamson  * IDs: include/drm/drm_pciids.h
1056c9c50009SAlex Williamson  * Registers: http://cgit.freedesktop.org/~agd5f/linux/commit/?id=4e2aa447f6f0
1057c9c50009SAlex Williamson  *
1058c9c50009SAlex Williamson  * Bonaire and Hawaii GPUs do not respond to a bus reset.  This is a bug in the
1059c9c50009SAlex Williamson  * hardware that should be fixed on future ASICs.  The symptom of this is that
1060c9c50009SAlex Williamson  * once the accerlated driver loads, Windows guests will bsod on subsequent
1061c9c50009SAlex Williamson  * attmpts to load the driver, such as after VM reset or shutdown/restart.  To
1062c9c50009SAlex Williamson  * work around this, we do an AMD specific PCI config reset, followed by an SMC
1063c9c50009SAlex Williamson  * reset.  The PCI config reset only works if SMC firmware is running, so we
1064c9c50009SAlex Williamson  * have a dependency on the state of the device as to whether this reset will
1065c9c50009SAlex Williamson  * be effective.  There are still cases where we won't be able to kick the
1066c9c50009SAlex Williamson  * device into working, but this greatly improves the usability overall.  The
1067c9c50009SAlex Williamson  * config reset magic is relatively common on AMD GPUs, but the setup and SMC
1068c9c50009SAlex Williamson  * poking is largely ASIC specific.
1069c9c50009SAlex Williamson  */
1070c9c50009SAlex Williamson static bool vfio_radeon_smc_is_running(VFIOPCIDevice *vdev)
1071c9c50009SAlex Williamson {
1072c9c50009SAlex Williamson     uint32_t clk, pc_c;
1073c9c50009SAlex Williamson 
1074c9c50009SAlex Williamson     /*
1075c9c50009SAlex Williamson      * Registers 200h and 204h are index and data registers for accessing
1076c9c50009SAlex Williamson      * indirect configuration registers within the device.
1077c9c50009SAlex Williamson      */
1078c9c50009SAlex Williamson     vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000004, 4);
1079c9c50009SAlex Williamson     clk = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
1080c9c50009SAlex Williamson     vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000370, 4);
1081c9c50009SAlex Williamson     pc_c = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
1082c9c50009SAlex Williamson 
1083c9c50009SAlex Williamson     return (!(clk & 1) && (0x20100 <= pc_c));
1084c9c50009SAlex Williamson }
1085c9c50009SAlex Williamson 
1086c9c50009SAlex Williamson /*
1087c9c50009SAlex Williamson  * The scope of a config reset is controlled by a mode bit in the misc register
1088c9c50009SAlex Williamson  * and a fuse, exposed as a bit in another register.  The fuse is the default
1089c9c50009SAlex Williamson  * (0 = GFX, 1 = whole GPU), the misc bit is a toggle, with the forumula
1090c9c50009SAlex Williamson  * scope = !(misc ^ fuse), where the resulting scope is defined the same as
1091c9c50009SAlex Williamson  * the fuse.  A truth table therefore tells us that if misc == fuse, we need
1092c9c50009SAlex Williamson  * to flip the value of the bit in the misc register.
1093c9c50009SAlex Williamson  */
1094c9c50009SAlex Williamson static void vfio_radeon_set_gfx_only_reset(VFIOPCIDevice *vdev)
1095c9c50009SAlex Williamson {
1096c9c50009SAlex Williamson     uint32_t misc, fuse;
1097c9c50009SAlex Williamson     bool a, b;
1098c9c50009SAlex Williamson 
1099c9c50009SAlex Williamson     vfio_region_write(&vdev->bars[5].region, 0x200, 0xc00c0000, 4);
1100c9c50009SAlex Williamson     fuse = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
1101c9c50009SAlex Williamson     b = fuse & 64;
1102c9c50009SAlex Williamson 
1103c9c50009SAlex Williamson     vfio_region_write(&vdev->bars[5].region, 0x200, 0xc0000010, 4);
1104c9c50009SAlex Williamson     misc = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
1105c9c50009SAlex Williamson     a = misc & 2;
1106c9c50009SAlex Williamson 
1107c9c50009SAlex Williamson     if (a == b) {
1108c9c50009SAlex Williamson         vfio_region_write(&vdev->bars[5].region, 0x204, misc ^ 2, 4);
1109c9c50009SAlex Williamson         vfio_region_read(&vdev->bars[5].region, 0x204, 4); /* flush */
1110c9c50009SAlex Williamson     }
1111c9c50009SAlex Williamson }
1112c9c50009SAlex Williamson 
1113c9c50009SAlex Williamson static int vfio_radeon_reset(VFIOPCIDevice *vdev)
1114c9c50009SAlex Williamson {
1115c9c50009SAlex Williamson     PCIDevice *pdev = &vdev->pdev;
1116c9c50009SAlex Williamson     int i, ret = 0;
1117c9c50009SAlex Williamson     uint32_t data;
1118c9c50009SAlex Williamson 
1119c9c50009SAlex Williamson     /* Defer to a kernel implemented reset */
1120c9c50009SAlex Williamson     if (vdev->vbasedev.reset_works) {
1121c9c50009SAlex Williamson         trace_vfio_quirk_ati_bonaire_reset_skipped(vdev->vbasedev.name);
1122c9c50009SAlex Williamson         return -ENODEV;
1123c9c50009SAlex Williamson     }
1124c9c50009SAlex Williamson 
1125c9c50009SAlex Williamson     /* Enable only memory BAR access */
1126c9c50009SAlex Williamson     vfio_pci_write_config(pdev, PCI_COMMAND, PCI_COMMAND_MEMORY, 2);
1127c9c50009SAlex Williamson 
1128c9c50009SAlex Williamson     /* Reset only works if SMC firmware is loaded and running */
1129c9c50009SAlex Williamson     if (!vfio_radeon_smc_is_running(vdev)) {
1130c9c50009SAlex Williamson         ret = -EINVAL;
1131c9c50009SAlex Williamson         trace_vfio_quirk_ati_bonaire_reset_no_smc(vdev->vbasedev.name);
1132c9c50009SAlex Williamson         goto out;
1133c9c50009SAlex Williamson     }
1134c9c50009SAlex Williamson 
1135c9c50009SAlex Williamson     /* Make sure only the GFX function is reset */
1136c9c50009SAlex Williamson     vfio_radeon_set_gfx_only_reset(vdev);
1137c9c50009SAlex Williamson 
1138c9c50009SAlex Williamson     /* AMD PCI config reset */
1139c9c50009SAlex Williamson     vfio_pci_write_config(pdev, 0x7c, 0x39d5e86b, 4);
1140c9c50009SAlex Williamson     usleep(100);
1141c9c50009SAlex Williamson 
1142c9c50009SAlex Williamson     /* Read back the memory size to make sure we're out of reset */
1143c9c50009SAlex Williamson     for (i = 0; i < 100000; i++) {
1144c9c50009SAlex Williamson         if (vfio_region_read(&vdev->bars[5].region, 0x5428, 4) != 0xffffffff) {
1145c9c50009SAlex Williamson             goto reset_smc;
1146c9c50009SAlex Williamson         }
1147c9c50009SAlex Williamson         usleep(1);
1148c9c50009SAlex Williamson     }
1149c9c50009SAlex Williamson 
1150c9c50009SAlex Williamson     trace_vfio_quirk_ati_bonaire_reset_timeout(vdev->vbasedev.name);
1151c9c50009SAlex Williamson 
1152c9c50009SAlex Williamson reset_smc:
1153c9c50009SAlex Williamson     /* Reset SMC */
1154c9c50009SAlex Williamson     vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000000, 4);
1155c9c50009SAlex Williamson     data = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
1156c9c50009SAlex Williamson     data |= 1;
1157c9c50009SAlex Williamson     vfio_region_write(&vdev->bars[5].region, 0x204, data, 4);
1158c9c50009SAlex Williamson 
1159c9c50009SAlex Williamson     /* Disable SMC clock */
1160c9c50009SAlex Williamson     vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000004, 4);
1161c9c50009SAlex Williamson     data = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
1162c9c50009SAlex Williamson     data |= 1;
1163c9c50009SAlex Williamson     vfio_region_write(&vdev->bars[5].region, 0x204, data, 4);
1164c9c50009SAlex Williamson 
1165c9c50009SAlex Williamson     trace_vfio_quirk_ati_bonaire_reset_done(vdev->vbasedev.name);
1166c9c50009SAlex Williamson 
1167c9c50009SAlex Williamson out:
1168c9c50009SAlex Williamson     /* Restore PCI command register */
1169c9c50009SAlex Williamson     vfio_pci_write_config(pdev, PCI_COMMAND, 0, 2);
1170c9c50009SAlex Williamson 
1171c9c50009SAlex Williamson     return ret;
1172c9c50009SAlex Williamson }
1173c9c50009SAlex Williamson 
1174c9c50009SAlex Williamson void vfio_setup_resetfn_quirk(VFIOPCIDevice *vdev)
1175c9c50009SAlex Williamson {
1176ff635e37SAlex Williamson     switch (vdev->vendor_id) {
1177c9c50009SAlex Williamson     case 0x1002:
1178ff635e37SAlex Williamson         switch (vdev->device_id) {
1179c9c50009SAlex Williamson         /* Bonaire */
1180c9c50009SAlex Williamson         case 0x6649: /* Bonaire [FirePro W5100] */
1181c9c50009SAlex Williamson         case 0x6650:
1182c9c50009SAlex Williamson         case 0x6651:
1183c9c50009SAlex Williamson         case 0x6658: /* Bonaire XTX [Radeon R7 260X] */
1184c9c50009SAlex Williamson         case 0x665c: /* Bonaire XT [Radeon HD 7790/8770 / R9 260 OEM] */
1185c9c50009SAlex Williamson         case 0x665d: /* Bonaire [Radeon R7 200 Series] */
1186c9c50009SAlex Williamson         /* Hawaii */
1187c9c50009SAlex Williamson         case 0x67A0: /* Hawaii XT GL [FirePro W9100] */
1188c9c50009SAlex Williamson         case 0x67A1: /* Hawaii PRO GL [FirePro W8100] */
1189c9c50009SAlex Williamson         case 0x67A2:
1190c9c50009SAlex Williamson         case 0x67A8:
1191c9c50009SAlex Williamson         case 0x67A9:
1192c9c50009SAlex Williamson         case 0x67AA:
1193c9c50009SAlex Williamson         case 0x67B0: /* Hawaii XT [Radeon R9 290X] */
1194c9c50009SAlex Williamson         case 0x67B1: /* Hawaii PRO [Radeon R9 290] */
1195c9c50009SAlex Williamson         case 0x67B8:
1196c9c50009SAlex Williamson         case 0x67B9:
1197c9c50009SAlex Williamson         case 0x67BA:
1198c9c50009SAlex Williamson         case 0x67BE:
1199c9c50009SAlex Williamson             vdev->resetfn = vfio_radeon_reset;
1200c9c50009SAlex Williamson             trace_vfio_quirk_ati_bonaire_reset(vdev->vbasedev.name);
1201c9c50009SAlex Williamson             break;
1202c9c50009SAlex Williamson         }
1203c9c50009SAlex Williamson         break;
1204c9c50009SAlex Williamson     }
1205c9c50009SAlex Williamson }
1206