xref: /qemu/hw/vfio/pci-quirks.c (revision cde4279baa246fdfadb06d021e3b8d0a0234879f)
1c00d61d8SAlex Williamson /*
2c00d61d8SAlex Williamson  * device quirks for PCI devices
3c00d61d8SAlex Williamson  *
4c00d61d8SAlex Williamson  * Copyright Red Hat, Inc. 2012-2015
5c00d61d8SAlex Williamson  *
6c00d61d8SAlex Williamson  * Authors:
7c00d61d8SAlex Williamson  *  Alex Williamson <alex.williamson@redhat.com>
8c00d61d8SAlex Williamson  *
9c00d61d8SAlex Williamson  * This work is licensed under the terms of the GNU GPL, version 2.  See
10c00d61d8SAlex Williamson  * the COPYING file in the top-level directory.
11c00d61d8SAlex Williamson  */
12c00d61d8SAlex Williamson 
13c6eacb1aSPeter Maydell #include "qemu/osdep.h"
14c4c45e94SAlex Williamson #include "qemu/error-report.h"
15c4c45e94SAlex Williamson #include "qemu/range.h"
16c4c45e94SAlex Williamson #include "qapi/error.h"
17c4c45e94SAlex Williamson #include "hw/nvram/fw_cfg.h"
18c00d61d8SAlex Williamson #include "pci.h"
19c00d61d8SAlex Williamson #include "trace.h"
20c00d61d8SAlex Williamson 
21056dfcb6SAlex Williamson /* Use uin32_t for vendor & device so PCI_ANY_ID expands and cannot match hw */
22056dfcb6SAlex Williamson static bool vfio_pci_is(VFIOPCIDevice *vdev, uint32_t vendor, uint32_t device)
23056dfcb6SAlex Williamson {
24ff635e37SAlex Williamson     return (vendor == PCI_ANY_ID || vendor == vdev->vendor_id) &&
25ff635e37SAlex Williamson            (device == PCI_ANY_ID || device == vdev->device_id);
26056dfcb6SAlex Williamson }
27056dfcb6SAlex Williamson 
280d38fb1cSAlex Williamson static bool vfio_is_vga(VFIOPCIDevice *vdev)
290d38fb1cSAlex Williamson {
300d38fb1cSAlex Williamson     PCIDevice *pdev = &vdev->pdev;
310d38fb1cSAlex Williamson     uint16_t class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
320d38fb1cSAlex Williamson 
330d38fb1cSAlex Williamson     return class == PCI_CLASS_DISPLAY_VGA;
340d38fb1cSAlex Williamson }
350d38fb1cSAlex Williamson 
36c00d61d8SAlex Williamson /*
37c00d61d8SAlex Williamson  * List of device ids/vendor ids for which to disable
38c00d61d8SAlex Williamson  * option rom loading. This avoids the guest hangs during rom
39c00d61d8SAlex Williamson  * execution as noticed with the BCM 57810 card for lack of a
40c00d61d8SAlex Williamson  * more better way to handle such issues.
41c00d61d8SAlex Williamson  * The  user can still override by specifying a romfile or
42c00d61d8SAlex Williamson  * rombar=1.
43c00d61d8SAlex Williamson  * Please see https://bugs.launchpad.net/qemu/+bug/1284874
44c00d61d8SAlex Williamson  * for an analysis of the 57810 card hang. When adding
45c00d61d8SAlex Williamson  * a new vendor id/device id combination below, please also add
46c00d61d8SAlex Williamson  * your card/environment details and information that could
47c00d61d8SAlex Williamson  * help in debugging to the bug tracking this issue
48c00d61d8SAlex Williamson  */
49056dfcb6SAlex Williamson static const struct {
50056dfcb6SAlex Williamson     uint32_t vendor;
51056dfcb6SAlex Williamson     uint32_t device;
52056dfcb6SAlex Williamson } romblacklist[] = {
53056dfcb6SAlex Williamson     { 0x14e4, 0x168e }, /* Broadcom BCM 57810 */
54c00d61d8SAlex Williamson };
55c00d61d8SAlex Williamson 
56c00d61d8SAlex Williamson bool vfio_blacklist_opt_rom(VFIOPCIDevice *vdev)
57c00d61d8SAlex Williamson {
58056dfcb6SAlex Williamson     int i;
59c00d61d8SAlex Williamson 
60056dfcb6SAlex Williamson     for (i = 0 ; i < ARRAY_SIZE(romblacklist); i++) {
61056dfcb6SAlex Williamson         if (vfio_pci_is(vdev, romblacklist[i].vendor, romblacklist[i].device)) {
62056dfcb6SAlex Williamson             trace_vfio_quirk_rom_blacklisted(vdev->vbasedev.name,
63056dfcb6SAlex Williamson                                              romblacklist[i].vendor,
64056dfcb6SAlex Williamson                                              romblacklist[i].device);
65c00d61d8SAlex Williamson             return true;
66c00d61d8SAlex Williamson         }
67c00d61d8SAlex Williamson     }
68c00d61d8SAlex Williamson     return false;
69c00d61d8SAlex Williamson }
70c00d61d8SAlex Williamson 
71c00d61d8SAlex Williamson /*
720e54f24aSAlex Williamson  * Device specific region quirks (mostly backdoors to PCI config space)
73c00d61d8SAlex Williamson  */
74c00d61d8SAlex Williamson 
750e54f24aSAlex Williamson /*
760e54f24aSAlex Williamson  * The generic window quirks operate on an address and data register,
770e54f24aSAlex Williamson  * vfio_generic_window_address_quirk handles the address register and
780e54f24aSAlex Williamson  * vfio_generic_window_data_quirk handles the data register.  These ops
790e54f24aSAlex Williamson  * pass reads and writes through to hardware until a value matching the
800e54f24aSAlex Williamson  * stored address match/mask is written.  When this occurs, the data
810e54f24aSAlex Williamson  * register access emulated PCI config space for the device rather than
820e54f24aSAlex Williamson  * passing through accesses.  This enables devices where PCI config space
830e54f24aSAlex Williamson  * is accessible behind a window register to maintain the virtualization
840e54f24aSAlex Williamson  * provided through vfio.
850e54f24aSAlex Williamson  */
860e54f24aSAlex Williamson typedef struct VFIOConfigWindowMatch {
870e54f24aSAlex Williamson     uint32_t match;
880e54f24aSAlex Williamson     uint32_t mask;
890e54f24aSAlex Williamson } VFIOConfigWindowMatch;
900e54f24aSAlex Williamson 
910e54f24aSAlex Williamson typedef struct VFIOConfigWindowQuirk {
920e54f24aSAlex Williamson     struct VFIOPCIDevice *vdev;
930e54f24aSAlex Williamson 
940e54f24aSAlex Williamson     uint32_t address_val;
950e54f24aSAlex Williamson 
960e54f24aSAlex Williamson     uint32_t address_offset;
970e54f24aSAlex Williamson     uint32_t data_offset;
980e54f24aSAlex Williamson 
990e54f24aSAlex Williamson     bool window_enabled;
1000e54f24aSAlex Williamson     uint8_t bar;
1010e54f24aSAlex Williamson 
1020e54f24aSAlex Williamson     MemoryRegion *addr_mem;
1030e54f24aSAlex Williamson     MemoryRegion *data_mem;
1040e54f24aSAlex Williamson 
1050e54f24aSAlex Williamson     uint32_t nr_matches;
1060e54f24aSAlex Williamson     VFIOConfigWindowMatch matches[];
1070e54f24aSAlex Williamson } VFIOConfigWindowQuirk;
1080e54f24aSAlex Williamson 
1090e54f24aSAlex Williamson static uint64_t vfio_generic_window_quirk_address_read(void *opaque,
1100e54f24aSAlex Williamson                                                        hwaddr addr,
1110e54f24aSAlex Williamson                                                        unsigned size)
1120e54f24aSAlex Williamson {
1130e54f24aSAlex Williamson     VFIOConfigWindowQuirk *window = opaque;
1140e54f24aSAlex Williamson     VFIOPCIDevice *vdev = window->vdev;
1150e54f24aSAlex Williamson 
1160e54f24aSAlex Williamson     return vfio_region_read(&vdev->bars[window->bar].region,
1170e54f24aSAlex Williamson                             addr + window->address_offset, size);
1180e54f24aSAlex Williamson }
1190e54f24aSAlex Williamson 
1200e54f24aSAlex Williamson static void vfio_generic_window_quirk_address_write(void *opaque, hwaddr addr,
1210e54f24aSAlex Williamson                                                     uint64_t data,
1220e54f24aSAlex Williamson                                                     unsigned size)
1230e54f24aSAlex Williamson {
1240e54f24aSAlex Williamson     VFIOConfigWindowQuirk *window = opaque;
1250e54f24aSAlex Williamson     VFIOPCIDevice *vdev = window->vdev;
1260e54f24aSAlex Williamson     int i;
1270e54f24aSAlex Williamson 
1280e54f24aSAlex Williamson     window->window_enabled = false;
1290e54f24aSAlex Williamson 
1300e54f24aSAlex Williamson     vfio_region_write(&vdev->bars[window->bar].region,
1310e54f24aSAlex Williamson                       addr + window->address_offset, data, size);
1320e54f24aSAlex Williamson 
1330e54f24aSAlex Williamson     for (i = 0; i < window->nr_matches; i++) {
1340e54f24aSAlex Williamson         if ((data & ~window->matches[i].mask) == window->matches[i].match) {
1350e54f24aSAlex Williamson             window->window_enabled = true;
1360e54f24aSAlex Williamson             window->address_val = data & window->matches[i].mask;
1370e54f24aSAlex Williamson             trace_vfio_quirk_generic_window_address_write(vdev->vbasedev.name,
1380e54f24aSAlex Williamson                                     memory_region_name(window->addr_mem), data);
1390e54f24aSAlex Williamson             break;
1400e54f24aSAlex Williamson         }
1410e54f24aSAlex Williamson     }
1420e54f24aSAlex Williamson }
1430e54f24aSAlex Williamson 
1440e54f24aSAlex Williamson static const MemoryRegionOps vfio_generic_window_address_quirk = {
1450e54f24aSAlex Williamson     .read = vfio_generic_window_quirk_address_read,
1460e54f24aSAlex Williamson     .write = vfio_generic_window_quirk_address_write,
1470e54f24aSAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
1480e54f24aSAlex Williamson };
1490e54f24aSAlex Williamson 
1500e54f24aSAlex Williamson static uint64_t vfio_generic_window_quirk_data_read(void *opaque,
1510e54f24aSAlex Williamson                                                     hwaddr addr, unsigned size)
1520e54f24aSAlex Williamson {
1530e54f24aSAlex Williamson     VFIOConfigWindowQuirk *window = opaque;
1540e54f24aSAlex Williamson     VFIOPCIDevice *vdev = window->vdev;
1550e54f24aSAlex Williamson     uint64_t data;
1560e54f24aSAlex Williamson 
1570e54f24aSAlex Williamson     /* Always read data reg, discard if window enabled */
1580e54f24aSAlex Williamson     data = vfio_region_read(&vdev->bars[window->bar].region,
1590e54f24aSAlex Williamson                             addr + window->data_offset, size);
1600e54f24aSAlex Williamson 
1610e54f24aSAlex Williamson     if (window->window_enabled) {
1620e54f24aSAlex Williamson         data = vfio_pci_read_config(&vdev->pdev, window->address_val, size);
1630e54f24aSAlex Williamson         trace_vfio_quirk_generic_window_data_read(vdev->vbasedev.name,
1640e54f24aSAlex Williamson                                     memory_region_name(window->data_mem), data);
1650e54f24aSAlex Williamson     }
1660e54f24aSAlex Williamson 
1670e54f24aSAlex Williamson     return data;
1680e54f24aSAlex Williamson }
1690e54f24aSAlex Williamson 
1700e54f24aSAlex Williamson static void vfio_generic_window_quirk_data_write(void *opaque, hwaddr addr,
1710e54f24aSAlex Williamson                                                  uint64_t data, unsigned size)
1720e54f24aSAlex Williamson {
1730e54f24aSAlex Williamson     VFIOConfigWindowQuirk *window = opaque;
1740e54f24aSAlex Williamson     VFIOPCIDevice *vdev = window->vdev;
1750e54f24aSAlex Williamson 
1760e54f24aSAlex Williamson     if (window->window_enabled) {
1770e54f24aSAlex Williamson         vfio_pci_write_config(&vdev->pdev, window->address_val, data, size);
1780e54f24aSAlex Williamson         trace_vfio_quirk_generic_window_data_write(vdev->vbasedev.name,
1790e54f24aSAlex Williamson                                     memory_region_name(window->data_mem), data);
1800e54f24aSAlex Williamson         return;
1810e54f24aSAlex Williamson     }
1820e54f24aSAlex Williamson 
1830e54f24aSAlex Williamson     vfio_region_write(&vdev->bars[window->bar].region,
1840e54f24aSAlex Williamson                       addr + window->data_offset, data, size);
1850e54f24aSAlex Williamson }
1860e54f24aSAlex Williamson 
1870e54f24aSAlex Williamson static const MemoryRegionOps vfio_generic_window_data_quirk = {
1880e54f24aSAlex Williamson     .read = vfio_generic_window_quirk_data_read,
1890e54f24aSAlex Williamson     .write = vfio_generic_window_quirk_data_write,
1900e54f24aSAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
1910e54f24aSAlex Williamson };
1920e54f24aSAlex Williamson 
1930d38fb1cSAlex Williamson /*
1940d38fb1cSAlex Williamson  * The generic mirror quirk handles devices which expose PCI config space
1950d38fb1cSAlex Williamson  * through a region within a BAR.  When enabled, reads and writes are
1960d38fb1cSAlex Williamson  * redirected through to emulated PCI config space.  XXX if PCI config space
1970d38fb1cSAlex Williamson  * used memory regions, this could just be an alias.
1980d38fb1cSAlex Williamson  */
1990d38fb1cSAlex Williamson typedef struct VFIOConfigMirrorQuirk {
2000d38fb1cSAlex Williamson     struct VFIOPCIDevice *vdev;
2010d38fb1cSAlex Williamson     uint32_t offset;
2020d38fb1cSAlex Williamson     uint8_t bar;
2030d38fb1cSAlex Williamson     MemoryRegion *mem;
2040d38fb1cSAlex Williamson } VFIOConfigMirrorQuirk;
2050d38fb1cSAlex Williamson 
2060d38fb1cSAlex Williamson static uint64_t vfio_generic_quirk_mirror_read(void *opaque,
2070d38fb1cSAlex Williamson                                                hwaddr addr, unsigned size)
2080d38fb1cSAlex Williamson {
2090d38fb1cSAlex Williamson     VFIOConfigMirrorQuirk *mirror = opaque;
2100d38fb1cSAlex Williamson     VFIOPCIDevice *vdev = mirror->vdev;
2110d38fb1cSAlex Williamson     uint64_t data;
2120d38fb1cSAlex Williamson 
2130d38fb1cSAlex Williamson     /* Read and discard in case the hardware cares */
2140d38fb1cSAlex Williamson     (void)vfio_region_read(&vdev->bars[mirror->bar].region,
2150d38fb1cSAlex Williamson                            addr + mirror->offset, size);
2160d38fb1cSAlex Williamson 
2170d38fb1cSAlex Williamson     data = vfio_pci_read_config(&vdev->pdev, addr, size);
2180d38fb1cSAlex Williamson     trace_vfio_quirk_generic_mirror_read(vdev->vbasedev.name,
2190d38fb1cSAlex Williamson                                          memory_region_name(mirror->mem),
2200d38fb1cSAlex Williamson                                          addr, data);
2210d38fb1cSAlex Williamson     return data;
2220d38fb1cSAlex Williamson }
2230d38fb1cSAlex Williamson 
2240d38fb1cSAlex Williamson static void vfio_generic_quirk_mirror_write(void *opaque, hwaddr addr,
2250d38fb1cSAlex Williamson                                             uint64_t data, unsigned size)
2260d38fb1cSAlex Williamson {
2270d38fb1cSAlex Williamson     VFIOConfigMirrorQuirk *mirror = opaque;
2280d38fb1cSAlex Williamson     VFIOPCIDevice *vdev = mirror->vdev;
2290d38fb1cSAlex Williamson 
2300d38fb1cSAlex Williamson     vfio_pci_write_config(&vdev->pdev, addr, data, size);
2310d38fb1cSAlex Williamson     trace_vfio_quirk_generic_mirror_write(vdev->vbasedev.name,
2320d38fb1cSAlex Williamson                                           memory_region_name(mirror->mem),
2330d38fb1cSAlex Williamson                                           addr, data);
2340d38fb1cSAlex Williamson }
2350d38fb1cSAlex Williamson 
2360d38fb1cSAlex Williamson static const MemoryRegionOps vfio_generic_mirror_quirk = {
2370d38fb1cSAlex Williamson     .read = vfio_generic_quirk_mirror_read,
2380d38fb1cSAlex Williamson     .write = vfio_generic_quirk_mirror_write,
2390d38fb1cSAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
2400d38fb1cSAlex Williamson };
2410d38fb1cSAlex Williamson 
242c00d61d8SAlex Williamson /* Is range1 fully contained within range2?  */
243c00d61d8SAlex Williamson static bool vfio_range_contained(uint64_t first1, uint64_t len1,
244c00d61d8SAlex Williamson                                  uint64_t first2, uint64_t len2) {
245c00d61d8SAlex Williamson     return (first1 >= first2 && first1 + len1 <= first2 + len2);
246c00d61d8SAlex Williamson }
247c00d61d8SAlex Williamson 
248c00d61d8SAlex Williamson #define PCI_VENDOR_ID_ATI               0x1002
249c00d61d8SAlex Williamson 
250c00d61d8SAlex Williamson /*
251c00d61d8SAlex Williamson  * Radeon HD cards (HD5450 & HD7850) report the upper byte of the I/O port BAR
252c00d61d8SAlex Williamson  * through VGA register 0x3c3.  On newer cards, the I/O port BAR is always
253c00d61d8SAlex Williamson  * BAR4 (older cards like the X550 used BAR1, but we don't care to support
254c00d61d8SAlex Williamson  * those).  Note that on bare metal, a read of 0x3c3 doesn't always return the
255c00d61d8SAlex Williamson  * I/O port BAR address.  Originally this was coded to return the virtual BAR
256c00d61d8SAlex Williamson  * address only if the physical register read returns the actual BAR address,
257c00d61d8SAlex Williamson  * but users have reported greater success if we return the virtual address
258c00d61d8SAlex Williamson  * unconditionally.
259c00d61d8SAlex Williamson  */
260c00d61d8SAlex Williamson static uint64_t vfio_ati_3c3_quirk_read(void *opaque,
261c00d61d8SAlex Williamson                                         hwaddr addr, unsigned size)
262c00d61d8SAlex Williamson {
263b946d286SAlex Williamson     VFIOPCIDevice *vdev = opaque;
264c00d61d8SAlex Williamson     uint64_t data = vfio_pci_read_config(&vdev->pdev,
265b946d286SAlex Williamson                                          PCI_BASE_ADDRESS_4 + 1, size);
266b946d286SAlex Williamson 
267b946d286SAlex Williamson     trace_vfio_quirk_ati_3c3_read(vdev->vbasedev.name, data);
268c00d61d8SAlex Williamson 
269c00d61d8SAlex Williamson     return data;
270c00d61d8SAlex Williamson }
271c00d61d8SAlex Williamson 
272c00d61d8SAlex Williamson static const MemoryRegionOps vfio_ati_3c3_quirk = {
273c00d61d8SAlex Williamson     .read = vfio_ati_3c3_quirk_read,
274c00d61d8SAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
275c00d61d8SAlex Williamson };
276c00d61d8SAlex Williamson 
277c00d61d8SAlex Williamson static void vfio_vga_probe_ati_3c3_quirk(VFIOPCIDevice *vdev)
278c00d61d8SAlex Williamson {
279c00d61d8SAlex Williamson     VFIOQuirk *quirk;
280c00d61d8SAlex Williamson 
281c00d61d8SAlex Williamson     /*
282c00d61d8SAlex Williamson      * As long as the BAR is >= 256 bytes it will be aligned such that the
283c00d61d8SAlex Williamson      * lower byte is always zero.  Filter out anything else, if it exists.
284c00d61d8SAlex Williamson      */
285b946d286SAlex Williamson     if (!vfio_pci_is(vdev, PCI_VENDOR_ID_ATI, PCI_ANY_ID) ||
286b946d286SAlex Williamson         !vdev->bars[4].ioport || vdev->bars[4].region.size < 256) {
287c00d61d8SAlex Williamson         return;
288c00d61d8SAlex Williamson     }
289c00d61d8SAlex Williamson 
290c00d61d8SAlex Williamson     quirk = g_malloc0(sizeof(*quirk));
291bdd81addSMarkus Armbruster     quirk->mem = g_new0(MemoryRegion, 1);
2928c4f2348SAlex Williamson     quirk->nr_mem = 1;
293c00d61d8SAlex Williamson 
294b946d286SAlex Williamson     memory_region_init_io(quirk->mem, OBJECT(vdev), &vfio_ati_3c3_quirk, vdev,
295c00d61d8SAlex Williamson                           "vfio-ati-3c3-quirk", 1);
2962d82f8a3SAlex Williamson     memory_region_add_subregion(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].mem,
2978c4f2348SAlex Williamson                                 3 /* offset 3 bytes from 0x3c0 */, quirk->mem);
298c00d61d8SAlex Williamson 
2992d82f8a3SAlex Williamson     QLIST_INSERT_HEAD(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].quirks,
300c00d61d8SAlex Williamson                       quirk, next);
301c00d61d8SAlex Williamson 
302b946d286SAlex Williamson     trace_vfio_quirk_ati_3c3_probe(vdev->vbasedev.name);
303c00d61d8SAlex Williamson }
304c00d61d8SAlex Williamson 
305c00d61d8SAlex Williamson /*
3060e54f24aSAlex Williamson  * Newer ATI/AMD devices, including HD5450 and HD7850, have a mirror to PCI
307c00d61d8SAlex Williamson  * config space through MMIO BAR2 at offset 0x4000.  Nothing seems to access
308c00d61d8SAlex Williamson  * the MMIO space directly, but a window to this space is provided through
309c00d61d8SAlex Williamson  * I/O port BAR4.  Offset 0x0 is the address register and offset 0x4 is the
310c00d61d8SAlex Williamson  * data register.  When the address is programmed to a range of 0x4000-0x4fff
311c00d61d8SAlex Williamson  * PCI configuration space is available.  Experimentation seems to indicate
3120e54f24aSAlex Williamson  * that read-only may be provided by hardware.
313c00d61d8SAlex Williamson  */
3140e54f24aSAlex Williamson static void vfio_probe_ati_bar4_quirk(VFIOPCIDevice *vdev, int nr)
315c00d61d8SAlex Williamson {
316c00d61d8SAlex Williamson     VFIOQuirk *quirk;
3170e54f24aSAlex Williamson     VFIOConfigWindowQuirk *window;
318c00d61d8SAlex Williamson 
3190e54f24aSAlex Williamson     /* This windows doesn't seem to be used except by legacy VGA code */
3200e54f24aSAlex Williamson     if (!vfio_pci_is(vdev, PCI_VENDOR_ID_ATI, PCI_ANY_ID) ||
3214d3fc4fdSAlex Williamson         !vdev->vga || nr != 4) {
322c00d61d8SAlex Williamson         return;
323c00d61d8SAlex Williamson     }
324c00d61d8SAlex Williamson 
325c00d61d8SAlex Williamson     quirk = g_malloc0(sizeof(*quirk));
326bdd81addSMarkus Armbruster     quirk->mem = g_new0(MemoryRegion, 2);
3270e54f24aSAlex Williamson     quirk->nr_mem = 2;
3280e54f24aSAlex Williamson     window = quirk->data = g_malloc0(sizeof(*window) +
3290e54f24aSAlex Williamson                                      sizeof(VFIOConfigWindowMatch));
3300e54f24aSAlex Williamson     window->vdev = vdev;
3310e54f24aSAlex Williamson     window->address_offset = 0;
3320e54f24aSAlex Williamson     window->data_offset = 4;
3330e54f24aSAlex Williamson     window->nr_matches = 1;
3340e54f24aSAlex Williamson     window->matches[0].match = 0x4000;
335f5793fd9SAlex Williamson     window->matches[0].mask = vdev->config_size - 1;
3360e54f24aSAlex Williamson     window->bar = nr;
3370e54f24aSAlex Williamson     window->addr_mem = &quirk->mem[0];
3380e54f24aSAlex Williamson     window->data_mem = &quirk->mem[1];
339c00d61d8SAlex Williamson 
3400e54f24aSAlex Williamson     memory_region_init_io(window->addr_mem, OBJECT(vdev),
3410e54f24aSAlex Williamson                           &vfio_generic_window_address_quirk, window,
3420e54f24aSAlex Williamson                           "vfio-ati-bar4-window-address-quirk", 4);
343db0da029SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
3440e54f24aSAlex Williamson                                         window->address_offset,
3450e54f24aSAlex Williamson                                         window->addr_mem, 1);
3460e54f24aSAlex Williamson 
3470e54f24aSAlex Williamson     memory_region_init_io(window->data_mem, OBJECT(vdev),
3480e54f24aSAlex Williamson                           &vfio_generic_window_data_quirk, window,
3490e54f24aSAlex Williamson                           "vfio-ati-bar4-window-data-quirk", 4);
350db0da029SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
3510e54f24aSAlex Williamson                                         window->data_offset,
3520e54f24aSAlex Williamson                                         window->data_mem, 1);
353c00d61d8SAlex Williamson 
354c00d61d8SAlex Williamson     QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);
355c00d61d8SAlex Williamson 
3560e54f24aSAlex Williamson     trace_vfio_quirk_ati_bar4_probe(vdev->vbasedev.name);
357c00d61d8SAlex Williamson }
358c00d61d8SAlex Williamson 
359c00d61d8SAlex Williamson /*
3600d38fb1cSAlex Williamson  * Trap the BAR2 MMIO mirror to config space as well.
361c00d61d8SAlex Williamson  */
3620d38fb1cSAlex Williamson static void vfio_probe_ati_bar2_quirk(VFIOPCIDevice *vdev, int nr)
363c00d61d8SAlex Williamson {
364c00d61d8SAlex Williamson     VFIOQuirk *quirk;
3650d38fb1cSAlex Williamson     VFIOConfigMirrorQuirk *mirror;
366c00d61d8SAlex Williamson 
367c00d61d8SAlex Williamson     /* Only enable on newer devices where BAR2 is 64bit */
3680d38fb1cSAlex Williamson     if (!vfio_pci_is(vdev, PCI_VENDOR_ID_ATI, PCI_ANY_ID) ||
3694d3fc4fdSAlex Williamson         !vdev->vga || nr != 2 || !vdev->bars[2].mem64) {
370c00d61d8SAlex Williamson         return;
371c00d61d8SAlex Williamson     }
372c00d61d8SAlex Williamson 
373c00d61d8SAlex Williamson     quirk = g_malloc0(sizeof(*quirk));
3740d38fb1cSAlex Williamson     mirror = quirk->data = g_malloc0(sizeof(*mirror));
375bdd81addSMarkus Armbruster     mirror->mem = quirk->mem = g_new0(MemoryRegion, 1);
3768c4f2348SAlex Williamson     quirk->nr_mem = 1;
3770d38fb1cSAlex Williamson     mirror->vdev = vdev;
3780d38fb1cSAlex Williamson     mirror->offset = 0x4000;
3790d38fb1cSAlex Williamson     mirror->bar = nr;
380c00d61d8SAlex Williamson 
3810d38fb1cSAlex Williamson     memory_region_init_io(mirror->mem, OBJECT(vdev),
3820d38fb1cSAlex Williamson                           &vfio_generic_mirror_quirk, mirror,
3830d38fb1cSAlex Williamson                           "vfio-ati-bar2-4000-quirk", PCI_CONFIG_SPACE_SIZE);
384db0da029SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
3850d38fb1cSAlex Williamson                                         mirror->offset, mirror->mem, 1);
386c00d61d8SAlex Williamson 
387c00d61d8SAlex Williamson     QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);
388c00d61d8SAlex Williamson 
3890d38fb1cSAlex Williamson     trace_vfio_quirk_ati_bar2_probe(vdev->vbasedev.name);
390c00d61d8SAlex Williamson }
391c00d61d8SAlex Williamson 
392c00d61d8SAlex Williamson /*
393c00d61d8SAlex Williamson  * Older ATI/AMD cards like the X550 have a similar window to that above.
394c00d61d8SAlex Williamson  * I/O port BAR1 provides a window to a mirror of PCI config space located
395c00d61d8SAlex Williamson  * in BAR2 at offset 0xf00.  We don't care to support such older cards, but
396c00d61d8SAlex Williamson  * note it for future reference.
397c00d61d8SAlex Williamson  */
398c00d61d8SAlex Williamson 
399c00d61d8SAlex Williamson #define PCI_VENDOR_ID_NVIDIA                    0x10de
400c00d61d8SAlex Williamson 
401c00d61d8SAlex Williamson /*
402c00d61d8SAlex Williamson  * Nvidia has several different methods to get to config space, the
403c00d61d8SAlex Williamson  * nouveu project has several of these documented here:
404c00d61d8SAlex Williamson  * https://github.com/pathscale/envytools/tree/master/hwdocs
405c00d61d8SAlex Williamson  *
406c00d61d8SAlex Williamson  * The first quirk is actually not documented in envytools and is found
407c00d61d8SAlex Williamson  * on 10de:01d1 (NVIDIA Corporation G72 [GeForce 7300 LE]).  This is an
408c00d61d8SAlex Williamson  * NV46 chipset.  The backdoor uses the legacy VGA I/O ports to access
409c00d61d8SAlex Williamson  * the mirror of PCI config space found at BAR0 offset 0x1800.  The access
410c00d61d8SAlex Williamson  * sequence first writes 0x338 to I/O port 0x3d4.  The target offset is
411c00d61d8SAlex Williamson  * then written to 0x3d0.  Finally 0x538 is written for a read and 0x738
412c00d61d8SAlex Williamson  * is written for a write to 0x3d4.  The BAR0 offset is then accessible
413c00d61d8SAlex Williamson  * through 0x3d0.  This quirk doesn't seem to be necessary on newer cards
414c00d61d8SAlex Williamson  * that use the I/O port BAR5 window but it doesn't hurt to leave it.
415c00d61d8SAlex Williamson  */
4166029a424SAlex Williamson typedef enum {NONE = 0, SELECT, WINDOW, READ, WRITE} VFIONvidia3d0State;
4176029a424SAlex Williamson static const char *nv3d0_states[] = { "NONE", "SELECT",
4186029a424SAlex Williamson                                       "WINDOW", "READ", "WRITE" };
4196029a424SAlex Williamson 
4206029a424SAlex Williamson typedef struct VFIONvidia3d0Quirk {
4216029a424SAlex Williamson     VFIOPCIDevice *vdev;
4226029a424SAlex Williamson     VFIONvidia3d0State state;
4236029a424SAlex Williamson     uint32_t offset;
4246029a424SAlex Williamson } VFIONvidia3d0Quirk;
4256029a424SAlex Williamson 
4266029a424SAlex Williamson static uint64_t vfio_nvidia_3d4_quirk_read(void *opaque,
4276029a424SAlex Williamson                                            hwaddr addr, unsigned size)
4286029a424SAlex Williamson {
4296029a424SAlex Williamson     VFIONvidia3d0Quirk *quirk = opaque;
4306029a424SAlex Williamson     VFIOPCIDevice *vdev = quirk->vdev;
4316029a424SAlex Williamson 
4326029a424SAlex Williamson     quirk->state = NONE;
4336029a424SAlex Williamson 
4342d82f8a3SAlex Williamson     return vfio_vga_read(&vdev->vga->region[QEMU_PCI_VGA_IO_HI],
4356029a424SAlex Williamson                          addr + 0x14, size);
4366029a424SAlex Williamson }
4376029a424SAlex Williamson 
4386029a424SAlex Williamson static void vfio_nvidia_3d4_quirk_write(void *opaque, hwaddr addr,
4396029a424SAlex Williamson                                         uint64_t data, unsigned size)
4406029a424SAlex Williamson {
4416029a424SAlex Williamson     VFIONvidia3d0Quirk *quirk = opaque;
4426029a424SAlex Williamson     VFIOPCIDevice *vdev = quirk->vdev;
4436029a424SAlex Williamson     VFIONvidia3d0State old_state = quirk->state;
4446029a424SAlex Williamson 
4456029a424SAlex Williamson     quirk->state = NONE;
4466029a424SAlex Williamson 
4476029a424SAlex Williamson     switch (data) {
4486029a424SAlex Williamson     case 0x338:
4496029a424SAlex Williamson         if (old_state == NONE) {
4506029a424SAlex Williamson             quirk->state = SELECT;
4516029a424SAlex Williamson             trace_vfio_quirk_nvidia_3d0_state(vdev->vbasedev.name,
4526029a424SAlex Williamson                                               nv3d0_states[quirk->state]);
4536029a424SAlex Williamson         }
4546029a424SAlex Williamson         break;
4556029a424SAlex Williamson     case 0x538:
4566029a424SAlex Williamson         if (old_state == WINDOW) {
4576029a424SAlex Williamson             quirk->state = READ;
4586029a424SAlex Williamson             trace_vfio_quirk_nvidia_3d0_state(vdev->vbasedev.name,
4596029a424SAlex Williamson                                               nv3d0_states[quirk->state]);
4606029a424SAlex Williamson         }
4616029a424SAlex Williamson         break;
4626029a424SAlex Williamson     case 0x738:
4636029a424SAlex Williamson         if (old_state == WINDOW) {
4646029a424SAlex Williamson             quirk->state = WRITE;
4656029a424SAlex Williamson             trace_vfio_quirk_nvidia_3d0_state(vdev->vbasedev.name,
4666029a424SAlex Williamson                                               nv3d0_states[quirk->state]);
4676029a424SAlex Williamson         }
4686029a424SAlex Williamson         break;
4696029a424SAlex Williamson     }
4706029a424SAlex Williamson 
4712d82f8a3SAlex Williamson     vfio_vga_write(&vdev->vga->region[QEMU_PCI_VGA_IO_HI],
4726029a424SAlex Williamson                    addr + 0x14, data, size);
4736029a424SAlex Williamson }
4746029a424SAlex Williamson 
4756029a424SAlex Williamson static const MemoryRegionOps vfio_nvidia_3d4_quirk = {
4766029a424SAlex Williamson     .read = vfio_nvidia_3d4_quirk_read,
4776029a424SAlex Williamson     .write = vfio_nvidia_3d4_quirk_write,
4786029a424SAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
479c00d61d8SAlex Williamson };
480c00d61d8SAlex Williamson 
481c00d61d8SAlex Williamson static uint64_t vfio_nvidia_3d0_quirk_read(void *opaque,
482c00d61d8SAlex Williamson                                            hwaddr addr, unsigned size)
483c00d61d8SAlex Williamson {
4846029a424SAlex Williamson     VFIONvidia3d0Quirk *quirk = opaque;
485c00d61d8SAlex Williamson     VFIOPCIDevice *vdev = quirk->vdev;
4866029a424SAlex Williamson     VFIONvidia3d0State old_state = quirk->state;
4872d82f8a3SAlex Williamson     uint64_t data = vfio_vga_read(&vdev->vga->region[QEMU_PCI_VGA_IO_HI],
4886029a424SAlex Williamson                                   addr + 0x10, size);
489c00d61d8SAlex Williamson 
4906029a424SAlex Williamson     quirk->state = NONE;
4916029a424SAlex Williamson 
4926029a424SAlex Williamson     if (old_state == READ &&
4936029a424SAlex Williamson         (quirk->offset & ~(PCI_CONFIG_SPACE_SIZE - 1)) == 0x1800) {
4946029a424SAlex Williamson         uint8_t offset = quirk->offset & (PCI_CONFIG_SPACE_SIZE - 1);
4956029a424SAlex Williamson 
4966029a424SAlex Williamson         data = vfio_pci_read_config(&vdev->pdev, offset, size);
4976029a424SAlex Williamson         trace_vfio_quirk_nvidia_3d0_read(vdev->vbasedev.name,
4986029a424SAlex Williamson                                          offset, size, data);
499c00d61d8SAlex Williamson     }
500c00d61d8SAlex Williamson 
501c00d61d8SAlex Williamson     return data;
502c00d61d8SAlex Williamson }
503c00d61d8SAlex Williamson 
504c00d61d8SAlex Williamson static void vfio_nvidia_3d0_quirk_write(void *opaque, hwaddr addr,
505c00d61d8SAlex Williamson                                         uint64_t data, unsigned size)
506c00d61d8SAlex Williamson {
5076029a424SAlex Williamson     VFIONvidia3d0Quirk *quirk = opaque;
508c00d61d8SAlex Williamson     VFIOPCIDevice *vdev = quirk->vdev;
5096029a424SAlex Williamson     VFIONvidia3d0State old_state = quirk->state;
510c00d61d8SAlex Williamson 
5116029a424SAlex Williamson     quirk->state = NONE;
5126029a424SAlex Williamson 
5136029a424SAlex Williamson     if (old_state == SELECT) {
5146029a424SAlex Williamson         quirk->offset = (uint32_t)data;
5156029a424SAlex Williamson         quirk->state = WINDOW;
5166029a424SAlex Williamson         trace_vfio_quirk_nvidia_3d0_state(vdev->vbasedev.name,
5176029a424SAlex Williamson                                           nv3d0_states[quirk->state]);
5186029a424SAlex Williamson     } else if (old_state == WRITE) {
5196029a424SAlex Williamson         if ((quirk->offset & ~(PCI_CONFIG_SPACE_SIZE - 1)) == 0x1800) {
5206029a424SAlex Williamson             uint8_t offset = quirk->offset & (PCI_CONFIG_SPACE_SIZE - 1);
5216029a424SAlex Williamson 
5226029a424SAlex Williamson             vfio_pci_write_config(&vdev->pdev, offset, data, size);
5236029a424SAlex Williamson             trace_vfio_quirk_nvidia_3d0_write(vdev->vbasedev.name,
5246029a424SAlex Williamson                                               offset, data, size);
525c00d61d8SAlex Williamson             return;
526c00d61d8SAlex Williamson         }
527c00d61d8SAlex Williamson     }
528c00d61d8SAlex Williamson 
5292d82f8a3SAlex Williamson     vfio_vga_write(&vdev->vga->region[QEMU_PCI_VGA_IO_HI],
5306029a424SAlex Williamson                    addr + 0x10, data, size);
531c00d61d8SAlex Williamson }
532c00d61d8SAlex Williamson 
533c00d61d8SAlex Williamson static const MemoryRegionOps vfio_nvidia_3d0_quirk = {
534c00d61d8SAlex Williamson     .read = vfio_nvidia_3d0_quirk_read,
535c00d61d8SAlex Williamson     .write = vfio_nvidia_3d0_quirk_write,
536c00d61d8SAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
537c00d61d8SAlex Williamson };
538c00d61d8SAlex Williamson 
539c00d61d8SAlex Williamson static void vfio_vga_probe_nvidia_3d0_quirk(VFIOPCIDevice *vdev)
540c00d61d8SAlex Williamson {
541c00d61d8SAlex Williamson     VFIOQuirk *quirk;
5426029a424SAlex Williamson     VFIONvidia3d0Quirk *data;
543c00d61d8SAlex Williamson 
5446029a424SAlex Williamson     if (!vfio_pci_is(vdev, PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID) ||
545c00d61d8SAlex Williamson         !vdev->bars[1].region.size) {
546c00d61d8SAlex Williamson         return;
547c00d61d8SAlex Williamson     }
548c00d61d8SAlex Williamson 
549c00d61d8SAlex Williamson     quirk = g_malloc0(sizeof(*quirk));
5506029a424SAlex Williamson     quirk->data = data = g_malloc0(sizeof(*data));
551bdd81addSMarkus Armbruster     quirk->mem = g_new0(MemoryRegion, 2);
5526029a424SAlex Williamson     quirk->nr_mem = 2;
5536029a424SAlex Williamson     data->vdev = vdev;
554c00d61d8SAlex Williamson 
5556029a424SAlex Williamson     memory_region_init_io(&quirk->mem[0], OBJECT(vdev), &vfio_nvidia_3d4_quirk,
5566029a424SAlex Williamson                           data, "vfio-nvidia-3d4-quirk", 2);
5572d82f8a3SAlex Williamson     memory_region_add_subregion(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].mem,
5586029a424SAlex Williamson                                 0x14 /* 0x3c0 + 0x14 */, &quirk->mem[0]);
5596029a424SAlex Williamson 
5606029a424SAlex Williamson     memory_region_init_io(&quirk->mem[1], OBJECT(vdev), &vfio_nvidia_3d0_quirk,
5616029a424SAlex Williamson                           data, "vfio-nvidia-3d0-quirk", 2);
5622d82f8a3SAlex Williamson     memory_region_add_subregion(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].mem,
5636029a424SAlex Williamson                                 0x10 /* 0x3c0 + 0x10 */, &quirk->mem[1]);
564c00d61d8SAlex Williamson 
5652d82f8a3SAlex Williamson     QLIST_INSERT_HEAD(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].quirks,
566c00d61d8SAlex Williamson                       quirk, next);
567c00d61d8SAlex Williamson 
5686029a424SAlex Williamson     trace_vfio_quirk_nvidia_3d0_probe(vdev->vbasedev.name);
569c00d61d8SAlex Williamson }
570c00d61d8SAlex Williamson 
571c00d61d8SAlex Williamson /*
572c00d61d8SAlex Williamson  * The second quirk is documented in envytools.  The I/O port BAR5 is just
573c00d61d8SAlex Williamson  * a set of address/data ports to the MMIO BARs.  The BAR we care about is
574c00d61d8SAlex Williamson  * again BAR0.  This backdoor is apparently a bit newer than the one above
575c00d61d8SAlex Williamson  * so we need to not only trap 256 bytes @0x1800, but all of PCI config
576c00d61d8SAlex Williamson  * space, including extended space is available at the 4k @0x88000.
577c00d61d8SAlex Williamson  */
5780e54f24aSAlex Williamson typedef struct VFIONvidiaBAR5Quirk {
5790e54f24aSAlex Williamson     uint32_t master;
5800e54f24aSAlex Williamson     uint32_t enable;
5810e54f24aSAlex Williamson     MemoryRegion *addr_mem;
5820e54f24aSAlex Williamson     MemoryRegion *data_mem;
5830e54f24aSAlex Williamson     bool enabled;
5840e54f24aSAlex Williamson     VFIOConfigWindowQuirk window; /* last for match data */
5850e54f24aSAlex Williamson } VFIONvidiaBAR5Quirk;
586c00d61d8SAlex Williamson 
5870e54f24aSAlex Williamson static void vfio_nvidia_bar5_enable(VFIONvidiaBAR5Quirk *bar5)
5880e54f24aSAlex Williamson {
5890e54f24aSAlex Williamson     VFIOPCIDevice *vdev = bar5->window.vdev;
5900e54f24aSAlex Williamson 
5910e54f24aSAlex Williamson     if (((bar5->master & bar5->enable) & 0x1) == bar5->enabled) {
5920e54f24aSAlex Williamson         return;
5930e54f24aSAlex Williamson     }
5940e54f24aSAlex Williamson 
5950e54f24aSAlex Williamson     bar5->enabled = !bar5->enabled;
5960e54f24aSAlex Williamson     trace_vfio_quirk_nvidia_bar5_state(vdev->vbasedev.name,
5970e54f24aSAlex Williamson                                        bar5->enabled ?  "Enable" : "Disable");
5980e54f24aSAlex Williamson     memory_region_set_enabled(bar5->addr_mem, bar5->enabled);
5990e54f24aSAlex Williamson     memory_region_set_enabled(bar5->data_mem, bar5->enabled);
6000e54f24aSAlex Williamson }
6010e54f24aSAlex Williamson 
6020e54f24aSAlex Williamson static uint64_t vfio_nvidia_bar5_quirk_master_read(void *opaque,
6030e54f24aSAlex Williamson                                                    hwaddr addr, unsigned size)
6040e54f24aSAlex Williamson {
6050e54f24aSAlex Williamson     VFIONvidiaBAR5Quirk *bar5 = opaque;
6060e54f24aSAlex Williamson     VFIOPCIDevice *vdev = bar5->window.vdev;
6070e54f24aSAlex Williamson 
6080e54f24aSAlex Williamson     return vfio_region_read(&vdev->bars[5].region, addr, size);
6090e54f24aSAlex Williamson }
6100e54f24aSAlex Williamson 
6110e54f24aSAlex Williamson static void vfio_nvidia_bar5_quirk_master_write(void *opaque, hwaddr addr,
612c00d61d8SAlex Williamson                                                 uint64_t data, unsigned size)
613c00d61d8SAlex Williamson {
6140e54f24aSAlex Williamson     VFIONvidiaBAR5Quirk *bar5 = opaque;
6150e54f24aSAlex Williamson     VFIOPCIDevice *vdev = bar5->window.vdev;
616c00d61d8SAlex Williamson 
6170e54f24aSAlex Williamson     vfio_region_write(&vdev->bars[5].region, addr, data, size);
6180e54f24aSAlex Williamson 
6190e54f24aSAlex Williamson     bar5->master = data;
6200e54f24aSAlex Williamson     vfio_nvidia_bar5_enable(bar5);
621c00d61d8SAlex Williamson }
622c00d61d8SAlex Williamson 
6230e54f24aSAlex Williamson static const MemoryRegionOps vfio_nvidia_bar5_quirk_master = {
6240e54f24aSAlex Williamson     .read = vfio_nvidia_bar5_quirk_master_read,
6250e54f24aSAlex Williamson     .write = vfio_nvidia_bar5_quirk_master_write,
626c00d61d8SAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
627c00d61d8SAlex Williamson };
628c00d61d8SAlex Williamson 
6290e54f24aSAlex Williamson static uint64_t vfio_nvidia_bar5_quirk_enable_read(void *opaque,
6300e54f24aSAlex Williamson                                                    hwaddr addr, unsigned size)
631c00d61d8SAlex Williamson {
6320e54f24aSAlex Williamson     VFIONvidiaBAR5Quirk *bar5 = opaque;
6330e54f24aSAlex Williamson     VFIOPCIDevice *vdev = bar5->window.vdev;
634c00d61d8SAlex Williamson 
6350e54f24aSAlex Williamson     return vfio_region_read(&vdev->bars[5].region, addr + 4, size);
6360e54f24aSAlex Williamson }
6370e54f24aSAlex Williamson 
6380e54f24aSAlex Williamson static void vfio_nvidia_bar5_quirk_enable_write(void *opaque, hwaddr addr,
6390e54f24aSAlex Williamson                                                 uint64_t data, unsigned size)
6400e54f24aSAlex Williamson {
6410e54f24aSAlex Williamson     VFIONvidiaBAR5Quirk *bar5 = opaque;
6420e54f24aSAlex Williamson     VFIOPCIDevice *vdev = bar5->window.vdev;
6430e54f24aSAlex Williamson 
6440e54f24aSAlex Williamson     vfio_region_write(&vdev->bars[5].region, addr + 4, data, size);
6450e54f24aSAlex Williamson 
6460e54f24aSAlex Williamson     bar5->enable = data;
6470e54f24aSAlex Williamson     vfio_nvidia_bar5_enable(bar5);
6480e54f24aSAlex Williamson }
6490e54f24aSAlex Williamson 
6500e54f24aSAlex Williamson static const MemoryRegionOps vfio_nvidia_bar5_quirk_enable = {
6510e54f24aSAlex Williamson     .read = vfio_nvidia_bar5_quirk_enable_read,
6520e54f24aSAlex Williamson     .write = vfio_nvidia_bar5_quirk_enable_write,
6530e54f24aSAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
6540e54f24aSAlex Williamson };
6550e54f24aSAlex Williamson 
6560e54f24aSAlex Williamson static void vfio_probe_nvidia_bar5_quirk(VFIOPCIDevice *vdev, int nr)
6570e54f24aSAlex Williamson {
6580e54f24aSAlex Williamson     VFIOQuirk *quirk;
6590e54f24aSAlex Williamson     VFIONvidiaBAR5Quirk *bar5;
6600e54f24aSAlex Williamson     VFIOConfigWindowQuirk *window;
6610e54f24aSAlex Williamson 
6620e54f24aSAlex Williamson     if (!vfio_pci_is(vdev, PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID) ||
6634d3fc4fdSAlex Williamson         !vdev->vga || nr != 5) {
664c00d61d8SAlex Williamson         return;
665c00d61d8SAlex Williamson     }
666c00d61d8SAlex Williamson 
667c00d61d8SAlex Williamson     quirk = g_malloc0(sizeof(*quirk));
668bdd81addSMarkus Armbruster     quirk->mem = g_new0(MemoryRegion, 4);
6690e54f24aSAlex Williamson     quirk->nr_mem = 4;
6700e54f24aSAlex Williamson     bar5 = quirk->data = g_malloc0(sizeof(*bar5) +
6710e54f24aSAlex Williamson                                    (sizeof(VFIOConfigWindowMatch) * 2));
6720e54f24aSAlex Williamson     window = &bar5->window;
673c00d61d8SAlex Williamson 
6740e54f24aSAlex Williamson     window->vdev = vdev;
6750e54f24aSAlex Williamson     window->address_offset = 0x8;
6760e54f24aSAlex Williamson     window->data_offset = 0xc;
6770e54f24aSAlex Williamson     window->nr_matches = 2;
6780e54f24aSAlex Williamson     window->matches[0].match = 0x1800;
6790e54f24aSAlex Williamson     window->matches[0].mask = PCI_CONFIG_SPACE_SIZE - 1;
6800e54f24aSAlex Williamson     window->matches[1].match = 0x88000;
681f5793fd9SAlex Williamson     window->matches[1].mask = vdev->config_size - 1;
6820e54f24aSAlex Williamson     window->bar = nr;
6830e54f24aSAlex Williamson     window->addr_mem = bar5->addr_mem = &quirk->mem[0];
6840e54f24aSAlex Williamson     window->data_mem = bar5->data_mem = &quirk->mem[1];
6850e54f24aSAlex Williamson 
6860e54f24aSAlex Williamson     memory_region_init_io(window->addr_mem, OBJECT(vdev),
6870e54f24aSAlex Williamson                           &vfio_generic_window_address_quirk, window,
6880e54f24aSAlex Williamson                           "vfio-nvidia-bar5-window-address-quirk", 4);
689db0da029SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
6900e54f24aSAlex Williamson                                         window->address_offset,
6910e54f24aSAlex Williamson                                         window->addr_mem, 1);
6920e54f24aSAlex Williamson     memory_region_set_enabled(window->addr_mem, false);
6930e54f24aSAlex Williamson 
6940e54f24aSAlex Williamson     memory_region_init_io(window->data_mem, OBJECT(vdev),
6950e54f24aSAlex Williamson                           &vfio_generic_window_data_quirk, window,
6960e54f24aSAlex Williamson                           "vfio-nvidia-bar5-window-data-quirk", 4);
697db0da029SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
6980e54f24aSAlex Williamson                                         window->data_offset,
6990e54f24aSAlex Williamson                                         window->data_mem, 1);
7000e54f24aSAlex Williamson     memory_region_set_enabled(window->data_mem, false);
7010e54f24aSAlex Williamson 
7020e54f24aSAlex Williamson     memory_region_init_io(&quirk->mem[2], OBJECT(vdev),
7030e54f24aSAlex Williamson                           &vfio_nvidia_bar5_quirk_master, bar5,
7040e54f24aSAlex Williamson                           "vfio-nvidia-bar5-master-quirk", 4);
705db0da029SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
7060e54f24aSAlex Williamson                                         0, &quirk->mem[2], 1);
7070e54f24aSAlex Williamson 
7080e54f24aSAlex Williamson     memory_region_init_io(&quirk->mem[3], OBJECT(vdev),
7090e54f24aSAlex Williamson                           &vfio_nvidia_bar5_quirk_enable, bar5,
7100e54f24aSAlex Williamson                           "vfio-nvidia-bar5-enable-quirk", 4);
711db0da029SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
7120e54f24aSAlex Williamson                                         4, &quirk->mem[3], 1);
713c00d61d8SAlex Williamson 
714c00d61d8SAlex Williamson     QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);
715c00d61d8SAlex Williamson 
7160e54f24aSAlex Williamson     trace_vfio_quirk_nvidia_bar5_probe(vdev->vbasedev.name);
717c00d61d8SAlex Williamson }
718c00d61d8SAlex Williamson 
7190d38fb1cSAlex Williamson /*
7200d38fb1cSAlex Williamson  * Finally, BAR0 itself.  We want to redirect any accesses to either
7210d38fb1cSAlex Williamson  * 0x1800 or 0x88000 through the PCI config space access functions.
7220d38fb1cSAlex Williamson  */
7230d38fb1cSAlex Williamson static void vfio_nvidia_quirk_mirror_write(void *opaque, hwaddr addr,
724c00d61d8SAlex Williamson                                            uint64_t data, unsigned size)
725c00d61d8SAlex Williamson {
7260d38fb1cSAlex Williamson     VFIOConfigMirrorQuirk *mirror = opaque;
7270d38fb1cSAlex Williamson     VFIOPCIDevice *vdev = mirror->vdev;
728c00d61d8SAlex Williamson     PCIDevice *pdev = &vdev->pdev;
729c00d61d8SAlex Williamson 
7300d38fb1cSAlex Williamson     vfio_generic_quirk_mirror_write(opaque, addr, data, size);
731c00d61d8SAlex Williamson 
732c00d61d8SAlex Williamson     /*
733c00d61d8SAlex Williamson      * Nvidia seems to acknowledge MSI interrupts by writing 0xff to the
734c00d61d8SAlex Williamson      * MSI capability ID register.  Both the ID and next register are
735c00d61d8SAlex Williamson      * read-only, so we allow writes covering either of those to real hw.
736c00d61d8SAlex Williamson      */
737c00d61d8SAlex Williamson     if ((pdev->cap_present & QEMU_PCI_CAP_MSI) &&
738c00d61d8SAlex Williamson         vfio_range_contained(addr, size, pdev->msi_cap, PCI_MSI_FLAGS)) {
7390d38fb1cSAlex Williamson         vfio_region_write(&vdev->bars[mirror->bar].region,
7400d38fb1cSAlex Williamson                           addr + mirror->offset, data, size);
7410d38fb1cSAlex Williamson         trace_vfio_quirk_nvidia_bar0_msi_ack(vdev->vbasedev.name);
742c00d61d8SAlex Williamson     }
743c00d61d8SAlex Williamson }
744c00d61d8SAlex Williamson 
7450d38fb1cSAlex Williamson static const MemoryRegionOps vfio_nvidia_mirror_quirk = {
7460d38fb1cSAlex Williamson     .read = vfio_generic_quirk_mirror_read,
7470d38fb1cSAlex Williamson     .write = vfio_nvidia_quirk_mirror_write,
748c00d61d8SAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
749c00d61d8SAlex Williamson };
750c00d61d8SAlex Williamson 
7510d38fb1cSAlex Williamson static void vfio_probe_nvidia_bar0_quirk(VFIOPCIDevice *vdev, int nr)
752c00d61d8SAlex Williamson {
753c00d61d8SAlex Williamson     VFIOQuirk *quirk;
7540d38fb1cSAlex Williamson     VFIOConfigMirrorQuirk *mirror;
755c00d61d8SAlex Williamson 
7560d38fb1cSAlex Williamson     if (!vfio_pci_is(vdev, PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID) ||
7570d38fb1cSAlex Williamson         !vfio_is_vga(vdev) || nr != 0) {
758c00d61d8SAlex Williamson         return;
759c00d61d8SAlex Williamson     }
760c00d61d8SAlex Williamson 
761c00d61d8SAlex Williamson     quirk = g_malloc0(sizeof(*quirk));
7620d38fb1cSAlex Williamson     mirror = quirk->data = g_malloc0(sizeof(*mirror));
763bdd81addSMarkus Armbruster     mirror->mem = quirk->mem = g_new0(MemoryRegion, 1);
7648c4f2348SAlex Williamson     quirk->nr_mem = 1;
7650d38fb1cSAlex Williamson     mirror->vdev = vdev;
7660d38fb1cSAlex Williamson     mirror->offset = 0x88000;
7670d38fb1cSAlex Williamson     mirror->bar = nr;
768c00d61d8SAlex Williamson 
7690d38fb1cSAlex Williamson     memory_region_init_io(mirror->mem, OBJECT(vdev),
7700d38fb1cSAlex Williamson                           &vfio_nvidia_mirror_quirk, mirror,
7710d38fb1cSAlex Williamson                           "vfio-nvidia-bar0-88000-mirror-quirk",
772f5793fd9SAlex Williamson                           vdev->config_size);
773db0da029SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
7740d38fb1cSAlex Williamson                                         mirror->offset, mirror->mem, 1);
775c00d61d8SAlex Williamson 
776c00d61d8SAlex Williamson     QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);
777c00d61d8SAlex Williamson 
7780d38fb1cSAlex Williamson     /* The 0x1800 offset mirror only seems to get used by legacy VGA */
7794d3fc4fdSAlex Williamson     if (vdev->vga) {
780c00d61d8SAlex Williamson         quirk = g_malloc0(sizeof(*quirk));
7810d38fb1cSAlex Williamson         mirror = quirk->data = g_malloc0(sizeof(*mirror));
782bdd81addSMarkus Armbruster         mirror->mem = quirk->mem = g_new0(MemoryRegion, 1);
7838c4f2348SAlex Williamson         quirk->nr_mem = 1;
7840d38fb1cSAlex Williamson         mirror->vdev = vdev;
7850d38fb1cSAlex Williamson         mirror->offset = 0x1800;
7860d38fb1cSAlex Williamson         mirror->bar = nr;
787c00d61d8SAlex Williamson 
7880d38fb1cSAlex Williamson         memory_region_init_io(mirror->mem, OBJECT(vdev),
7890d38fb1cSAlex Williamson                               &vfio_nvidia_mirror_quirk, mirror,
7900d38fb1cSAlex Williamson                               "vfio-nvidia-bar0-1800-mirror-quirk",
7910d38fb1cSAlex Williamson                               PCI_CONFIG_SPACE_SIZE);
792db0da029SAlex Williamson         memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
7930d38fb1cSAlex Williamson                                             mirror->offset, mirror->mem, 1);
794c00d61d8SAlex Williamson 
795c00d61d8SAlex Williamson         QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);
7960d38fb1cSAlex Williamson     }
797c00d61d8SAlex Williamson 
7980d38fb1cSAlex Williamson     trace_vfio_quirk_nvidia_bar0_probe(vdev->vbasedev.name);
799c00d61d8SAlex Williamson }
800c00d61d8SAlex Williamson 
801c00d61d8SAlex Williamson /*
802c00d61d8SAlex Williamson  * TODO - Some Nvidia devices provide config access to their companion HDA
803c00d61d8SAlex Williamson  * device and even to their parent bridge via these config space mirrors.
804c00d61d8SAlex Williamson  * Add quirks for those regions.
805c00d61d8SAlex Williamson  */
806c00d61d8SAlex Williamson 
807c00d61d8SAlex Williamson #define PCI_VENDOR_ID_REALTEK 0x10ec
808c00d61d8SAlex Williamson 
809c00d61d8SAlex Williamson /*
810c00d61d8SAlex Williamson  * RTL8168 devices have a backdoor that can access the MSI-X table.  At BAR2
811c00d61d8SAlex Williamson  * offset 0x70 there is a dword data register, offset 0x74 is a dword address
812c00d61d8SAlex Williamson  * register.  According to the Linux r8169 driver, the MSI-X table is addressed
813c00d61d8SAlex Williamson  * when the "type" portion of the address register is set to 0x1.  This appears
814c00d61d8SAlex Williamson  * to be bits 16:30.  Bit 31 is both a write indicator and some sort of
815c00d61d8SAlex Williamson  * "address latched" indicator.  Bits 12:15 are a mask field, which we can
816c00d61d8SAlex Williamson  * ignore because the MSI-X table should always be accessed as a dword (full
817c00d61d8SAlex Williamson  * mask).  Bits 0:11 is offset within the type.
818c00d61d8SAlex Williamson  *
819c00d61d8SAlex Williamson  * Example trace:
820c00d61d8SAlex Williamson  *
821c00d61d8SAlex Williamson  * Read from MSI-X table offset 0
822c00d61d8SAlex Williamson  * vfio: vfio_bar_write(0000:05:00.0:BAR2+0x74, 0x1f000, 4) // store read addr
823c00d61d8SAlex Williamson  * vfio: vfio_bar_read(0000:05:00.0:BAR2+0x74, 4) = 0x8001f000 // latch
824c00d61d8SAlex Williamson  * vfio: vfio_bar_read(0000:05:00.0:BAR2+0x70, 4) = 0xfee00398 // read data
825c00d61d8SAlex Williamson  *
826c00d61d8SAlex Williamson  * Write 0xfee00000 to MSI-X table offset 0
827c00d61d8SAlex Williamson  * vfio: vfio_bar_write(0000:05:00.0:BAR2+0x70, 0xfee00000, 4) // write data
828c00d61d8SAlex Williamson  * vfio: vfio_bar_write(0000:05:00.0:BAR2+0x74, 0x8001f000, 4) // do write
829c00d61d8SAlex Williamson  * vfio: vfio_bar_read(0000:05:00.0:BAR2+0x74, 4) = 0x1f000 // complete
830c00d61d8SAlex Williamson  */
831954258a5SAlex Williamson typedef struct VFIOrtl8168Quirk {
832954258a5SAlex Williamson     VFIOPCIDevice *vdev;
833954258a5SAlex Williamson     uint32_t addr;
834954258a5SAlex Williamson     uint32_t data;
835954258a5SAlex Williamson     bool enabled;
836954258a5SAlex Williamson } VFIOrtl8168Quirk;
837954258a5SAlex Williamson 
838954258a5SAlex Williamson static uint64_t vfio_rtl8168_quirk_address_read(void *opaque,
839c00d61d8SAlex Williamson                                                 hwaddr addr, unsigned size)
840c00d61d8SAlex Williamson {
841954258a5SAlex Williamson     VFIOrtl8168Quirk *rtl = opaque;
842954258a5SAlex Williamson     VFIOPCIDevice *vdev = rtl->vdev;
843954258a5SAlex Williamson     uint64_t data = vfio_region_read(&vdev->bars[2].region, addr + 0x74, size);
844c00d61d8SAlex Williamson 
845954258a5SAlex Williamson     if (rtl->enabled) {
846954258a5SAlex Williamson         data = rtl->addr ^ 0x80000000U; /* latch/complete */
847954258a5SAlex Williamson         trace_vfio_quirk_rtl8168_fake_latch(vdev->vbasedev.name, data);
848c00d61d8SAlex Williamson     }
849c00d61d8SAlex Williamson 
850954258a5SAlex Williamson     return data;
851c00d61d8SAlex Williamson }
852c00d61d8SAlex Williamson 
853954258a5SAlex Williamson static void vfio_rtl8168_quirk_address_write(void *opaque, hwaddr addr,
854c00d61d8SAlex Williamson                                              uint64_t data, unsigned size)
855c00d61d8SAlex Williamson {
856954258a5SAlex Williamson     VFIOrtl8168Quirk *rtl = opaque;
857954258a5SAlex Williamson     VFIOPCIDevice *vdev = rtl->vdev;
858c00d61d8SAlex Williamson 
859954258a5SAlex Williamson     rtl->enabled = false;
860954258a5SAlex Williamson 
861c00d61d8SAlex Williamson     if ((data & 0x7fff0000) == 0x10000) { /* MSI-X table */
862954258a5SAlex Williamson         rtl->enabled = true;
863954258a5SAlex Williamson         rtl->addr = (uint32_t)data;
864c00d61d8SAlex Williamson 
865c00d61d8SAlex Williamson         if (data & 0x80000000U) { /* Do write */
866c00d61d8SAlex Williamson             if (vdev->pdev.cap_present & QEMU_PCI_CAP_MSIX) {
867c00d61d8SAlex Williamson                 hwaddr offset = data & 0xfff;
868954258a5SAlex Williamson                 uint64_t val = rtl->data;
869c00d61d8SAlex Williamson 
870954258a5SAlex Williamson                 trace_vfio_quirk_rtl8168_msix_write(vdev->vbasedev.name,
871c00d61d8SAlex Williamson                                                     (uint16_t)offset, val);
872c00d61d8SAlex Williamson 
873c00d61d8SAlex Williamson                 /* Write to the proper guest MSI-X table instead */
874c00d61d8SAlex Williamson                 memory_region_dispatch_write(&vdev->pdev.msix_table_mmio,
875c00d61d8SAlex Williamson                                              offset, val, size,
876c00d61d8SAlex Williamson                                              MEMTXATTRS_UNSPECIFIED);
877c00d61d8SAlex Williamson             }
878c00d61d8SAlex Williamson             return; /* Do not write guest MSI-X data to hardware */
879c00d61d8SAlex Williamson         }
880c00d61d8SAlex Williamson     }
881c00d61d8SAlex Williamson 
882954258a5SAlex Williamson     vfio_region_write(&vdev->bars[2].region, addr + 0x74, data, size);
883c00d61d8SAlex Williamson }
884c00d61d8SAlex Williamson 
885954258a5SAlex Williamson static const MemoryRegionOps vfio_rtl_address_quirk = {
886954258a5SAlex Williamson     .read = vfio_rtl8168_quirk_address_read,
887954258a5SAlex Williamson     .write = vfio_rtl8168_quirk_address_write,
888c00d61d8SAlex Williamson     .valid = {
889c00d61d8SAlex Williamson         .min_access_size = 4,
890c00d61d8SAlex Williamson         .max_access_size = 4,
891c00d61d8SAlex Williamson         .unaligned = false,
892c00d61d8SAlex Williamson     },
893c00d61d8SAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
894c00d61d8SAlex Williamson };
895c00d61d8SAlex Williamson 
896954258a5SAlex Williamson static uint64_t vfio_rtl8168_quirk_data_read(void *opaque,
897954258a5SAlex Williamson                                              hwaddr addr, unsigned size)
898c00d61d8SAlex Williamson {
899954258a5SAlex Williamson     VFIOrtl8168Quirk *rtl = opaque;
900954258a5SAlex Williamson     VFIOPCIDevice *vdev = rtl->vdev;
901954258a5SAlex Williamson     uint64_t data = vfio_region_read(&vdev->bars[2].region, addr + 0x74, size);
902c00d61d8SAlex Williamson 
903954258a5SAlex Williamson     if (rtl->enabled && (vdev->pdev.cap_present & QEMU_PCI_CAP_MSIX)) {
904954258a5SAlex Williamson         hwaddr offset = rtl->addr & 0xfff;
905954258a5SAlex Williamson         memory_region_dispatch_read(&vdev->pdev.msix_table_mmio, offset,
906954258a5SAlex Williamson                                     &data, size, MEMTXATTRS_UNSPECIFIED);
907954258a5SAlex Williamson         trace_vfio_quirk_rtl8168_msix_read(vdev->vbasedev.name, offset, data);
908954258a5SAlex Williamson     }
909954258a5SAlex Williamson 
910954258a5SAlex Williamson     return data;
911954258a5SAlex Williamson }
912954258a5SAlex Williamson 
913954258a5SAlex Williamson static void vfio_rtl8168_quirk_data_write(void *opaque, hwaddr addr,
914954258a5SAlex Williamson                                           uint64_t data, unsigned size)
915954258a5SAlex Williamson {
916954258a5SAlex Williamson     VFIOrtl8168Quirk *rtl = opaque;
917954258a5SAlex Williamson     VFIOPCIDevice *vdev = rtl->vdev;
918954258a5SAlex Williamson 
919954258a5SAlex Williamson     rtl->data = (uint32_t)data;
920954258a5SAlex Williamson 
921954258a5SAlex Williamson     vfio_region_write(&vdev->bars[2].region, addr + 0x70, data, size);
922954258a5SAlex Williamson }
923954258a5SAlex Williamson 
924954258a5SAlex Williamson static const MemoryRegionOps vfio_rtl_data_quirk = {
925954258a5SAlex Williamson     .read = vfio_rtl8168_quirk_data_read,
926954258a5SAlex Williamson     .write = vfio_rtl8168_quirk_data_write,
927954258a5SAlex Williamson     .valid = {
928954258a5SAlex Williamson         .min_access_size = 4,
929954258a5SAlex Williamson         .max_access_size = 4,
930954258a5SAlex Williamson         .unaligned = false,
931954258a5SAlex Williamson     },
932954258a5SAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
933954258a5SAlex Williamson };
934954258a5SAlex Williamson 
935954258a5SAlex Williamson static void vfio_probe_rtl8168_bar2_quirk(VFIOPCIDevice *vdev, int nr)
936954258a5SAlex Williamson {
937954258a5SAlex Williamson     VFIOQuirk *quirk;
938954258a5SAlex Williamson     VFIOrtl8168Quirk *rtl;
939954258a5SAlex Williamson 
940954258a5SAlex Williamson     if (!vfio_pci_is(vdev, PCI_VENDOR_ID_REALTEK, 0x8168) || nr != 2) {
941c00d61d8SAlex Williamson         return;
942c00d61d8SAlex Williamson     }
943c00d61d8SAlex Williamson 
944c00d61d8SAlex Williamson     quirk = g_malloc0(sizeof(*quirk));
945bdd81addSMarkus Armbruster     quirk->mem = g_new0(MemoryRegion, 2);
946954258a5SAlex Williamson     quirk->nr_mem = 2;
947954258a5SAlex Williamson     quirk->data = rtl = g_malloc0(sizeof(*rtl));
948954258a5SAlex Williamson     rtl->vdev = vdev;
949c00d61d8SAlex Williamson 
950954258a5SAlex Williamson     memory_region_init_io(&quirk->mem[0], OBJECT(vdev),
951954258a5SAlex Williamson                           &vfio_rtl_address_quirk, rtl,
952954258a5SAlex Williamson                           "vfio-rtl8168-window-address-quirk", 4);
953db0da029SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
954954258a5SAlex Williamson                                         0x74, &quirk->mem[0], 1);
955954258a5SAlex Williamson 
956954258a5SAlex Williamson     memory_region_init_io(&quirk->mem[1], OBJECT(vdev),
957954258a5SAlex Williamson                           &vfio_rtl_data_quirk, rtl,
958954258a5SAlex Williamson                           "vfio-rtl8168-window-data-quirk", 4);
959db0da029SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
960954258a5SAlex Williamson                                         0x70, &quirk->mem[1], 1);
961c00d61d8SAlex Williamson 
962c00d61d8SAlex Williamson     QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);
963c00d61d8SAlex Williamson 
964954258a5SAlex Williamson     trace_vfio_quirk_rtl8168_probe(vdev->vbasedev.name);
965c00d61d8SAlex Williamson }
966c00d61d8SAlex Williamson 
967c00d61d8SAlex Williamson /*
968c4c45e94SAlex Williamson  * Intel IGD support
969c4c45e94SAlex Williamson  *
970c4c45e94SAlex Williamson  * Obviously IGD is not a discrete device, this is evidenced not only by it
971c4c45e94SAlex Williamson  * being integrated into the CPU, but by the various chipset and BIOS
972c4c45e94SAlex Williamson  * dependencies that it brings along with it.  Intel is trying to move away
973c4c45e94SAlex Williamson  * from this and Broadwell and newer devices can run in what Intel calls
974c4c45e94SAlex Williamson  * "Universal Pass-Through" mode, or UPT.  Theoretically in UPT mode, nothing
975c4c45e94SAlex Williamson  * more is required beyond assigning the IGD device to a VM.  There are
976c4c45e94SAlex Williamson  * however support limitations to this mode.  It only supports IGD as a
977c4c45e94SAlex Williamson  * secondary graphics device in the VM and it doesn't officially support any
978c4c45e94SAlex Williamson  * physical outputs.
979c4c45e94SAlex Williamson  *
980c4c45e94SAlex Williamson  * The code here attempts to enable what we'll call legacy mode assignment,
981c4c45e94SAlex Williamson  * IGD retains most of the capabilities we expect for it to have on bare
982c4c45e94SAlex Williamson  * metal.  To enable this mode, the IGD device must be assigned to the VM
983c4c45e94SAlex Williamson  * at PCI address 00:02.0, it must have a ROM, it very likely needs VGA
984c4c45e94SAlex Williamson  * support, we must have VM BIOS support for reserving and populating some
985c4c45e94SAlex Williamson  * of the required tables, and we need to tweak the chipset with revisions
986c4c45e94SAlex Williamson  * and IDs and an LPC/ISA bridge device.  The intention is to make all of
987c4c45e94SAlex Williamson  * this happen automatically by installing the device at the correct VM PCI
988c4c45e94SAlex Williamson  * bus address.  If any of the conditions are not met, we cross our fingers
989c4c45e94SAlex Williamson  * and hope the user knows better.
990c4c45e94SAlex Williamson  *
991c4c45e94SAlex Williamson  * NB - It is possible to enable physical outputs in UPT mode by supplying
992c4c45e94SAlex Williamson  * an OpRegion table.  We don't do this by default because the guest driver
993c4c45e94SAlex Williamson  * behaves differently if an OpRegion is provided and no monitor is attached
994c4c45e94SAlex Williamson  * vs no OpRegion and a monitor being attached or not.  Effectively, if a
995c4c45e94SAlex Williamson  * headless setup is desired, the OpRegion gets in the way of that.
996c4c45e94SAlex Williamson  */
997c4c45e94SAlex Williamson 
998c4c45e94SAlex Williamson /*
999c4c45e94SAlex Williamson  * This presumes the device is already known to be an Intel VGA device, so we
1000c4c45e94SAlex Williamson  * take liberties in which device ID bits match which generation.  This should
1001c4c45e94SAlex Williamson  * not be taken as an indication that all the devices are supported, or even
1002c4c45e94SAlex Williamson  * supportable, some of them don't even support VT-d.
1003c4c45e94SAlex Williamson  * See linux:include/drm/i915_pciids.h for IDs.
1004c4c45e94SAlex Williamson  */
1005c4c45e94SAlex Williamson static int igd_gen(VFIOPCIDevice *vdev)
1006c4c45e94SAlex Williamson {
1007c4c45e94SAlex Williamson     if ((vdev->device_id & 0xfff) == 0xa84) {
1008c4c45e94SAlex Williamson         return 8; /* Broxton */
1009c4c45e94SAlex Williamson     }
1010c4c45e94SAlex Williamson 
1011c4c45e94SAlex Williamson     switch (vdev->device_id & 0xff00) {
1012c4c45e94SAlex Williamson     /* Old, untested, unavailable, unknown */
1013c4c45e94SAlex Williamson     case 0x0000:
1014c4c45e94SAlex Williamson     case 0x2500:
1015c4c45e94SAlex Williamson     case 0x2700:
1016c4c45e94SAlex Williamson     case 0x2900:
1017c4c45e94SAlex Williamson     case 0x2a00:
1018c4c45e94SAlex Williamson     case 0x2e00:
1019c4c45e94SAlex Williamson     case 0x3500:
1020c4c45e94SAlex Williamson     case 0xa000:
1021c4c45e94SAlex Williamson         return -1;
1022c4c45e94SAlex Williamson     /* SandyBridge, IvyBridge, ValleyView, Haswell */
1023c4c45e94SAlex Williamson     case 0x0100:
1024c4c45e94SAlex Williamson     case 0x0400:
1025c4c45e94SAlex Williamson     case 0x0a00:
1026c4c45e94SAlex Williamson     case 0x0c00:
1027c4c45e94SAlex Williamson     case 0x0d00:
1028c4c45e94SAlex Williamson     case 0x0f00:
1029c4c45e94SAlex Williamson         return 6;
1030c4c45e94SAlex Williamson     /* BroadWell, CherryView, SkyLake, KabyLake */
1031c4c45e94SAlex Williamson     case 0x1600:
1032c4c45e94SAlex Williamson     case 0x1900:
1033c4c45e94SAlex Williamson     case 0x2200:
1034c4c45e94SAlex Williamson     case 0x5900:
1035c4c45e94SAlex Williamson         return 8;
1036c4c45e94SAlex Williamson     }
1037c4c45e94SAlex Williamson 
1038c4c45e94SAlex Williamson     return 8; /* Assume newer is compatible */
1039c4c45e94SAlex Williamson }
1040c4c45e94SAlex Williamson 
1041c4c45e94SAlex Williamson typedef struct VFIOIGDQuirk {
1042c4c45e94SAlex Williamson     struct VFIOPCIDevice *vdev;
1043c4c45e94SAlex Williamson     uint32_t index;
1044c4c45e94SAlex Williamson } VFIOIGDQuirk;
1045c4c45e94SAlex Williamson 
1046c4c45e94SAlex Williamson #define IGD_GMCH 0x50 /* Graphics Control Register */
1047c4c45e94SAlex Williamson #define IGD_BDSM 0x5c /* Base Data of Stolen Memory */
1048c4c45e94SAlex Williamson #define IGD_ASLS 0xfc /* ASL Storage Register */
1049c4c45e94SAlex Williamson 
1050c4c45e94SAlex Williamson /*
1051c4c45e94SAlex Williamson  * The OpRegion includes the Video BIOS Table, which seems important for
1052c4c45e94SAlex Williamson  * telling the driver what sort of outputs it has.  Without this, the device
1053c4c45e94SAlex Williamson  * may work in the guest, but we may not get output.  This also requires BIOS
1054c4c45e94SAlex Williamson  * support to reserve and populate a section of guest memory sufficient for
1055c4c45e94SAlex Williamson  * the table and to write the base address of that memory to the ASLS register
1056c4c45e94SAlex Williamson  * of the IGD device.
1057c4c45e94SAlex Williamson  */
10586ced0bbaSAlex Williamson int vfio_pci_igd_opregion_init(VFIOPCIDevice *vdev,
1059c4c45e94SAlex Williamson                                struct vfio_region_info *info)
1060c4c45e94SAlex Williamson {
1061c4c45e94SAlex Williamson     int ret;
1062c4c45e94SAlex Williamson 
1063c4c45e94SAlex Williamson     vdev->igd_opregion = g_malloc0(info->size);
1064c4c45e94SAlex Williamson     ret = pread(vdev->vbasedev.fd, vdev->igd_opregion,
1065c4c45e94SAlex Williamson                 info->size, info->offset);
1066c4c45e94SAlex Williamson     if (ret != info->size) {
1067c4c45e94SAlex Williamson         error_report("vfio: Error reading IGD OpRegion");
1068c4c45e94SAlex Williamson         g_free(vdev->igd_opregion);
1069c4c45e94SAlex Williamson         vdev->igd_opregion = NULL;
1070c4c45e94SAlex Williamson         return -EINVAL;
1071c4c45e94SAlex Williamson     }
1072c4c45e94SAlex Williamson 
1073c4c45e94SAlex Williamson     /*
1074c4c45e94SAlex Williamson      * Provide fw_cfg with a copy of the OpRegion which the VM firmware is to
1075c4c45e94SAlex Williamson      * allocate 32bit reserved memory for, copy these contents into, and write
1076c4c45e94SAlex Williamson      * the reserved memory base address to the device ASLS register at 0xFC.
1077c4c45e94SAlex Williamson      * Alignment of this reserved region seems flexible, but using a 4k page
1078c4c45e94SAlex Williamson      * alignment seems to work well.  This interface assumes a single IGD
1079c4c45e94SAlex Williamson      * device, which may be at VM address 00:02.0 in legacy mode or another
1080c4c45e94SAlex Williamson      * address in UPT mode.
1081c4c45e94SAlex Williamson      *
1082c4c45e94SAlex Williamson      * NB, there may be future use cases discovered where the VM should have
1083c4c45e94SAlex Williamson      * direct interaction with the host OpRegion, in which case the write to
1084c4c45e94SAlex Williamson      * the ASLS register would trigger MemoryRegion setup to enable that.
1085c4c45e94SAlex Williamson      */
1086c4c45e94SAlex Williamson     fw_cfg_add_file(fw_cfg_find(), "etc/igd-opregion",
1087c4c45e94SAlex Williamson                     vdev->igd_opregion, info->size);
1088c4c45e94SAlex Williamson 
1089c4c45e94SAlex Williamson     trace_vfio_pci_igd_opregion_enabled(vdev->vbasedev.name);
1090c4c45e94SAlex Williamson 
1091c4c45e94SAlex Williamson     pci_set_long(vdev->pdev.config + IGD_ASLS, 0);
1092c4c45e94SAlex Williamson     pci_set_long(vdev->pdev.wmask + IGD_ASLS, ~0);
1093c4c45e94SAlex Williamson     pci_set_long(vdev->emulated_config_bits + IGD_ASLS, ~0);
1094c4c45e94SAlex Williamson 
1095c4c45e94SAlex Williamson     return 0;
1096c4c45e94SAlex Williamson }
1097c4c45e94SAlex Williamson 
1098c4c45e94SAlex Williamson /*
1099c4c45e94SAlex Williamson  * The rather short list of registers that we copy from the host devices.
1100c4c45e94SAlex Williamson  * The LPC/ISA bridge values are definitely needed to support the vBIOS, the
1101c4c45e94SAlex Williamson  * host bridge values may or may not be needed depending on the guest OS.
1102c4c45e94SAlex Williamson  * Since we're only munging revision and subsystem values on the host bridge,
1103c4c45e94SAlex Williamson  * we don't require our own device.  The LPC/ISA bridge needs to be our very
1104c4c45e94SAlex Williamson  * own though.
1105c4c45e94SAlex Williamson  */
1106c4c45e94SAlex Williamson typedef struct {
1107c4c45e94SAlex Williamson     uint8_t offset;
1108c4c45e94SAlex Williamson     uint8_t len;
1109c4c45e94SAlex Williamson } IGDHostInfo;
1110c4c45e94SAlex Williamson 
1111c4c45e94SAlex Williamson static const IGDHostInfo igd_host_bridge_infos[] = {
1112c4c45e94SAlex Williamson     {PCI_REVISION_ID,         2},
1113c4c45e94SAlex Williamson     {PCI_SUBSYSTEM_VENDOR_ID, 2},
1114c4c45e94SAlex Williamson     {PCI_SUBSYSTEM_ID,        2},
1115c4c45e94SAlex Williamson };
1116c4c45e94SAlex Williamson 
1117c4c45e94SAlex Williamson static const IGDHostInfo igd_lpc_bridge_infos[] = {
1118c4c45e94SAlex Williamson     {PCI_VENDOR_ID,           2},
1119c4c45e94SAlex Williamson     {PCI_DEVICE_ID,           2},
1120c4c45e94SAlex Williamson     {PCI_REVISION_ID,         2},
1121c4c45e94SAlex Williamson     {PCI_SUBSYSTEM_VENDOR_ID, 2},
1122c4c45e94SAlex Williamson     {PCI_SUBSYSTEM_ID,        2},
1123c4c45e94SAlex Williamson };
1124c4c45e94SAlex Williamson 
1125c4c45e94SAlex Williamson static int vfio_pci_igd_copy(VFIOPCIDevice *vdev, PCIDevice *pdev,
1126c4c45e94SAlex Williamson                              struct vfio_region_info *info,
1127c4c45e94SAlex Williamson                              const IGDHostInfo *list, int len)
1128c4c45e94SAlex Williamson {
1129c4c45e94SAlex Williamson     int i, ret;
1130c4c45e94SAlex Williamson 
1131c4c45e94SAlex Williamson     for (i = 0; i < len; i++) {
1132c4c45e94SAlex Williamson         ret = pread(vdev->vbasedev.fd, pdev->config + list[i].offset,
1133c4c45e94SAlex Williamson                     list[i].len, info->offset + list[i].offset);
1134c4c45e94SAlex Williamson         if (ret != list[i].len) {
1135c4c45e94SAlex Williamson             error_report("IGD copy failed: %m");
1136c4c45e94SAlex Williamson             return -errno;
1137c4c45e94SAlex Williamson         }
1138c4c45e94SAlex Williamson     }
1139c4c45e94SAlex Williamson 
1140c4c45e94SAlex Williamson     return 0;
1141c4c45e94SAlex Williamson }
1142c4c45e94SAlex Williamson 
1143c4c45e94SAlex Williamson /*
1144c4c45e94SAlex Williamson  * Stuff a few values into the host bridge.
1145c4c45e94SAlex Williamson  */
1146c4c45e94SAlex Williamson static int vfio_pci_igd_host_init(VFIOPCIDevice *vdev,
1147c4c45e94SAlex Williamson                                   struct vfio_region_info *info)
1148c4c45e94SAlex Williamson {
1149c4c45e94SAlex Williamson     PCIBus *bus;
1150c4c45e94SAlex Williamson     PCIDevice *host_bridge;
1151c4c45e94SAlex Williamson     int ret;
1152c4c45e94SAlex Williamson 
1153c4c45e94SAlex Williamson     bus = pci_device_root_bus(&vdev->pdev);
1154c4c45e94SAlex Williamson     host_bridge = pci_find_device(bus, 0, PCI_DEVFN(0, 0));
1155c4c45e94SAlex Williamson 
1156c4c45e94SAlex Williamson     if (!host_bridge) {
1157c4c45e94SAlex Williamson         error_report("Can't find host bridge");
1158c4c45e94SAlex Williamson         return -ENODEV;
1159c4c45e94SAlex Williamson     }
1160c4c45e94SAlex Williamson 
1161c4c45e94SAlex Williamson     ret = vfio_pci_igd_copy(vdev, host_bridge, info, igd_host_bridge_infos,
1162c4c45e94SAlex Williamson                             ARRAY_SIZE(igd_host_bridge_infos));
1163c4c45e94SAlex Williamson     if (!ret) {
1164c4c45e94SAlex Williamson         trace_vfio_pci_igd_host_bridge_enabled(vdev->vbasedev.name);
1165c4c45e94SAlex Williamson     }
1166c4c45e94SAlex Williamson 
1167c4c45e94SAlex Williamson     return ret;
1168c4c45e94SAlex Williamson }
1169c4c45e94SAlex Williamson 
1170c4c45e94SAlex Williamson /*
1171c4c45e94SAlex Williamson  * IGD LPC/ISA bridge support code.  The vBIOS needs this, but we can't write
1172c4c45e94SAlex Williamson  * arbitrary values into just any bridge, so we must create our own.  We try
1173c4c45e94SAlex Williamson  * to handle if the user has created it for us, which they might want to do
1174c4c45e94SAlex Williamson  * to enable multifuction so we don't occupy the whole PCI slot.
1175c4c45e94SAlex Williamson  */
1176c4c45e94SAlex Williamson static void vfio_pci_igd_lpc_bridge_realize(PCIDevice *pdev, Error **errp)
1177c4c45e94SAlex Williamson {
1178c4c45e94SAlex Williamson     if (pdev->devfn != PCI_DEVFN(0x1f, 0)) {
1179c4c45e94SAlex Williamson         error_setg(errp, "VFIO dummy ISA/LPC bridge must have address 1f.0");
1180c4c45e94SAlex Williamson     }
1181c4c45e94SAlex Williamson }
1182c4c45e94SAlex Williamson 
1183c4c45e94SAlex Williamson static void vfio_pci_igd_lpc_bridge_class_init(ObjectClass *klass, void *data)
1184c4c45e94SAlex Williamson {
1185c4c45e94SAlex Williamson     DeviceClass *dc = DEVICE_CLASS(klass);
1186c4c45e94SAlex Williamson     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1187c4c45e94SAlex Williamson 
1188c4c45e94SAlex Williamson     dc->desc = "VFIO dummy ISA/LPC bridge for IGD assignment";
1189c4c45e94SAlex Williamson     dc->hotpluggable = false;
1190c4c45e94SAlex Williamson     k->realize = vfio_pci_igd_lpc_bridge_realize;
1191c4c45e94SAlex Williamson     k->class_id = PCI_CLASS_BRIDGE_ISA;
1192c4c45e94SAlex Williamson }
1193c4c45e94SAlex Williamson 
1194c4c45e94SAlex Williamson static TypeInfo vfio_pci_igd_lpc_bridge_info = {
1195c4c45e94SAlex Williamson     .name = "vfio-pci-igd-lpc-bridge",
1196c4c45e94SAlex Williamson     .parent = TYPE_PCI_DEVICE,
1197c4c45e94SAlex Williamson     .class_init = vfio_pci_igd_lpc_bridge_class_init,
1198c4c45e94SAlex Williamson };
1199c4c45e94SAlex Williamson 
1200c4c45e94SAlex Williamson static void vfio_pci_igd_register_types(void)
1201c4c45e94SAlex Williamson {
1202c4c45e94SAlex Williamson     type_register_static(&vfio_pci_igd_lpc_bridge_info);
1203c4c45e94SAlex Williamson }
1204c4c45e94SAlex Williamson 
1205c4c45e94SAlex Williamson type_init(vfio_pci_igd_register_types)
1206c4c45e94SAlex Williamson 
1207c4c45e94SAlex Williamson static int vfio_pci_igd_lpc_init(VFIOPCIDevice *vdev,
1208c4c45e94SAlex Williamson                                  struct vfio_region_info *info)
1209c4c45e94SAlex Williamson {
1210c4c45e94SAlex Williamson     PCIDevice *lpc_bridge;
1211c4c45e94SAlex Williamson     int ret;
1212c4c45e94SAlex Williamson 
1213c4c45e94SAlex Williamson     lpc_bridge = pci_find_device(pci_device_root_bus(&vdev->pdev),
1214c4c45e94SAlex Williamson                                  0, PCI_DEVFN(0x1f, 0));
1215c4c45e94SAlex Williamson     if (!lpc_bridge) {
1216c4c45e94SAlex Williamson         lpc_bridge = pci_create_simple(pci_device_root_bus(&vdev->pdev),
1217c4c45e94SAlex Williamson                                  PCI_DEVFN(0x1f, 0), "vfio-pci-igd-lpc-bridge");
1218c4c45e94SAlex Williamson     }
1219c4c45e94SAlex Williamson 
1220c4c45e94SAlex Williamson     ret = vfio_pci_igd_copy(vdev, lpc_bridge, info, igd_lpc_bridge_infos,
1221c4c45e94SAlex Williamson                             ARRAY_SIZE(igd_lpc_bridge_infos));
1222c4c45e94SAlex Williamson     if (!ret) {
1223c4c45e94SAlex Williamson         trace_vfio_pci_igd_lpc_bridge_enabled(vdev->vbasedev.name);
1224c4c45e94SAlex Williamson     }
1225c4c45e94SAlex Williamson 
1226c4c45e94SAlex Williamson     return ret;
1227c4c45e94SAlex Williamson }
1228c4c45e94SAlex Williamson 
1229c4c45e94SAlex Williamson /*
1230c4c45e94SAlex Williamson  * IGD Gen8 and newer support up to 8MB for the GTT and use a 64bit PTE
1231c4c45e94SAlex Williamson  * entry, older IGDs use 2MB and 32bit.  Each PTE maps a 4k page.  Therefore
1232c4c45e94SAlex Williamson  * we either have 2M/4k * 4 = 2k or 8M/4k * 8 = 16k as the maximum iobar index
1233c4c45e94SAlex Williamson  * for programming the GTT.
1234c4c45e94SAlex Williamson  *
1235c4c45e94SAlex Williamson  * See linux:include/drm/i915_drm.h for shift and mask values.
1236c4c45e94SAlex Williamson  */
1237c4c45e94SAlex Williamson static int vfio_igd_gtt_max(VFIOPCIDevice *vdev)
1238c4c45e94SAlex Williamson {
1239c4c45e94SAlex Williamson     uint32_t gmch = vfio_pci_read_config(&vdev->pdev, IGD_GMCH, sizeof(gmch));
1240c4c45e94SAlex Williamson     int ggms, gen = igd_gen(vdev);
1241c4c45e94SAlex Williamson 
1242c4c45e94SAlex Williamson     gmch = vfio_pci_read_config(&vdev->pdev, IGD_GMCH, sizeof(gmch));
1243c4c45e94SAlex Williamson     ggms = (gmch >> (gen < 8 ? 8 : 6)) & 0x3;
1244c4c45e94SAlex Williamson     if (gen > 6) {
1245c4c45e94SAlex Williamson         ggms = 1 << ggms;
1246c4c45e94SAlex Williamson     }
1247c4c45e94SAlex Williamson 
1248c4c45e94SAlex Williamson     ggms *= 1024 * 1024;
1249c4c45e94SAlex Williamson 
1250c4c45e94SAlex Williamson     return (ggms / (4 * 1024)) * (gen < 8 ? 4 : 8);
1251c4c45e94SAlex Williamson }
1252c4c45e94SAlex Williamson 
1253c4c45e94SAlex Williamson /*
1254c4c45e94SAlex Williamson  * The IGD ROM will make use of stolen memory (GGMS) for support of VESA modes.
1255c4c45e94SAlex Williamson  * Somehow the host stolen memory range is used for this, but how the ROM gets
1256c4c45e94SAlex Williamson  * it is a mystery, perhaps it's hardcoded into the ROM.  Thankfully though, it
1257c4c45e94SAlex Williamson  * reprograms the GTT through the IOBAR where we can trap it and transpose the
1258c4c45e94SAlex Williamson  * programming to the VM allocated buffer.  That buffer gets reserved by the VM
1259c4c45e94SAlex Williamson  * firmware via the fw_cfg entry added below.  Here we're just monitoring the
1260c4c45e94SAlex Williamson  * IOBAR address and data registers to detect a write sequence targeting the
1261c4c45e94SAlex Williamson  * GTTADR.  This code is developed by observed behavior and doesn't have a
1262c4c45e94SAlex Williamson  * direct spec reference, unfortunately.
1263c4c45e94SAlex Williamson  */
1264c4c45e94SAlex Williamson static uint64_t vfio_igd_quirk_data_read(void *opaque,
1265c4c45e94SAlex Williamson                                          hwaddr addr, unsigned size)
1266c4c45e94SAlex Williamson {
1267c4c45e94SAlex Williamson     VFIOIGDQuirk *igd = opaque;
1268c4c45e94SAlex Williamson     VFIOPCIDevice *vdev = igd->vdev;
1269c4c45e94SAlex Williamson 
1270c4c45e94SAlex Williamson     igd->index = ~0;
1271c4c45e94SAlex Williamson 
1272c4c45e94SAlex Williamson     return vfio_region_read(&vdev->bars[4].region, addr + 4, size);
1273c4c45e94SAlex Williamson }
1274c4c45e94SAlex Williamson 
1275c4c45e94SAlex Williamson static void vfio_igd_quirk_data_write(void *opaque, hwaddr addr,
1276c4c45e94SAlex Williamson                                       uint64_t data, unsigned size)
1277c4c45e94SAlex Williamson {
1278c4c45e94SAlex Williamson     VFIOIGDQuirk *igd = opaque;
1279c4c45e94SAlex Williamson     VFIOPCIDevice *vdev = igd->vdev;
1280c4c45e94SAlex Williamson     uint64_t val = data;
1281c4c45e94SAlex Williamson     int gen = igd_gen(vdev);
1282c4c45e94SAlex Williamson 
1283c4c45e94SAlex Williamson     /*
1284c4c45e94SAlex Williamson      * Programming the GGMS starts at index 0x1 and uses every 4th index (ie.
1285c4c45e94SAlex Williamson      * 0x1, 0x5, 0x9, 0xd,...).  For pre-Gen8 each 4-byte write is a whole PTE
1286c4c45e94SAlex Williamson      * entry, with 0th bit enable set.  For Gen8 and up, PTEs are 64bit, so
1287c4c45e94SAlex Williamson      * entries 0x5 & 0xd are the high dword, in our case zero.  Each PTE points
1288c4c45e94SAlex Williamson      * to a 4k page, which we translate to a page from the VM allocated region,
1289c4c45e94SAlex Williamson      * pointed to by the BDSM register.  If this is not set, we fail.
1290c4c45e94SAlex Williamson      *
1291c4c45e94SAlex Williamson      * We trap writes to the full configured GTT size, but we typically only
1292c4c45e94SAlex Williamson      * see the vBIOS writing up to (nearly) the 1MB barrier.  In fact it often
1293c4c45e94SAlex Williamson      * seems to miss the last entry for an even 1MB GTT.  Doing a gratuitous
1294c4c45e94SAlex Williamson      * write of that last entry does work, but is hopefully unnecessary since
1295c4c45e94SAlex Williamson      * we clear the previous GTT on initialization.
1296c4c45e94SAlex Williamson      */
1297c4c45e94SAlex Williamson     if ((igd->index % 4 == 1) && igd->index < vfio_igd_gtt_max(vdev)) {
1298c4c45e94SAlex Williamson         if (gen < 8 || (igd->index % 8 == 1)) {
1299c4c45e94SAlex Williamson             uint32_t base;
1300c4c45e94SAlex Williamson 
1301c4c45e94SAlex Williamson             base = pci_get_long(vdev->pdev.config + IGD_BDSM);
1302c4c45e94SAlex Williamson             if (!base) {
1303c4c45e94SAlex Williamson                 hw_error("vfio-igd: Guest attempted to program IGD GTT before "
1304c4c45e94SAlex Williamson                          "BIOS reserved stolen memory.  Unsupported BIOS?");
1305c4c45e94SAlex Williamson             }
1306c4c45e94SAlex Williamson 
1307c4c45e94SAlex Williamson             val = base | (data & ((1 << 20) - 1));
1308c4c45e94SAlex Williamson         } else {
1309c4c45e94SAlex Williamson             val = 0; /* upper 32bits of pte, we only enable below 4G PTEs */
1310c4c45e94SAlex Williamson         }
1311c4c45e94SAlex Williamson 
1312c4c45e94SAlex Williamson         trace_vfio_pci_igd_bar4_write(vdev->vbasedev.name,
1313c4c45e94SAlex Williamson                                       igd->index, data, val);
1314c4c45e94SAlex Williamson     }
1315c4c45e94SAlex Williamson 
1316c4c45e94SAlex Williamson     vfio_region_write(&vdev->bars[4].region, addr + 4, val, size);
1317c4c45e94SAlex Williamson 
1318c4c45e94SAlex Williamson     igd->index = ~0;
1319c4c45e94SAlex Williamson }
1320c4c45e94SAlex Williamson 
1321c4c45e94SAlex Williamson static const MemoryRegionOps vfio_igd_data_quirk = {
1322c4c45e94SAlex Williamson     .read = vfio_igd_quirk_data_read,
1323c4c45e94SAlex Williamson     .write = vfio_igd_quirk_data_write,
1324c4c45e94SAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
1325c4c45e94SAlex Williamson };
1326c4c45e94SAlex Williamson 
1327c4c45e94SAlex Williamson static uint64_t vfio_igd_quirk_index_read(void *opaque,
1328c4c45e94SAlex Williamson                                           hwaddr addr, unsigned size)
1329c4c45e94SAlex Williamson {
1330c4c45e94SAlex Williamson     VFIOIGDQuirk *igd = opaque;
1331c4c45e94SAlex Williamson     VFIOPCIDevice *vdev = igd->vdev;
1332c4c45e94SAlex Williamson 
1333c4c45e94SAlex Williamson     igd->index = ~0;
1334c4c45e94SAlex Williamson 
1335c4c45e94SAlex Williamson     return vfio_region_read(&vdev->bars[4].region, addr, size);
1336c4c45e94SAlex Williamson }
1337c4c45e94SAlex Williamson 
1338c4c45e94SAlex Williamson static void vfio_igd_quirk_index_write(void *opaque, hwaddr addr,
1339c4c45e94SAlex Williamson                                        uint64_t data, unsigned size)
1340c4c45e94SAlex Williamson {
1341c4c45e94SAlex Williamson     VFIOIGDQuirk *igd = opaque;
1342c4c45e94SAlex Williamson     VFIOPCIDevice *vdev = igd->vdev;
1343c4c45e94SAlex Williamson 
1344c4c45e94SAlex Williamson     igd->index = data;
1345c4c45e94SAlex Williamson 
1346c4c45e94SAlex Williamson     vfio_region_write(&vdev->bars[4].region, addr, data, size);
1347c4c45e94SAlex Williamson }
1348c4c45e94SAlex Williamson 
1349c4c45e94SAlex Williamson static const MemoryRegionOps vfio_igd_index_quirk = {
1350c4c45e94SAlex Williamson     .read = vfio_igd_quirk_index_read,
1351c4c45e94SAlex Williamson     .write = vfio_igd_quirk_index_write,
1352c4c45e94SAlex Williamson     .endianness = DEVICE_LITTLE_ENDIAN,
1353c4c45e94SAlex Williamson };
1354c4c45e94SAlex Williamson 
1355c4c45e94SAlex Williamson static void vfio_probe_igd_bar4_quirk(VFIOPCIDevice *vdev, int nr)
1356c4c45e94SAlex Williamson {
1357c4c45e94SAlex Williamson     struct vfio_region_info *rom = NULL, *opregion = NULL,
1358c4c45e94SAlex Williamson                             *host = NULL, *lpc = NULL;
1359c4c45e94SAlex Williamson     VFIOQuirk *quirk;
1360c4c45e94SAlex Williamson     VFIOIGDQuirk *igd;
1361c4c45e94SAlex Williamson     PCIDevice *lpc_bridge;
1362c4c45e94SAlex Williamson     int i, ret, ggms_mb, gms_mb = 0, gen;
1363c4c45e94SAlex Williamson     uint64_t *bdsm_size;
1364c4c45e94SAlex Williamson     uint32_t gmch;
1365c4c45e94SAlex Williamson     uint16_t cmd_orig, cmd;
1366*cde4279bSEric Auger     Error *err = NULL;
1367c4c45e94SAlex Williamson 
1368c4c45e94SAlex Williamson     /*
1369c4c45e94SAlex Williamson      * This must be an Intel VGA device at address 00:02.0 for us to even
1370c4c45e94SAlex Williamson      * consider enabling legacy mode.  The vBIOS has dependencies on the
1371c4c45e94SAlex Williamson      * PCI bus address.
1372c4c45e94SAlex Williamson      */
1373c4c45e94SAlex Williamson     if (!vfio_pci_is(vdev, PCI_VENDOR_ID_INTEL, PCI_ANY_ID) ||
1374c4c45e94SAlex Williamson         !vfio_is_vga(vdev) || nr != 4 ||
1375c4c45e94SAlex Williamson         &vdev->pdev != pci_find_device(pci_device_root_bus(&vdev->pdev),
1376c4c45e94SAlex Williamson                                        0, PCI_DEVFN(0x2, 0))) {
1377c4c45e94SAlex Williamson         return;
1378c4c45e94SAlex Williamson     }
1379c4c45e94SAlex Williamson 
1380c4c45e94SAlex Williamson     /*
1381c4c45e94SAlex Williamson      * We need to create an LPC/ISA bridge at PCI bus address 00:1f.0 that we
1382c4c45e94SAlex Williamson      * can stuff host values into, so if there's already one there and it's not
1383c4c45e94SAlex Williamson      * one we can hack on, legacy mode is no-go.  Sorry Q35.
1384c4c45e94SAlex Williamson      */
1385c4c45e94SAlex Williamson     lpc_bridge = pci_find_device(pci_device_root_bus(&vdev->pdev),
1386c4c45e94SAlex Williamson                                  0, PCI_DEVFN(0x1f, 0));
1387c4c45e94SAlex Williamson     if (lpc_bridge && !object_dynamic_cast(OBJECT(lpc_bridge),
1388c4c45e94SAlex Williamson                                            "vfio-pci-igd-lpc-bridge")) {
1389c4c45e94SAlex Williamson         error_report("IGD device %s cannot support legacy mode due to existing "
1390c4c45e94SAlex Williamson                      "devices at address 1f.0", vdev->vbasedev.name);
1391c4c45e94SAlex Williamson         return;
1392c4c45e94SAlex Williamson     }
1393c4c45e94SAlex Williamson 
1394c4c45e94SAlex Williamson     /*
1395c4c45e94SAlex Williamson      * IGD is not a standard, they like to change their specs often.  We
1396c4c45e94SAlex Williamson      * only attempt to support back to SandBridge and we hope that newer
1397c4c45e94SAlex Williamson      * devices maintain compatibility with generation 8.
1398c4c45e94SAlex Williamson      */
1399c4c45e94SAlex Williamson     gen = igd_gen(vdev);
1400c4c45e94SAlex Williamson     if (gen != 6 && gen != 8) {
1401c4c45e94SAlex Williamson         error_report("IGD device %s is unsupported in legacy mode, "
1402c4c45e94SAlex Williamson                      "try SandyBridge or newer", vdev->vbasedev.name);
1403c4c45e94SAlex Williamson         return;
1404c4c45e94SAlex Williamson     }
1405c4c45e94SAlex Williamson 
1406c4c45e94SAlex Williamson     /*
1407c4c45e94SAlex Williamson      * Most of what we're doing here is to enable the ROM to run, so if
1408c4c45e94SAlex Williamson      * there's no ROM, there's no point in setting up this quirk.
1409c4c45e94SAlex Williamson      * NB. We only seem to get BIOS ROMs, so a UEFI VM would need CSM support.
1410c4c45e94SAlex Williamson      */
1411c4c45e94SAlex Williamson     ret = vfio_get_region_info(&vdev->vbasedev,
1412c4c45e94SAlex Williamson                                VFIO_PCI_ROM_REGION_INDEX, &rom);
1413c4c45e94SAlex Williamson     if ((ret || !rom->size) && !vdev->pdev.romfile) {
1414c4c45e94SAlex Williamson         error_report("IGD device %s has no ROM, legacy mode disabled",
1415c4c45e94SAlex Williamson                      vdev->vbasedev.name);
1416c4c45e94SAlex Williamson         goto out;
1417c4c45e94SAlex Williamson     }
1418c4c45e94SAlex Williamson 
1419c4c45e94SAlex Williamson     /*
1420c4c45e94SAlex Williamson      * Ignore the hotplug corner case, mark the ROM failed, we can't
1421c4c45e94SAlex Williamson      * create the devices we need for legacy mode in the hotplug scenario.
1422c4c45e94SAlex Williamson      */
1423c4c45e94SAlex Williamson     if (vdev->pdev.qdev.hotplugged) {
1424c4c45e94SAlex Williamson         error_report("IGD device %s hotplugged, ROM disabled, "
1425c4c45e94SAlex Williamson                      "legacy mode disabled", vdev->vbasedev.name);
1426c4c45e94SAlex Williamson         vdev->rom_read_failed = true;
1427c4c45e94SAlex Williamson         goto out;
1428c4c45e94SAlex Williamson     }
1429c4c45e94SAlex Williamson 
1430c4c45e94SAlex Williamson     /*
1431c4c45e94SAlex Williamson      * Check whether we have all the vfio device specific regions to
1432c4c45e94SAlex Williamson      * support legacy mode (added in Linux v4.6).  If not, bail.
1433c4c45e94SAlex Williamson      */
1434c4c45e94SAlex Williamson     ret = vfio_get_dev_region_info(&vdev->vbasedev,
1435c4c45e94SAlex Williamson                         VFIO_REGION_TYPE_PCI_VENDOR_TYPE | PCI_VENDOR_ID_INTEL,
1436c4c45e94SAlex Williamson                         VFIO_REGION_SUBTYPE_INTEL_IGD_OPREGION, &opregion);
1437c4c45e94SAlex Williamson     if (ret) {
1438c4c45e94SAlex Williamson         error_report("IGD device %s does not support OpRegion access,"
1439c4c45e94SAlex Williamson                      "legacy mode disabled", vdev->vbasedev.name);
1440c4c45e94SAlex Williamson         goto out;
1441c4c45e94SAlex Williamson     }
1442c4c45e94SAlex Williamson 
1443c4c45e94SAlex Williamson     ret = vfio_get_dev_region_info(&vdev->vbasedev,
1444c4c45e94SAlex Williamson                         VFIO_REGION_TYPE_PCI_VENDOR_TYPE | PCI_VENDOR_ID_INTEL,
1445c4c45e94SAlex Williamson                         VFIO_REGION_SUBTYPE_INTEL_IGD_HOST_CFG, &host);
1446c4c45e94SAlex Williamson     if (ret) {
1447c4c45e94SAlex Williamson         error_report("IGD device %s does not support host bridge access,"
1448c4c45e94SAlex Williamson                      "legacy mode disabled", vdev->vbasedev.name);
1449c4c45e94SAlex Williamson         goto out;
1450c4c45e94SAlex Williamson     }
1451c4c45e94SAlex Williamson 
1452c4c45e94SAlex Williamson     ret = vfio_get_dev_region_info(&vdev->vbasedev,
1453c4c45e94SAlex Williamson                         VFIO_REGION_TYPE_PCI_VENDOR_TYPE | PCI_VENDOR_ID_INTEL,
1454c4c45e94SAlex Williamson                         VFIO_REGION_SUBTYPE_INTEL_IGD_LPC_CFG, &lpc);
1455c4c45e94SAlex Williamson     if (ret) {
1456c4c45e94SAlex Williamson         error_report("IGD device %s does not support LPC bridge access,"
1457c4c45e94SAlex Williamson                      "legacy mode disabled", vdev->vbasedev.name);
1458c4c45e94SAlex Williamson         goto out;
1459c4c45e94SAlex Williamson     }
1460c4c45e94SAlex Williamson 
1461c4c45e94SAlex Williamson     gmch = vfio_pci_read_config(&vdev->pdev, IGD_GMCH, 4);
1462c4c45e94SAlex Williamson 
1463c4c45e94SAlex Williamson     /*
1464c4c45e94SAlex Williamson      * If IGD VGA Disable is clear (expected) and VGA is not already enabled,
1465c4c45e94SAlex Williamson      * try to enable it.  Probably shouldn't be using legacy mode without VGA,
1466c4c45e94SAlex Williamson      * but also no point in us enabling VGA if disabled in hardware.
1467c4c45e94SAlex Williamson      */
1468*cde4279bSEric Auger     if (!(gmch & 0x2) && !vdev->vga && vfio_populate_vga(vdev, &err)) {
1469*cde4279bSEric Auger         error_reportf_err(err, ERR_PREFIX, vdev->vbasedev.name);
1470c4c45e94SAlex Williamson         error_report("IGD device %s failed to enable VGA access, "
1471c4c45e94SAlex Williamson                      "legacy mode disabled", vdev->vbasedev.name);
1472c4c45e94SAlex Williamson         goto out;
1473c4c45e94SAlex Williamson     }
1474c4c45e94SAlex Williamson 
1475c4c45e94SAlex Williamson     /* Create our LPC/ISA bridge */
1476c4c45e94SAlex Williamson     ret = vfio_pci_igd_lpc_init(vdev, lpc);
1477c4c45e94SAlex Williamson     if (ret) {
1478c4c45e94SAlex Williamson         error_report("IGD device %s failed to create LPC bridge, "
1479c4c45e94SAlex Williamson                      "legacy mode disabled", vdev->vbasedev.name);
1480c4c45e94SAlex Williamson         goto out;
1481c4c45e94SAlex Williamson     }
1482c4c45e94SAlex Williamson 
1483c4c45e94SAlex Williamson     /* Stuff some host values into the VM PCI host bridge */
1484c4c45e94SAlex Williamson     ret = vfio_pci_igd_host_init(vdev, host);
1485c4c45e94SAlex Williamson     if (ret) {
1486c4c45e94SAlex Williamson         error_report("IGD device %s failed to modify host bridge, "
1487c4c45e94SAlex Williamson                      "legacy mode disabled", vdev->vbasedev.name);
1488c4c45e94SAlex Williamson         goto out;
1489c4c45e94SAlex Williamson     }
1490c4c45e94SAlex Williamson 
1491c4c45e94SAlex Williamson     /* Setup OpRegion access */
1492c4c45e94SAlex Williamson     ret = vfio_pci_igd_opregion_init(vdev, opregion);
1493c4c45e94SAlex Williamson     if (ret) {
1494c4c45e94SAlex Williamson         error_report("IGD device %s failed to setup OpRegion, "
1495c4c45e94SAlex Williamson                      "legacy mode disabled", vdev->vbasedev.name);
1496c4c45e94SAlex Williamson         goto out;
1497c4c45e94SAlex Williamson     }
1498c4c45e94SAlex Williamson 
1499c4c45e94SAlex Williamson     /* Setup our quirk to munge GTT addresses to the VM allocated buffer */
1500c4c45e94SAlex Williamson     quirk = g_malloc0(sizeof(*quirk));
1501c4c45e94SAlex Williamson     quirk->mem = g_new0(MemoryRegion, 2);
1502c4c45e94SAlex Williamson     quirk->nr_mem = 2;
1503c4c45e94SAlex Williamson     igd = quirk->data = g_malloc0(sizeof(*igd));
1504c4c45e94SAlex Williamson     igd->vdev = vdev;
1505c4c45e94SAlex Williamson     igd->index = ~0;
1506c4c45e94SAlex Williamson 
1507c4c45e94SAlex Williamson     memory_region_init_io(&quirk->mem[0], OBJECT(vdev), &vfio_igd_index_quirk,
1508c4c45e94SAlex Williamson                           igd, "vfio-igd-index-quirk", 4);
1509c4c45e94SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
1510c4c45e94SAlex Williamson                                         0, &quirk->mem[0], 1);
1511c4c45e94SAlex Williamson 
1512c4c45e94SAlex Williamson     memory_region_init_io(&quirk->mem[1], OBJECT(vdev), &vfio_igd_data_quirk,
1513c4c45e94SAlex Williamson                           igd, "vfio-igd-data-quirk", 4);
1514c4c45e94SAlex Williamson     memory_region_add_subregion_overlap(vdev->bars[nr].region.mem,
1515c4c45e94SAlex Williamson                                         4, &quirk->mem[1], 1);
1516c4c45e94SAlex Williamson 
1517c4c45e94SAlex Williamson     QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);
1518c4c45e94SAlex Williamson 
1519c4c45e94SAlex Williamson     /* Determine the size of stolen memory needed for GTT */
1520c4c45e94SAlex Williamson     ggms_mb = (gmch >> (gen < 8 ? 8 : 6)) & 0x3;
1521c4c45e94SAlex Williamson     if (gen > 6) {
1522c4c45e94SAlex Williamson         ggms_mb = 1 << ggms_mb;
1523c4c45e94SAlex Williamson     }
1524c4c45e94SAlex Williamson 
1525c4c45e94SAlex Williamson     /*
1526c4c45e94SAlex Williamson      * Assume we have no GMS memory, but allow it to be overrided by device
1527c4c45e94SAlex Williamson      * option (experimental).  The spec doesn't actually allow zero GMS when
1528c4c45e94SAlex Williamson      * when IVD (IGD VGA Disable) is clear, but the claim is that it's unused,
1529c4c45e94SAlex Williamson      * so let's not waste VM memory for it.
1530c4c45e94SAlex Williamson      */
1531c4c45e94SAlex Williamson     gmch &= ~((gen < 8 ? 0x1f : 0xff) << (gen < 8 ? 3 : 8));
1532c4c45e94SAlex Williamson 
1533c4c45e94SAlex Williamson     if (vdev->igd_gms) {
1534c4c45e94SAlex Williamson         if (vdev->igd_gms <= 0x10) {
1535c4c45e94SAlex Williamson             gms_mb = vdev->igd_gms * 32;
1536c4c45e94SAlex Williamson             gmch |= vdev->igd_gms << (gen < 8 ? 3 : 8);
1537c4c45e94SAlex Williamson         } else {
1538c4c45e94SAlex Williamson             error_report("Unsupported IGD GMS value 0x%x", vdev->igd_gms);
1539c4c45e94SAlex Williamson             vdev->igd_gms = 0;
1540c4c45e94SAlex Williamson         }
1541c4c45e94SAlex Williamson     }
1542c4c45e94SAlex Williamson 
1543c4c45e94SAlex Williamson     /*
1544c4c45e94SAlex Williamson      * Request reserved memory for stolen memory via fw_cfg.  VM firmware
1545c4c45e94SAlex Williamson      * must allocate a 1MB aligned reserved memory region below 4GB with
1546c4c45e94SAlex Williamson      * the requested size (in bytes) for use by the Intel PCI class VGA
1547c4c45e94SAlex Williamson      * device at VM address 00:02.0.  The base address of this reserved
1548c4c45e94SAlex Williamson      * memory region must be written to the device BDSM regsiter at PCI
1549c4c45e94SAlex Williamson      * config offset 0x5C.
1550c4c45e94SAlex Williamson      */
1551c4c45e94SAlex Williamson     bdsm_size = g_malloc(sizeof(*bdsm_size));
1552c4c45e94SAlex Williamson     *bdsm_size = cpu_to_le64((ggms_mb + gms_mb) * 1024 * 1024);
1553c4c45e94SAlex Williamson     fw_cfg_add_file(fw_cfg_find(), "etc/igd-bdsm-size",
1554c4c45e94SAlex Williamson                     bdsm_size, sizeof(*bdsm_size));
1555c4c45e94SAlex Williamson 
1556c4c45e94SAlex Williamson     /* GMCH is read-only, emulated */
1557c4c45e94SAlex Williamson     pci_set_long(vdev->pdev.config + IGD_GMCH, gmch);
1558c4c45e94SAlex Williamson     pci_set_long(vdev->pdev.wmask + IGD_GMCH, 0);
1559c4c45e94SAlex Williamson     pci_set_long(vdev->emulated_config_bits + IGD_GMCH, ~0);
1560c4c45e94SAlex Williamson 
1561c4c45e94SAlex Williamson     /* BDSM is read-write, emulated.  The BIOS needs to be able to write it */
1562c4c45e94SAlex Williamson     pci_set_long(vdev->pdev.config + IGD_BDSM, 0);
1563c4c45e94SAlex Williamson     pci_set_long(vdev->pdev.wmask + IGD_BDSM, ~0);
1564c4c45e94SAlex Williamson     pci_set_long(vdev->emulated_config_bits + IGD_BDSM, ~0);
1565c4c45e94SAlex Williamson 
1566c4c45e94SAlex Williamson     /*
1567c4c45e94SAlex Williamson      * This IOBAR gives us access to GTTADR, which allows us to write to
1568c4c45e94SAlex Williamson      * the GTT itself.  So let's go ahead and write zero to all the GTT
1569c4c45e94SAlex Williamson      * entries to avoid spurious DMA faults.  Be sure I/O access is enabled
1570c4c45e94SAlex Williamson      * before talking to the device.
1571c4c45e94SAlex Williamson      */
1572c4c45e94SAlex Williamson     if (pread(vdev->vbasedev.fd, &cmd_orig, sizeof(cmd_orig),
1573c4c45e94SAlex Williamson               vdev->config_offset + PCI_COMMAND) != sizeof(cmd_orig)) {
1574c4c45e94SAlex Williamson         error_report("IGD device %s - failed to read PCI command register",
1575c4c45e94SAlex Williamson                      vdev->vbasedev.name);
1576c4c45e94SAlex Williamson     }
1577c4c45e94SAlex Williamson 
1578c4c45e94SAlex Williamson     cmd = cmd_orig | PCI_COMMAND_IO;
1579c4c45e94SAlex Williamson 
1580c4c45e94SAlex Williamson     if (pwrite(vdev->vbasedev.fd, &cmd, sizeof(cmd),
1581c4c45e94SAlex Williamson                vdev->config_offset + PCI_COMMAND) != sizeof(cmd)) {
1582c4c45e94SAlex Williamson         error_report("IGD device %s - failed to write PCI command register",
1583c4c45e94SAlex Williamson                      vdev->vbasedev.name);
1584c4c45e94SAlex Williamson     }
1585c4c45e94SAlex Williamson 
1586c4c45e94SAlex Williamson     for (i = 1; i < vfio_igd_gtt_max(vdev); i += 4) {
1587c4c45e94SAlex Williamson         vfio_region_write(&vdev->bars[4].region, 0, i, 4);
1588c4c45e94SAlex Williamson         vfio_region_write(&vdev->bars[4].region, 4, 0, 4);
1589c4c45e94SAlex Williamson     }
1590c4c45e94SAlex Williamson 
1591c4c45e94SAlex Williamson     if (pwrite(vdev->vbasedev.fd, &cmd_orig, sizeof(cmd_orig),
1592c4c45e94SAlex Williamson                vdev->config_offset + PCI_COMMAND) != sizeof(cmd_orig)) {
1593c4c45e94SAlex Williamson         error_report("IGD device %s - failed to restore PCI command register",
1594c4c45e94SAlex Williamson                      vdev->vbasedev.name);
1595c4c45e94SAlex Williamson     }
1596c4c45e94SAlex Williamson 
1597c4c45e94SAlex Williamson     trace_vfio_pci_igd_bdsm_enabled(vdev->vbasedev.name, ggms_mb + gms_mb);
1598c4c45e94SAlex Williamson 
1599c4c45e94SAlex Williamson out:
1600c4c45e94SAlex Williamson     g_free(rom);
1601c4c45e94SAlex Williamson     g_free(opregion);
1602c4c45e94SAlex Williamson     g_free(host);
1603c4c45e94SAlex Williamson     g_free(lpc);
1604c4c45e94SAlex Williamson }
1605c4c45e94SAlex Williamson 
1606c4c45e94SAlex Williamson /*
1607c00d61d8SAlex Williamson  * Common quirk probe entry points.
1608c00d61d8SAlex Williamson  */
1609c00d61d8SAlex Williamson void vfio_vga_quirk_setup(VFIOPCIDevice *vdev)
1610c00d61d8SAlex Williamson {
1611c00d61d8SAlex Williamson     vfio_vga_probe_ati_3c3_quirk(vdev);
1612c00d61d8SAlex Williamson     vfio_vga_probe_nvidia_3d0_quirk(vdev);
1613c00d61d8SAlex Williamson }
1614c00d61d8SAlex Williamson 
16152d82f8a3SAlex Williamson void vfio_vga_quirk_exit(VFIOPCIDevice *vdev)
1616c00d61d8SAlex Williamson {
1617c00d61d8SAlex Williamson     VFIOQuirk *quirk;
16188c4f2348SAlex Williamson     int i, j;
1619c00d61d8SAlex Williamson 
16202d82f8a3SAlex Williamson     for (i = 0; i < ARRAY_SIZE(vdev->vga->region); i++) {
16212d82f8a3SAlex Williamson         QLIST_FOREACH(quirk, &vdev->vga->region[i].quirks, next) {
16228c4f2348SAlex Williamson             for (j = 0; j < quirk->nr_mem; j++) {
16232d82f8a3SAlex Williamson                 memory_region_del_subregion(&vdev->vga->region[i].mem,
16248c4f2348SAlex Williamson                                             &quirk->mem[j]);
16258c4f2348SAlex Williamson             }
1626c00d61d8SAlex Williamson         }
1627c00d61d8SAlex Williamson     }
1628c00d61d8SAlex Williamson }
1629c00d61d8SAlex Williamson 
16302d82f8a3SAlex Williamson void vfio_vga_quirk_finalize(VFIOPCIDevice *vdev)
1631c00d61d8SAlex Williamson {
16328c4f2348SAlex Williamson     int i, j;
1633c00d61d8SAlex Williamson 
16342d82f8a3SAlex Williamson     for (i = 0; i < ARRAY_SIZE(vdev->vga->region); i++) {
16352d82f8a3SAlex Williamson         while (!QLIST_EMPTY(&vdev->vga->region[i].quirks)) {
16362d82f8a3SAlex Williamson             VFIOQuirk *quirk = QLIST_FIRST(&vdev->vga->region[i].quirks);
1637c00d61d8SAlex Williamson             QLIST_REMOVE(quirk, next);
16388c4f2348SAlex Williamson             for (j = 0; j < quirk->nr_mem; j++) {
16398c4f2348SAlex Williamson                 object_unparent(OBJECT(&quirk->mem[j]));
16408c4f2348SAlex Williamson             }
16418c4f2348SAlex Williamson             g_free(quirk->mem);
16428c4f2348SAlex Williamson             g_free(quirk->data);
1643c00d61d8SAlex Williamson             g_free(quirk);
1644c00d61d8SAlex Williamson         }
1645c00d61d8SAlex Williamson     }
1646c00d61d8SAlex Williamson }
1647c00d61d8SAlex Williamson 
1648c00d61d8SAlex Williamson void vfio_bar_quirk_setup(VFIOPCIDevice *vdev, int nr)
1649c00d61d8SAlex Williamson {
16500e54f24aSAlex Williamson     vfio_probe_ati_bar4_quirk(vdev, nr);
16510d38fb1cSAlex Williamson     vfio_probe_ati_bar2_quirk(vdev, nr);
16520e54f24aSAlex Williamson     vfio_probe_nvidia_bar5_quirk(vdev, nr);
16530d38fb1cSAlex Williamson     vfio_probe_nvidia_bar0_quirk(vdev, nr);
1654954258a5SAlex Williamson     vfio_probe_rtl8168_bar2_quirk(vdev, nr);
1655c4c45e94SAlex Williamson     vfio_probe_igd_bar4_quirk(vdev, nr);
1656c00d61d8SAlex Williamson }
1657c00d61d8SAlex Williamson 
16582d82f8a3SAlex Williamson void vfio_bar_quirk_exit(VFIOPCIDevice *vdev, int nr)
1659c00d61d8SAlex Williamson {
1660c00d61d8SAlex Williamson     VFIOBAR *bar = &vdev->bars[nr];
1661c00d61d8SAlex Williamson     VFIOQuirk *quirk;
16628c4f2348SAlex Williamson     int i;
1663c00d61d8SAlex Williamson 
1664c00d61d8SAlex Williamson     QLIST_FOREACH(quirk, &bar->quirks, next) {
16658c4f2348SAlex Williamson         for (i = 0; i < quirk->nr_mem; i++) {
1666db0da029SAlex Williamson             memory_region_del_subregion(bar->region.mem, &quirk->mem[i]);
16678c4f2348SAlex Williamson         }
1668c00d61d8SAlex Williamson     }
1669c00d61d8SAlex Williamson }
1670c00d61d8SAlex Williamson 
16712d82f8a3SAlex Williamson void vfio_bar_quirk_finalize(VFIOPCIDevice *vdev, int nr)
1672c00d61d8SAlex Williamson {
1673c00d61d8SAlex Williamson     VFIOBAR *bar = &vdev->bars[nr];
16748c4f2348SAlex Williamson     int i;
1675c00d61d8SAlex Williamson 
1676c00d61d8SAlex Williamson     while (!QLIST_EMPTY(&bar->quirks)) {
1677c00d61d8SAlex Williamson         VFIOQuirk *quirk = QLIST_FIRST(&bar->quirks);
1678c00d61d8SAlex Williamson         QLIST_REMOVE(quirk, next);
16798c4f2348SAlex Williamson         for (i = 0; i < quirk->nr_mem; i++) {
16808c4f2348SAlex Williamson             object_unparent(OBJECT(&quirk->mem[i]));
16818c4f2348SAlex Williamson         }
16828c4f2348SAlex Williamson         g_free(quirk->mem);
16838c4f2348SAlex Williamson         g_free(quirk->data);
1684c00d61d8SAlex Williamson         g_free(quirk);
1685c00d61d8SAlex Williamson     }
1686c00d61d8SAlex Williamson }
1687c9c50009SAlex Williamson 
1688c9c50009SAlex Williamson /*
1689c9c50009SAlex Williamson  * Reset quirks
1690c9c50009SAlex Williamson  */
1691c9c50009SAlex Williamson 
1692c9c50009SAlex Williamson /*
1693c9c50009SAlex Williamson  * AMD Radeon PCI config reset, based on Linux:
1694c9c50009SAlex Williamson  *   drivers/gpu/drm/radeon/ci_smc.c:ci_is_smc_running()
1695c9c50009SAlex Williamson  *   drivers/gpu/drm/radeon/radeon_device.c:radeon_pci_config_reset
1696c9c50009SAlex Williamson  *   drivers/gpu/drm/radeon/ci_smc.c:ci_reset_smc()
1697c9c50009SAlex Williamson  *   drivers/gpu/drm/radeon/ci_smc.c:ci_stop_smc_clock()
1698c9c50009SAlex Williamson  * IDs: include/drm/drm_pciids.h
1699c9c50009SAlex Williamson  * Registers: http://cgit.freedesktop.org/~agd5f/linux/commit/?id=4e2aa447f6f0
1700c9c50009SAlex Williamson  *
1701c9c50009SAlex Williamson  * Bonaire and Hawaii GPUs do not respond to a bus reset.  This is a bug in the
1702c9c50009SAlex Williamson  * hardware that should be fixed on future ASICs.  The symptom of this is that
1703c9c50009SAlex Williamson  * once the accerlated driver loads, Windows guests will bsod on subsequent
1704c9c50009SAlex Williamson  * attmpts to load the driver, such as after VM reset or shutdown/restart.  To
1705c9c50009SAlex Williamson  * work around this, we do an AMD specific PCI config reset, followed by an SMC
1706c9c50009SAlex Williamson  * reset.  The PCI config reset only works if SMC firmware is running, so we
1707c9c50009SAlex Williamson  * have a dependency on the state of the device as to whether this reset will
1708c9c50009SAlex Williamson  * be effective.  There are still cases where we won't be able to kick the
1709c9c50009SAlex Williamson  * device into working, but this greatly improves the usability overall.  The
1710c9c50009SAlex Williamson  * config reset magic is relatively common on AMD GPUs, but the setup and SMC
1711c9c50009SAlex Williamson  * poking is largely ASIC specific.
1712c9c50009SAlex Williamson  */
1713c9c50009SAlex Williamson static bool vfio_radeon_smc_is_running(VFIOPCIDevice *vdev)
1714c9c50009SAlex Williamson {
1715c9c50009SAlex Williamson     uint32_t clk, pc_c;
1716c9c50009SAlex Williamson 
1717c9c50009SAlex Williamson     /*
1718c9c50009SAlex Williamson      * Registers 200h and 204h are index and data registers for accessing
1719c9c50009SAlex Williamson      * indirect configuration registers within the device.
1720c9c50009SAlex Williamson      */
1721c9c50009SAlex Williamson     vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000004, 4);
1722c9c50009SAlex Williamson     clk = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
1723c9c50009SAlex Williamson     vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000370, 4);
1724c9c50009SAlex Williamson     pc_c = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
1725c9c50009SAlex Williamson 
1726c9c50009SAlex Williamson     return (!(clk & 1) && (0x20100 <= pc_c));
1727c9c50009SAlex Williamson }
1728c9c50009SAlex Williamson 
1729c9c50009SAlex Williamson /*
1730c9c50009SAlex Williamson  * The scope of a config reset is controlled by a mode bit in the misc register
1731c9c50009SAlex Williamson  * and a fuse, exposed as a bit in another register.  The fuse is the default
1732c9c50009SAlex Williamson  * (0 = GFX, 1 = whole GPU), the misc bit is a toggle, with the forumula
1733c9c50009SAlex Williamson  * scope = !(misc ^ fuse), where the resulting scope is defined the same as
1734c9c50009SAlex Williamson  * the fuse.  A truth table therefore tells us that if misc == fuse, we need
1735c9c50009SAlex Williamson  * to flip the value of the bit in the misc register.
1736c9c50009SAlex Williamson  */
1737c9c50009SAlex Williamson static void vfio_radeon_set_gfx_only_reset(VFIOPCIDevice *vdev)
1738c9c50009SAlex Williamson {
1739c9c50009SAlex Williamson     uint32_t misc, fuse;
1740c9c50009SAlex Williamson     bool a, b;
1741c9c50009SAlex Williamson 
1742c9c50009SAlex Williamson     vfio_region_write(&vdev->bars[5].region, 0x200, 0xc00c0000, 4);
1743c9c50009SAlex Williamson     fuse = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
1744c9c50009SAlex Williamson     b = fuse & 64;
1745c9c50009SAlex Williamson 
1746c9c50009SAlex Williamson     vfio_region_write(&vdev->bars[5].region, 0x200, 0xc0000010, 4);
1747c9c50009SAlex Williamson     misc = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
1748c9c50009SAlex Williamson     a = misc & 2;
1749c9c50009SAlex Williamson 
1750c9c50009SAlex Williamson     if (a == b) {
1751c9c50009SAlex Williamson         vfio_region_write(&vdev->bars[5].region, 0x204, misc ^ 2, 4);
1752c9c50009SAlex Williamson         vfio_region_read(&vdev->bars[5].region, 0x204, 4); /* flush */
1753c9c50009SAlex Williamson     }
1754c9c50009SAlex Williamson }
1755c9c50009SAlex Williamson 
1756c9c50009SAlex Williamson static int vfio_radeon_reset(VFIOPCIDevice *vdev)
1757c9c50009SAlex Williamson {
1758c9c50009SAlex Williamson     PCIDevice *pdev = &vdev->pdev;
1759c9c50009SAlex Williamson     int i, ret = 0;
1760c9c50009SAlex Williamson     uint32_t data;
1761c9c50009SAlex Williamson 
1762c9c50009SAlex Williamson     /* Defer to a kernel implemented reset */
1763c9c50009SAlex Williamson     if (vdev->vbasedev.reset_works) {
1764c9c50009SAlex Williamson         trace_vfio_quirk_ati_bonaire_reset_skipped(vdev->vbasedev.name);
1765c9c50009SAlex Williamson         return -ENODEV;
1766c9c50009SAlex Williamson     }
1767c9c50009SAlex Williamson 
1768c9c50009SAlex Williamson     /* Enable only memory BAR access */
1769c9c50009SAlex Williamson     vfio_pci_write_config(pdev, PCI_COMMAND, PCI_COMMAND_MEMORY, 2);
1770c9c50009SAlex Williamson 
1771c9c50009SAlex Williamson     /* Reset only works if SMC firmware is loaded and running */
1772c9c50009SAlex Williamson     if (!vfio_radeon_smc_is_running(vdev)) {
1773c9c50009SAlex Williamson         ret = -EINVAL;
1774c9c50009SAlex Williamson         trace_vfio_quirk_ati_bonaire_reset_no_smc(vdev->vbasedev.name);
1775c9c50009SAlex Williamson         goto out;
1776c9c50009SAlex Williamson     }
1777c9c50009SAlex Williamson 
1778c9c50009SAlex Williamson     /* Make sure only the GFX function is reset */
1779c9c50009SAlex Williamson     vfio_radeon_set_gfx_only_reset(vdev);
1780c9c50009SAlex Williamson 
1781c9c50009SAlex Williamson     /* AMD PCI config reset */
1782c9c50009SAlex Williamson     vfio_pci_write_config(pdev, 0x7c, 0x39d5e86b, 4);
1783c9c50009SAlex Williamson     usleep(100);
1784c9c50009SAlex Williamson 
1785c9c50009SAlex Williamson     /* Read back the memory size to make sure we're out of reset */
1786c9c50009SAlex Williamson     for (i = 0; i < 100000; i++) {
1787c9c50009SAlex Williamson         if (vfio_region_read(&vdev->bars[5].region, 0x5428, 4) != 0xffffffff) {
1788c9c50009SAlex Williamson             goto reset_smc;
1789c9c50009SAlex Williamson         }
1790c9c50009SAlex Williamson         usleep(1);
1791c9c50009SAlex Williamson     }
1792c9c50009SAlex Williamson 
1793c9c50009SAlex Williamson     trace_vfio_quirk_ati_bonaire_reset_timeout(vdev->vbasedev.name);
1794c9c50009SAlex Williamson 
1795c9c50009SAlex Williamson reset_smc:
1796c9c50009SAlex Williamson     /* Reset SMC */
1797c9c50009SAlex Williamson     vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000000, 4);
1798c9c50009SAlex Williamson     data = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
1799c9c50009SAlex Williamson     data |= 1;
1800c9c50009SAlex Williamson     vfio_region_write(&vdev->bars[5].region, 0x204, data, 4);
1801c9c50009SAlex Williamson 
1802c9c50009SAlex Williamson     /* Disable SMC clock */
1803c9c50009SAlex Williamson     vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000004, 4);
1804c9c50009SAlex Williamson     data = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
1805c9c50009SAlex Williamson     data |= 1;
1806c9c50009SAlex Williamson     vfio_region_write(&vdev->bars[5].region, 0x204, data, 4);
1807c9c50009SAlex Williamson 
1808c9c50009SAlex Williamson     trace_vfio_quirk_ati_bonaire_reset_done(vdev->vbasedev.name);
1809c9c50009SAlex Williamson 
1810c9c50009SAlex Williamson out:
1811c9c50009SAlex Williamson     /* Restore PCI command register */
1812c9c50009SAlex Williamson     vfio_pci_write_config(pdev, PCI_COMMAND, 0, 2);
1813c9c50009SAlex Williamson 
1814c9c50009SAlex Williamson     return ret;
1815c9c50009SAlex Williamson }
1816c9c50009SAlex Williamson 
1817c9c50009SAlex Williamson void vfio_setup_resetfn_quirk(VFIOPCIDevice *vdev)
1818c9c50009SAlex Williamson {
1819ff635e37SAlex Williamson     switch (vdev->vendor_id) {
1820c9c50009SAlex Williamson     case 0x1002:
1821ff635e37SAlex Williamson         switch (vdev->device_id) {
1822c9c50009SAlex Williamson         /* Bonaire */
1823c9c50009SAlex Williamson         case 0x6649: /* Bonaire [FirePro W5100] */
1824c9c50009SAlex Williamson         case 0x6650:
1825c9c50009SAlex Williamson         case 0x6651:
1826c9c50009SAlex Williamson         case 0x6658: /* Bonaire XTX [Radeon R7 260X] */
1827c9c50009SAlex Williamson         case 0x665c: /* Bonaire XT [Radeon HD 7790/8770 / R9 260 OEM] */
1828c9c50009SAlex Williamson         case 0x665d: /* Bonaire [Radeon R7 200 Series] */
1829c9c50009SAlex Williamson         /* Hawaii */
1830c9c50009SAlex Williamson         case 0x67A0: /* Hawaii XT GL [FirePro W9100] */
1831c9c50009SAlex Williamson         case 0x67A1: /* Hawaii PRO GL [FirePro W8100] */
1832c9c50009SAlex Williamson         case 0x67A2:
1833c9c50009SAlex Williamson         case 0x67A8:
1834c9c50009SAlex Williamson         case 0x67A9:
1835c9c50009SAlex Williamson         case 0x67AA:
1836c9c50009SAlex Williamson         case 0x67B0: /* Hawaii XT [Radeon R9 290X] */
1837c9c50009SAlex Williamson         case 0x67B1: /* Hawaii PRO [Radeon R9 290] */
1838c9c50009SAlex Williamson         case 0x67B8:
1839c9c50009SAlex Williamson         case 0x67B9:
1840c9c50009SAlex Williamson         case 0x67BA:
1841c9c50009SAlex Williamson         case 0x67BE:
1842c9c50009SAlex Williamson             vdev->resetfn = vfio_radeon_reset;
1843c9c50009SAlex Williamson             trace_vfio_quirk_ati_bonaire_reset(vdev->vbasedev.name);
1844c9c50009SAlex Williamson             break;
1845c9c50009SAlex Williamson         }
1846c9c50009SAlex Williamson         break;
1847c9c50009SAlex Williamson     }
1848c9c50009SAlex Williamson }
1849