1c00d61d8SAlex Williamson /* 2c00d61d8SAlex Williamson * device quirks for PCI devices 3c00d61d8SAlex Williamson * 4c00d61d8SAlex Williamson * Copyright Red Hat, Inc. 2012-2015 5c00d61d8SAlex Williamson * 6c00d61d8SAlex Williamson * Authors: 7c00d61d8SAlex Williamson * Alex Williamson <alex.williamson@redhat.com> 8c00d61d8SAlex Williamson * 9c00d61d8SAlex Williamson * This work is licensed under the terms of the GNU GPL, version 2. See 10c00d61d8SAlex Williamson * the COPYING file in the top-level directory. 11c00d61d8SAlex Williamson */ 12c00d61d8SAlex Williamson 13c6eacb1aSPeter Maydell #include "qemu/osdep.h" 142becc36aSPaolo Bonzini #include CONFIG_DEVICES 15475fbf0aSTony Nguyen #include "exec/memop.h" 16e0255bb1SPhilippe Mathieu-Daudé #include "qemu/units.h" 1724202d2bSPrasad J Pandit #include "qemu/log.h" 18c4c45e94SAlex Williamson #include "qemu/error-report.h" 19c958c51dSAlex Williamson #include "qemu/main-loop.h" 200b8fa32fSMarkus Armbruster #include "qemu/module.h" 21c4c45e94SAlex Williamson #include "qemu/range.h" 22c4c45e94SAlex Williamson #include "qapi/error.h" 23dfbee78dSAlex Williamson #include "qapi/visitor.h" 242b1dbd0dSAlex Williamson #include <sys/ioctl.h> 25c4c45e94SAlex Williamson #include "hw/nvram/fw_cfg.h" 26a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 27c00d61d8SAlex Williamson #include "pci.h" 28dee69a8cSTomita Moeko #include "pci-quirks.h" 29c00d61d8SAlex Williamson #include "trace.h" 30c00d61d8SAlex Williamson 31c00d61d8SAlex Williamson /* 32c00d61d8SAlex Williamson * List of device ids/vendor ids for which to disable 33c00d61d8SAlex Williamson * option rom loading. This avoids the guest hangs during rom 34c00d61d8SAlex Williamson * execution as noticed with the BCM 57810 card for lack of a 35c00d61d8SAlex Williamson * more better way to handle such issues. 36c00d61d8SAlex Williamson * The user can still override by specifying a romfile or 37c00d61d8SAlex Williamson * rombar=1. 38c00d61d8SAlex Williamson * Please see https://bugs.launchpad.net/qemu/+bug/1284874 39c00d61d8SAlex Williamson * for an analysis of the 57810 card hang. When adding 40c00d61d8SAlex Williamson * a new vendor id/device id combination below, please also add 41c00d61d8SAlex Williamson * your card/environment details and information that could 42c00d61d8SAlex Williamson * help in debugging to the bug tracking this issue 43c00d61d8SAlex Williamson */ 44056dfcb6SAlex Williamson static const struct { 45056dfcb6SAlex Williamson uint32_t vendor; 46056dfcb6SAlex Williamson uint32_t device; 474eda914cSPhilippe Mathieu-Daudé } rom_denylist[] = { 48056dfcb6SAlex Williamson { 0x14e4, 0x168e }, /* Broadcom BCM 57810 */ 49c00d61d8SAlex Williamson }; 50c00d61d8SAlex Williamson 514eda914cSPhilippe Mathieu-Daudé bool vfio_opt_rom_in_denylist(VFIOPCIDevice *vdev) 52c00d61d8SAlex Williamson { 53056dfcb6SAlex Williamson int i; 54c00d61d8SAlex Williamson 554eda914cSPhilippe Mathieu-Daudé for (i = 0 ; i < ARRAY_SIZE(rom_denylist); i++) { 564eda914cSPhilippe Mathieu-Daudé if (vfio_pci_is(vdev, rom_denylist[i].vendor, rom_denylist[i].device)) { 574eda914cSPhilippe Mathieu-Daudé trace_vfio_quirk_rom_in_denylist(vdev->vbasedev.name, 584eda914cSPhilippe Mathieu-Daudé rom_denylist[i].vendor, 594eda914cSPhilippe Mathieu-Daudé rom_denylist[i].device); 60c00d61d8SAlex Williamson return true; 61c00d61d8SAlex Williamson } 62c00d61d8SAlex Williamson } 63c00d61d8SAlex Williamson return false; 64c00d61d8SAlex Williamson } 65c00d61d8SAlex Williamson 66c00d61d8SAlex Williamson /* 670e54f24aSAlex Williamson * Device specific region quirks (mostly backdoors to PCI config space) 68c00d61d8SAlex Williamson */ 69c00d61d8SAlex Williamson 700e54f24aSAlex Williamson static uint64_t vfio_generic_window_quirk_address_read(void *opaque, 710e54f24aSAlex Williamson hwaddr addr, 720e54f24aSAlex Williamson unsigned size) 730e54f24aSAlex Williamson { 740e54f24aSAlex Williamson VFIOConfigWindowQuirk *window = opaque; 750e54f24aSAlex Williamson VFIOPCIDevice *vdev = window->vdev; 760e54f24aSAlex Williamson 770e54f24aSAlex Williamson return vfio_region_read(&vdev->bars[window->bar].region, 780e54f24aSAlex Williamson addr + window->address_offset, size); 790e54f24aSAlex Williamson } 800e54f24aSAlex Williamson 810e54f24aSAlex Williamson static void vfio_generic_window_quirk_address_write(void *opaque, hwaddr addr, 820e54f24aSAlex Williamson uint64_t data, 830e54f24aSAlex Williamson unsigned size) 840e54f24aSAlex Williamson { 850e54f24aSAlex Williamson VFIOConfigWindowQuirk *window = opaque; 860e54f24aSAlex Williamson VFIOPCIDevice *vdev = window->vdev; 870e54f24aSAlex Williamson int i; 880e54f24aSAlex Williamson 890e54f24aSAlex Williamson window->window_enabled = false; 900e54f24aSAlex Williamson 910e54f24aSAlex Williamson vfio_region_write(&vdev->bars[window->bar].region, 920e54f24aSAlex Williamson addr + window->address_offset, data, size); 930e54f24aSAlex Williamson 940e54f24aSAlex Williamson for (i = 0; i < window->nr_matches; i++) { 950e54f24aSAlex Williamson if ((data & ~window->matches[i].mask) == window->matches[i].match) { 960e54f24aSAlex Williamson window->window_enabled = true; 970e54f24aSAlex Williamson window->address_val = data & window->matches[i].mask; 980e54f24aSAlex Williamson trace_vfio_quirk_generic_window_address_write(vdev->vbasedev.name, 990e54f24aSAlex Williamson memory_region_name(window->addr_mem), data); 1000e54f24aSAlex Williamson break; 1010e54f24aSAlex Williamson } 1020e54f24aSAlex Williamson } 1030e54f24aSAlex Williamson } 1040e54f24aSAlex Williamson 105dee69a8cSTomita Moeko const MemoryRegionOps vfio_generic_window_address_quirk = { 1060e54f24aSAlex Williamson .read = vfio_generic_window_quirk_address_read, 1070e54f24aSAlex Williamson .write = vfio_generic_window_quirk_address_write, 1080e54f24aSAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 1090e54f24aSAlex Williamson }; 1100e54f24aSAlex Williamson 1110e54f24aSAlex Williamson static uint64_t vfio_generic_window_quirk_data_read(void *opaque, 1120e54f24aSAlex Williamson hwaddr addr, unsigned size) 1130e54f24aSAlex Williamson { 1140e54f24aSAlex Williamson VFIOConfigWindowQuirk *window = opaque; 1150e54f24aSAlex Williamson VFIOPCIDevice *vdev = window->vdev; 1160e54f24aSAlex Williamson uint64_t data; 1170e54f24aSAlex Williamson 1180e54f24aSAlex Williamson /* Always read data reg, discard if window enabled */ 1190e54f24aSAlex Williamson data = vfio_region_read(&vdev->bars[window->bar].region, 1200e54f24aSAlex Williamson addr + window->data_offset, size); 1210e54f24aSAlex Williamson 1220e54f24aSAlex Williamson if (window->window_enabled) { 1230e54f24aSAlex Williamson data = vfio_pci_read_config(&vdev->pdev, window->address_val, size); 1240e54f24aSAlex Williamson trace_vfio_quirk_generic_window_data_read(vdev->vbasedev.name, 1250e54f24aSAlex Williamson memory_region_name(window->data_mem), data); 1260e54f24aSAlex Williamson } 1270e54f24aSAlex Williamson 1280e54f24aSAlex Williamson return data; 1290e54f24aSAlex Williamson } 1300e54f24aSAlex Williamson 1310e54f24aSAlex Williamson static void vfio_generic_window_quirk_data_write(void *opaque, hwaddr addr, 1320e54f24aSAlex Williamson uint64_t data, unsigned size) 1330e54f24aSAlex Williamson { 1340e54f24aSAlex Williamson VFIOConfigWindowQuirk *window = opaque; 1350e54f24aSAlex Williamson VFIOPCIDevice *vdev = window->vdev; 1360e54f24aSAlex Williamson 1370e54f24aSAlex Williamson if (window->window_enabled) { 1380e54f24aSAlex Williamson vfio_pci_write_config(&vdev->pdev, window->address_val, data, size); 1390e54f24aSAlex Williamson trace_vfio_quirk_generic_window_data_write(vdev->vbasedev.name, 1400e54f24aSAlex Williamson memory_region_name(window->data_mem), data); 1410e54f24aSAlex Williamson return; 1420e54f24aSAlex Williamson } 1430e54f24aSAlex Williamson 1440e54f24aSAlex Williamson vfio_region_write(&vdev->bars[window->bar].region, 1450e54f24aSAlex Williamson addr + window->data_offset, data, size); 1460e54f24aSAlex Williamson } 1470e54f24aSAlex Williamson 148dee69a8cSTomita Moeko const MemoryRegionOps vfio_generic_window_data_quirk = { 1490e54f24aSAlex Williamson .read = vfio_generic_window_quirk_data_read, 1500e54f24aSAlex Williamson .write = vfio_generic_window_quirk_data_write, 1510e54f24aSAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 1520e54f24aSAlex Williamson }; 1530e54f24aSAlex Williamson 1540d38fb1cSAlex Williamson static uint64_t vfio_generic_quirk_mirror_read(void *opaque, 1550d38fb1cSAlex Williamson hwaddr addr, unsigned size) 1560d38fb1cSAlex Williamson { 1570d38fb1cSAlex Williamson VFIOConfigMirrorQuirk *mirror = opaque; 1580d38fb1cSAlex Williamson VFIOPCIDevice *vdev = mirror->vdev; 1590d38fb1cSAlex Williamson uint64_t data; 1600d38fb1cSAlex Williamson 1610d38fb1cSAlex Williamson /* Read and discard in case the hardware cares */ 1620d38fb1cSAlex Williamson (void)vfio_region_read(&vdev->bars[mirror->bar].region, 1630d38fb1cSAlex Williamson addr + mirror->offset, size); 1640d38fb1cSAlex Williamson 165f36e7ba9STomita Moeko addr += mirror->config_offset; 1660d38fb1cSAlex Williamson data = vfio_pci_read_config(&vdev->pdev, addr, size); 1670d38fb1cSAlex Williamson trace_vfio_quirk_generic_mirror_read(vdev->vbasedev.name, 1680d38fb1cSAlex Williamson memory_region_name(mirror->mem), 1690d38fb1cSAlex Williamson addr, data); 1700d38fb1cSAlex Williamson return data; 1710d38fb1cSAlex Williamson } 1720d38fb1cSAlex Williamson 1730d38fb1cSAlex Williamson static void vfio_generic_quirk_mirror_write(void *opaque, hwaddr addr, 1740d38fb1cSAlex Williamson uint64_t data, unsigned size) 1750d38fb1cSAlex Williamson { 1760d38fb1cSAlex Williamson VFIOConfigMirrorQuirk *mirror = opaque; 1770d38fb1cSAlex Williamson VFIOPCIDevice *vdev = mirror->vdev; 1780d38fb1cSAlex Williamson 179f36e7ba9STomita Moeko addr += mirror->config_offset; 1800d38fb1cSAlex Williamson vfio_pci_write_config(&vdev->pdev, addr, data, size); 1810d38fb1cSAlex Williamson trace_vfio_quirk_generic_mirror_write(vdev->vbasedev.name, 1820d38fb1cSAlex Williamson memory_region_name(mirror->mem), 1830d38fb1cSAlex Williamson addr, data); 1840d38fb1cSAlex Williamson } 1850d38fb1cSAlex Williamson 186dee69a8cSTomita Moeko const MemoryRegionOps vfio_generic_mirror_quirk = { 1870d38fb1cSAlex Williamson .read = vfio_generic_quirk_mirror_read, 1880d38fb1cSAlex Williamson .write = vfio_generic_quirk_mirror_write, 1890d38fb1cSAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 1900d38fb1cSAlex Williamson }; 1910d38fb1cSAlex Williamson 192c00d61d8SAlex Williamson /* Is range1 fully contained within range2? */ 193c00d61d8SAlex Williamson static bool vfio_range_contained(uint64_t first1, uint64_t len1, 194c00d61d8SAlex Williamson uint64_t first2, uint64_t len2) { 195c00d61d8SAlex Williamson return (first1 >= first2 && first1 + len1 <= first2 + len2); 196c00d61d8SAlex Williamson } 197c00d61d8SAlex Williamson 198c00d61d8SAlex Williamson #define PCI_VENDOR_ID_ATI 0x1002 199c00d61d8SAlex Williamson 200c00d61d8SAlex Williamson /* 201c00d61d8SAlex Williamson * Radeon HD cards (HD5450 & HD7850) report the upper byte of the I/O port BAR 202c00d61d8SAlex Williamson * through VGA register 0x3c3. On newer cards, the I/O port BAR is always 203c00d61d8SAlex Williamson * BAR4 (older cards like the X550 used BAR1, but we don't care to support 204c00d61d8SAlex Williamson * those). Note that on bare metal, a read of 0x3c3 doesn't always return the 205c00d61d8SAlex Williamson * I/O port BAR address. Originally this was coded to return the virtual BAR 206c00d61d8SAlex Williamson * address only if the physical register read returns the actual BAR address, 207c00d61d8SAlex Williamson * but users have reported greater success if we return the virtual address 208c00d61d8SAlex Williamson * unconditionally. 209c00d61d8SAlex Williamson */ 210c00d61d8SAlex Williamson static uint64_t vfio_ati_3c3_quirk_read(void *opaque, 211c00d61d8SAlex Williamson hwaddr addr, unsigned size) 212c00d61d8SAlex Williamson { 213b946d286SAlex Williamson VFIOPCIDevice *vdev = opaque; 214c00d61d8SAlex Williamson uint64_t data = vfio_pci_read_config(&vdev->pdev, 215b946d286SAlex Williamson PCI_BASE_ADDRESS_4 + 1, size); 216b946d286SAlex Williamson 217b946d286SAlex Williamson trace_vfio_quirk_ati_3c3_read(vdev->vbasedev.name, data); 218c00d61d8SAlex Williamson 219c00d61d8SAlex Williamson return data; 220c00d61d8SAlex Williamson } 221c00d61d8SAlex Williamson 22224202d2bSPrasad J Pandit static void vfio_ati_3c3_quirk_write(void *opaque, hwaddr addr, 22324202d2bSPrasad J Pandit uint64_t data, unsigned size) 22424202d2bSPrasad J Pandit { 22524202d2bSPrasad J Pandit qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid access\n", __func__); 22624202d2bSPrasad J Pandit } 22724202d2bSPrasad J Pandit 228c00d61d8SAlex Williamson static const MemoryRegionOps vfio_ati_3c3_quirk = { 229c00d61d8SAlex Williamson .read = vfio_ati_3c3_quirk_read, 23024202d2bSPrasad J Pandit .write = vfio_ati_3c3_quirk_write, 231c00d61d8SAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 232c00d61d8SAlex Williamson }; 233c00d61d8SAlex Williamson 23429d62771SThomas Huth VFIOQuirk *vfio_quirk_alloc(int nr_mem) 235bcf3c3d0SAlex Williamson { 236bcf3c3d0SAlex Williamson VFIOQuirk *quirk = g_new0(VFIOQuirk, 1); 237c958c51dSAlex Williamson QLIST_INIT(&quirk->ioeventfds); 238bcf3c3d0SAlex Williamson quirk->mem = g_new0(MemoryRegion, nr_mem); 239bcf3c3d0SAlex Williamson quirk->nr_mem = nr_mem; 240bcf3c3d0SAlex Williamson 241bcf3c3d0SAlex Williamson return quirk; 242bcf3c3d0SAlex Williamson } 243bcf3c3d0SAlex Williamson 2442b1dbd0dSAlex Williamson static void vfio_ioeventfd_exit(VFIOPCIDevice *vdev, VFIOIOEventFD *ioeventfd) 245c958c51dSAlex Williamson { 246c958c51dSAlex Williamson QLIST_REMOVE(ioeventfd, next); 247c958c51dSAlex Williamson memory_region_del_eventfd(ioeventfd->mr, ioeventfd->addr, ioeventfd->size, 248c958c51dSAlex Williamson true, ioeventfd->data, &ioeventfd->e); 2492b1dbd0dSAlex Williamson 2502b1dbd0dSAlex Williamson if (ioeventfd->vfio) { 2512b1dbd0dSAlex Williamson struct vfio_device_ioeventfd vfio_ioeventfd; 2522b1dbd0dSAlex Williamson 2532b1dbd0dSAlex Williamson vfio_ioeventfd.argsz = sizeof(vfio_ioeventfd); 2542b1dbd0dSAlex Williamson vfio_ioeventfd.flags = ioeventfd->size; 2552b1dbd0dSAlex Williamson vfio_ioeventfd.data = ioeventfd->data; 2562b1dbd0dSAlex Williamson vfio_ioeventfd.offset = ioeventfd->region->fd_offset + 2572b1dbd0dSAlex Williamson ioeventfd->region_addr; 2582b1dbd0dSAlex Williamson vfio_ioeventfd.fd = -1; 2592b1dbd0dSAlex Williamson 2602b1dbd0dSAlex Williamson if (ioctl(vdev->vbasedev.fd, VFIO_DEVICE_IOEVENTFD, &vfio_ioeventfd)) { 2612b1dbd0dSAlex Williamson error_report("Failed to remove vfio ioeventfd for %s+0x%" 2622b1dbd0dSAlex Williamson HWADDR_PRIx"[%d]:0x%"PRIx64" (%m)", 2632b1dbd0dSAlex Williamson memory_region_name(ioeventfd->mr), ioeventfd->addr, 2642b1dbd0dSAlex Williamson ioeventfd->size, ioeventfd->data); 2652b1dbd0dSAlex Williamson } 2662b1dbd0dSAlex Williamson } else { 2672b1dbd0dSAlex Williamson qemu_set_fd_handler(event_notifier_get_fd(&ioeventfd->e), 2682b1dbd0dSAlex Williamson NULL, NULL, NULL); 2692b1dbd0dSAlex Williamson } 2702b1dbd0dSAlex Williamson 271c958c51dSAlex Williamson event_notifier_cleanup(&ioeventfd->e); 272c958c51dSAlex Williamson trace_vfio_ioeventfd_exit(memory_region_name(ioeventfd->mr), 273c958c51dSAlex Williamson (uint64_t)ioeventfd->addr, ioeventfd->size, 274c958c51dSAlex Williamson ioeventfd->data); 275c958c51dSAlex Williamson g_free(ioeventfd); 276c958c51dSAlex Williamson } 277c958c51dSAlex Williamson 278c958c51dSAlex Williamson static void vfio_drop_dynamic_eventfds(VFIOPCIDevice *vdev, VFIOQuirk *quirk) 279c958c51dSAlex Williamson { 280c958c51dSAlex Williamson VFIOIOEventFD *ioeventfd, *tmp; 281c958c51dSAlex Williamson 282c958c51dSAlex Williamson QLIST_FOREACH_SAFE(ioeventfd, &quirk->ioeventfds, next, tmp) { 283c958c51dSAlex Williamson if (ioeventfd->dynamic) { 2842b1dbd0dSAlex Williamson vfio_ioeventfd_exit(vdev, ioeventfd); 285c958c51dSAlex Williamson } 286c958c51dSAlex Williamson } 287c958c51dSAlex Williamson } 288c958c51dSAlex Williamson 289c958c51dSAlex Williamson static void vfio_ioeventfd_handler(void *opaque) 290c958c51dSAlex Williamson { 291c958c51dSAlex Williamson VFIOIOEventFD *ioeventfd = opaque; 292c958c51dSAlex Williamson 293c958c51dSAlex Williamson if (event_notifier_test_and_clear(&ioeventfd->e)) { 294c958c51dSAlex Williamson vfio_region_write(ioeventfd->region, ioeventfd->region_addr, 295c958c51dSAlex Williamson ioeventfd->data, ioeventfd->size); 296c958c51dSAlex Williamson trace_vfio_ioeventfd_handler(memory_region_name(ioeventfd->mr), 297c958c51dSAlex Williamson (uint64_t)ioeventfd->addr, ioeventfd->size, 298c958c51dSAlex Williamson ioeventfd->data); 299c958c51dSAlex Williamson } 300c958c51dSAlex Williamson } 301c958c51dSAlex Williamson 302c958c51dSAlex Williamson static VFIOIOEventFD *vfio_ioeventfd_init(VFIOPCIDevice *vdev, 303c958c51dSAlex Williamson MemoryRegion *mr, hwaddr addr, 304c958c51dSAlex Williamson unsigned size, uint64_t data, 305c958c51dSAlex Williamson VFIORegion *region, 306c958c51dSAlex Williamson hwaddr region_addr, bool dynamic) 307c958c51dSAlex Williamson { 308c958c51dSAlex Williamson VFIOIOEventFD *ioeventfd; 309c958c51dSAlex Williamson 310c958c51dSAlex Williamson if (vdev->no_kvm_ioeventfd) { 311c958c51dSAlex Williamson return NULL; 312c958c51dSAlex Williamson } 313c958c51dSAlex Williamson 314c958c51dSAlex Williamson ioeventfd = g_malloc0(sizeof(*ioeventfd)); 315c958c51dSAlex Williamson 316c958c51dSAlex Williamson if (event_notifier_init(&ioeventfd->e, 0)) { 317c958c51dSAlex Williamson g_free(ioeventfd); 318c958c51dSAlex Williamson return NULL; 319c958c51dSAlex Williamson } 320c958c51dSAlex Williamson 321c958c51dSAlex Williamson /* 322c958c51dSAlex Williamson * MemoryRegion and relative offset, plus additional ioeventfd setup 323c958c51dSAlex Williamson * parameters for configuring and later tearing down KVM ioeventfd. 324c958c51dSAlex Williamson */ 325c958c51dSAlex Williamson ioeventfd->mr = mr; 326c958c51dSAlex Williamson ioeventfd->addr = addr; 327c958c51dSAlex Williamson ioeventfd->size = size; 328c958c51dSAlex Williamson ioeventfd->data = data; 329c958c51dSAlex Williamson ioeventfd->dynamic = dynamic; 330c958c51dSAlex Williamson /* 331c958c51dSAlex Williamson * VFIORegion and relative offset for implementing the userspace 332c958c51dSAlex Williamson * handler. data & size fields shared for both uses. 333c958c51dSAlex Williamson */ 334c958c51dSAlex Williamson ioeventfd->region = region; 335c958c51dSAlex Williamson ioeventfd->region_addr = region_addr; 336c958c51dSAlex Williamson 3372b1dbd0dSAlex Williamson if (!vdev->no_vfio_ioeventfd) { 3382b1dbd0dSAlex Williamson struct vfio_device_ioeventfd vfio_ioeventfd; 3392b1dbd0dSAlex Williamson 3402b1dbd0dSAlex Williamson vfio_ioeventfd.argsz = sizeof(vfio_ioeventfd); 3412b1dbd0dSAlex Williamson vfio_ioeventfd.flags = ioeventfd->size; 3422b1dbd0dSAlex Williamson vfio_ioeventfd.data = ioeventfd->data; 3432b1dbd0dSAlex Williamson vfio_ioeventfd.offset = ioeventfd->region->fd_offset + 3442b1dbd0dSAlex Williamson ioeventfd->region_addr; 3452b1dbd0dSAlex Williamson vfio_ioeventfd.fd = event_notifier_get_fd(&ioeventfd->e); 3462b1dbd0dSAlex Williamson 3472b1dbd0dSAlex Williamson ioeventfd->vfio = !ioctl(vdev->vbasedev.fd, 3482b1dbd0dSAlex Williamson VFIO_DEVICE_IOEVENTFD, &vfio_ioeventfd); 3492b1dbd0dSAlex Williamson } 3502b1dbd0dSAlex Williamson 3512b1dbd0dSAlex Williamson if (!ioeventfd->vfio) { 352c958c51dSAlex Williamson qemu_set_fd_handler(event_notifier_get_fd(&ioeventfd->e), 353c958c51dSAlex Williamson vfio_ioeventfd_handler, NULL, ioeventfd); 3542b1dbd0dSAlex Williamson } 3552b1dbd0dSAlex Williamson 356c958c51dSAlex Williamson memory_region_add_eventfd(ioeventfd->mr, ioeventfd->addr, ioeventfd->size, 357c958c51dSAlex Williamson true, ioeventfd->data, &ioeventfd->e); 358c958c51dSAlex Williamson trace_vfio_ioeventfd_init(memory_region_name(mr), (uint64_t)addr, 3592b1dbd0dSAlex Williamson size, data, ioeventfd->vfio); 360c958c51dSAlex Williamson 361c958c51dSAlex Williamson return ioeventfd; 362c958c51dSAlex Williamson } 363c958c51dSAlex Williamson 364c00d61d8SAlex Williamson static void vfio_vga_probe_ati_3c3_quirk(VFIOPCIDevice *vdev) 365c00d61d8SAlex Williamson { 366c00d61d8SAlex Williamson VFIOQuirk *quirk; 367c00d61d8SAlex Williamson 368c00d61d8SAlex Williamson /* 369c00d61d8SAlex Williamson * As long as the BAR is >= 256 bytes it will be aligned such that the 370c00d61d8SAlex Williamson * lower byte is always zero. Filter out anything else, if it exists. 371c00d61d8SAlex Williamson */ 372b946d286SAlex Williamson if (!vfio_pci_is(vdev, PCI_VENDOR_ID_ATI, PCI_ANY_ID) || 373b946d286SAlex Williamson !vdev->bars[4].ioport || vdev->bars[4].region.size < 256) { 374c00d61d8SAlex Williamson return; 375c00d61d8SAlex Williamson } 376c00d61d8SAlex Williamson 377bcf3c3d0SAlex Williamson quirk = vfio_quirk_alloc(1); 378c00d61d8SAlex Williamson 379b946d286SAlex Williamson memory_region_init_io(quirk->mem, OBJECT(vdev), &vfio_ati_3c3_quirk, vdev, 380c00d61d8SAlex Williamson "vfio-ati-3c3-quirk", 1); 3812d82f8a3SAlex Williamson memory_region_add_subregion(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].mem, 3828c4f2348SAlex Williamson 3 /* offset 3 bytes from 0x3c0 */, quirk->mem); 383c00d61d8SAlex Williamson 3842d82f8a3SAlex Williamson QLIST_INSERT_HEAD(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].quirks, 385c00d61d8SAlex Williamson quirk, next); 386c00d61d8SAlex Williamson 387b946d286SAlex Williamson trace_vfio_quirk_ati_3c3_probe(vdev->vbasedev.name); 388c00d61d8SAlex Williamson } 389c00d61d8SAlex Williamson 390c00d61d8SAlex Williamson /* 3910e54f24aSAlex Williamson * Newer ATI/AMD devices, including HD5450 and HD7850, have a mirror to PCI 392c00d61d8SAlex Williamson * config space through MMIO BAR2 at offset 0x4000. Nothing seems to access 393c00d61d8SAlex Williamson * the MMIO space directly, but a window to this space is provided through 394c00d61d8SAlex Williamson * I/O port BAR4. Offset 0x0 is the address register and offset 0x4 is the 395c00d61d8SAlex Williamson * data register. When the address is programmed to a range of 0x4000-0x4fff 396c00d61d8SAlex Williamson * PCI configuration space is available. Experimentation seems to indicate 3970e54f24aSAlex Williamson * that read-only may be provided by hardware. 398c00d61d8SAlex Williamson */ 3990e54f24aSAlex Williamson static void vfio_probe_ati_bar4_quirk(VFIOPCIDevice *vdev, int nr) 400c00d61d8SAlex Williamson { 401c00d61d8SAlex Williamson VFIOQuirk *quirk; 4020e54f24aSAlex Williamson VFIOConfigWindowQuirk *window; 403c00d61d8SAlex Williamson 4040e54f24aSAlex Williamson /* This windows doesn't seem to be used except by legacy VGA code */ 4050e54f24aSAlex Williamson if (!vfio_pci_is(vdev, PCI_VENDOR_ID_ATI, PCI_ANY_ID) || 4064d3fc4fdSAlex Williamson !vdev->vga || nr != 4) { 407c00d61d8SAlex Williamson return; 408c00d61d8SAlex Williamson } 409c00d61d8SAlex Williamson 410bcf3c3d0SAlex Williamson quirk = vfio_quirk_alloc(2); 4110e54f24aSAlex Williamson window = quirk->data = g_malloc0(sizeof(*window) + 4120e54f24aSAlex Williamson sizeof(VFIOConfigWindowMatch)); 4130e54f24aSAlex Williamson window->vdev = vdev; 4140e54f24aSAlex Williamson window->address_offset = 0; 4150e54f24aSAlex Williamson window->data_offset = 4; 4160e54f24aSAlex Williamson window->nr_matches = 1; 4170e54f24aSAlex Williamson window->matches[0].match = 0x4000; 418f5793fd9SAlex Williamson window->matches[0].mask = vdev->config_size - 1; 4190e54f24aSAlex Williamson window->bar = nr; 4200e54f24aSAlex Williamson window->addr_mem = &quirk->mem[0]; 4210e54f24aSAlex Williamson window->data_mem = &quirk->mem[1]; 422c00d61d8SAlex Williamson 4230e54f24aSAlex Williamson memory_region_init_io(window->addr_mem, OBJECT(vdev), 4240e54f24aSAlex Williamson &vfio_generic_window_address_quirk, window, 4250e54f24aSAlex Williamson "vfio-ati-bar4-window-address-quirk", 4); 426db0da029SAlex Williamson memory_region_add_subregion_overlap(vdev->bars[nr].region.mem, 4270e54f24aSAlex Williamson window->address_offset, 4280e54f24aSAlex Williamson window->addr_mem, 1); 4290e54f24aSAlex Williamson 4300e54f24aSAlex Williamson memory_region_init_io(window->data_mem, OBJECT(vdev), 4310e54f24aSAlex Williamson &vfio_generic_window_data_quirk, window, 4320e54f24aSAlex Williamson "vfio-ati-bar4-window-data-quirk", 4); 433db0da029SAlex Williamson memory_region_add_subregion_overlap(vdev->bars[nr].region.mem, 4340e54f24aSAlex Williamson window->data_offset, 4350e54f24aSAlex Williamson window->data_mem, 1); 436c00d61d8SAlex Williamson 437c00d61d8SAlex Williamson QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next); 438c00d61d8SAlex Williamson 4390e54f24aSAlex Williamson trace_vfio_quirk_ati_bar4_probe(vdev->vbasedev.name); 440c00d61d8SAlex Williamson } 441c00d61d8SAlex Williamson 442c00d61d8SAlex Williamson /* 4430d38fb1cSAlex Williamson * Trap the BAR2 MMIO mirror to config space as well. 444c00d61d8SAlex Williamson */ 4450d38fb1cSAlex Williamson static void vfio_probe_ati_bar2_quirk(VFIOPCIDevice *vdev, int nr) 446c00d61d8SAlex Williamson { 447c00d61d8SAlex Williamson VFIOQuirk *quirk; 4480d38fb1cSAlex Williamson VFIOConfigMirrorQuirk *mirror; 449c00d61d8SAlex Williamson 450c00d61d8SAlex Williamson /* Only enable on newer devices where BAR2 is 64bit */ 4510d38fb1cSAlex Williamson if (!vfio_pci_is(vdev, PCI_VENDOR_ID_ATI, PCI_ANY_ID) || 4524d3fc4fdSAlex Williamson !vdev->vga || nr != 2 || !vdev->bars[2].mem64) { 453c00d61d8SAlex Williamson return; 454c00d61d8SAlex Williamson } 455c00d61d8SAlex Williamson 456bcf3c3d0SAlex Williamson quirk = vfio_quirk_alloc(1); 4570d38fb1cSAlex Williamson mirror = quirk->data = g_malloc0(sizeof(*mirror)); 458bcf3c3d0SAlex Williamson mirror->mem = quirk->mem; 4590d38fb1cSAlex Williamson mirror->vdev = vdev; 4600d38fb1cSAlex Williamson mirror->offset = 0x4000; 4610d38fb1cSAlex Williamson mirror->bar = nr; 462c00d61d8SAlex Williamson 4630d38fb1cSAlex Williamson memory_region_init_io(mirror->mem, OBJECT(vdev), 4640d38fb1cSAlex Williamson &vfio_generic_mirror_quirk, mirror, 4650d38fb1cSAlex Williamson "vfio-ati-bar2-4000-quirk", PCI_CONFIG_SPACE_SIZE); 466db0da029SAlex Williamson memory_region_add_subregion_overlap(vdev->bars[nr].region.mem, 4670d38fb1cSAlex Williamson mirror->offset, mirror->mem, 1); 468c00d61d8SAlex Williamson 469c00d61d8SAlex Williamson QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next); 470c00d61d8SAlex Williamson 4710d38fb1cSAlex Williamson trace_vfio_quirk_ati_bar2_probe(vdev->vbasedev.name); 472c00d61d8SAlex Williamson } 473c00d61d8SAlex Williamson 474c00d61d8SAlex Williamson /* 475c00d61d8SAlex Williamson * Older ATI/AMD cards like the X550 have a similar window to that above. 476c00d61d8SAlex Williamson * I/O port BAR1 provides a window to a mirror of PCI config space located 477c00d61d8SAlex Williamson * in BAR2 at offset 0xf00. We don't care to support such older cards, but 478c00d61d8SAlex Williamson * note it for future reference. 479c00d61d8SAlex Williamson */ 480c00d61d8SAlex Williamson 481c00d61d8SAlex Williamson /* 482c00d61d8SAlex Williamson * Nvidia has several different methods to get to config space, the 483c00d61d8SAlex Williamson * nouveu project has several of these documented here: 484c00d61d8SAlex Williamson * https://github.com/pathscale/envytools/tree/master/hwdocs 485c00d61d8SAlex Williamson * 486c00d61d8SAlex Williamson * The first quirk is actually not documented in envytools and is found 487c00d61d8SAlex Williamson * on 10de:01d1 (NVIDIA Corporation G72 [GeForce 7300 LE]). This is an 488c00d61d8SAlex Williamson * NV46 chipset. The backdoor uses the legacy VGA I/O ports to access 489c00d61d8SAlex Williamson * the mirror of PCI config space found at BAR0 offset 0x1800. The access 490c00d61d8SAlex Williamson * sequence first writes 0x338 to I/O port 0x3d4. The target offset is 491c00d61d8SAlex Williamson * then written to 0x3d0. Finally 0x538 is written for a read and 0x738 492c00d61d8SAlex Williamson * is written for a write to 0x3d4. The BAR0 offset is then accessible 493c00d61d8SAlex Williamson * through 0x3d0. This quirk doesn't seem to be necessary on newer cards 494c00d61d8SAlex Williamson * that use the I/O port BAR5 window but it doesn't hurt to leave it. 495c00d61d8SAlex Williamson */ 4966029a424SAlex Williamson typedef enum {NONE = 0, SELECT, WINDOW, READ, WRITE} VFIONvidia3d0State; 4976029a424SAlex Williamson static const char *nv3d0_states[] = { "NONE", "SELECT", 4986029a424SAlex Williamson "WINDOW", "READ", "WRITE" }; 4996029a424SAlex Williamson 5006029a424SAlex Williamson typedef struct VFIONvidia3d0Quirk { 5016029a424SAlex Williamson VFIOPCIDevice *vdev; 5026029a424SAlex Williamson VFIONvidia3d0State state; 5036029a424SAlex Williamson uint32_t offset; 5046029a424SAlex Williamson } VFIONvidia3d0Quirk; 5056029a424SAlex Williamson 5066029a424SAlex Williamson static uint64_t vfio_nvidia_3d4_quirk_read(void *opaque, 5076029a424SAlex Williamson hwaddr addr, unsigned size) 5086029a424SAlex Williamson { 5096029a424SAlex Williamson VFIONvidia3d0Quirk *quirk = opaque; 5106029a424SAlex Williamson VFIOPCIDevice *vdev = quirk->vdev; 5116029a424SAlex Williamson 5126029a424SAlex Williamson quirk->state = NONE; 5136029a424SAlex Williamson 5142d82f8a3SAlex Williamson return vfio_vga_read(&vdev->vga->region[QEMU_PCI_VGA_IO_HI], 5156029a424SAlex Williamson addr + 0x14, size); 5166029a424SAlex Williamson } 5176029a424SAlex Williamson 5186029a424SAlex Williamson static void vfio_nvidia_3d4_quirk_write(void *opaque, hwaddr addr, 5196029a424SAlex Williamson uint64_t data, unsigned size) 5206029a424SAlex Williamson { 5216029a424SAlex Williamson VFIONvidia3d0Quirk *quirk = opaque; 5226029a424SAlex Williamson VFIOPCIDevice *vdev = quirk->vdev; 5236029a424SAlex Williamson VFIONvidia3d0State old_state = quirk->state; 5246029a424SAlex Williamson 5256029a424SAlex Williamson quirk->state = NONE; 5266029a424SAlex Williamson 5276029a424SAlex Williamson switch (data) { 5286029a424SAlex Williamson case 0x338: 5296029a424SAlex Williamson if (old_state == NONE) { 5306029a424SAlex Williamson quirk->state = SELECT; 5316029a424SAlex Williamson trace_vfio_quirk_nvidia_3d0_state(vdev->vbasedev.name, 5326029a424SAlex Williamson nv3d0_states[quirk->state]); 5336029a424SAlex Williamson } 5346029a424SAlex Williamson break; 5356029a424SAlex Williamson case 0x538: 5366029a424SAlex Williamson if (old_state == WINDOW) { 5376029a424SAlex Williamson quirk->state = READ; 5386029a424SAlex Williamson trace_vfio_quirk_nvidia_3d0_state(vdev->vbasedev.name, 5396029a424SAlex Williamson nv3d0_states[quirk->state]); 5406029a424SAlex Williamson } 5416029a424SAlex Williamson break; 5426029a424SAlex Williamson case 0x738: 5436029a424SAlex Williamson if (old_state == WINDOW) { 5446029a424SAlex Williamson quirk->state = WRITE; 5456029a424SAlex Williamson trace_vfio_quirk_nvidia_3d0_state(vdev->vbasedev.name, 5466029a424SAlex Williamson nv3d0_states[quirk->state]); 5476029a424SAlex Williamson } 5486029a424SAlex Williamson break; 5496029a424SAlex Williamson } 5506029a424SAlex Williamson 5512d82f8a3SAlex Williamson vfio_vga_write(&vdev->vga->region[QEMU_PCI_VGA_IO_HI], 5526029a424SAlex Williamson addr + 0x14, data, size); 5536029a424SAlex Williamson } 5546029a424SAlex Williamson 5556029a424SAlex Williamson static const MemoryRegionOps vfio_nvidia_3d4_quirk = { 5566029a424SAlex Williamson .read = vfio_nvidia_3d4_quirk_read, 5576029a424SAlex Williamson .write = vfio_nvidia_3d4_quirk_write, 5586029a424SAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 559c00d61d8SAlex Williamson }; 560c00d61d8SAlex Williamson 561c00d61d8SAlex Williamson static uint64_t vfio_nvidia_3d0_quirk_read(void *opaque, 562c00d61d8SAlex Williamson hwaddr addr, unsigned size) 563c00d61d8SAlex Williamson { 5646029a424SAlex Williamson VFIONvidia3d0Quirk *quirk = opaque; 565c00d61d8SAlex Williamson VFIOPCIDevice *vdev = quirk->vdev; 5666029a424SAlex Williamson VFIONvidia3d0State old_state = quirk->state; 5672d82f8a3SAlex Williamson uint64_t data = vfio_vga_read(&vdev->vga->region[QEMU_PCI_VGA_IO_HI], 5686029a424SAlex Williamson addr + 0x10, size); 569c00d61d8SAlex Williamson 5706029a424SAlex Williamson quirk->state = NONE; 5716029a424SAlex Williamson 5726029a424SAlex Williamson if (old_state == READ && 5736029a424SAlex Williamson (quirk->offset & ~(PCI_CONFIG_SPACE_SIZE - 1)) == 0x1800) { 5746029a424SAlex Williamson uint8_t offset = quirk->offset & (PCI_CONFIG_SPACE_SIZE - 1); 5756029a424SAlex Williamson 5766029a424SAlex Williamson data = vfio_pci_read_config(&vdev->pdev, offset, size); 5776029a424SAlex Williamson trace_vfio_quirk_nvidia_3d0_read(vdev->vbasedev.name, 5786029a424SAlex Williamson offset, size, data); 579c00d61d8SAlex Williamson } 580c00d61d8SAlex Williamson 581c00d61d8SAlex Williamson return data; 582c00d61d8SAlex Williamson } 583c00d61d8SAlex Williamson 584c00d61d8SAlex Williamson static void vfio_nvidia_3d0_quirk_write(void *opaque, hwaddr addr, 585c00d61d8SAlex Williamson uint64_t data, unsigned size) 586c00d61d8SAlex Williamson { 5876029a424SAlex Williamson VFIONvidia3d0Quirk *quirk = opaque; 588c00d61d8SAlex Williamson VFIOPCIDevice *vdev = quirk->vdev; 5896029a424SAlex Williamson VFIONvidia3d0State old_state = quirk->state; 590c00d61d8SAlex Williamson 5916029a424SAlex Williamson quirk->state = NONE; 5926029a424SAlex Williamson 5936029a424SAlex Williamson if (old_state == SELECT) { 5946029a424SAlex Williamson quirk->offset = (uint32_t)data; 5956029a424SAlex Williamson quirk->state = WINDOW; 5966029a424SAlex Williamson trace_vfio_quirk_nvidia_3d0_state(vdev->vbasedev.name, 5976029a424SAlex Williamson nv3d0_states[quirk->state]); 5986029a424SAlex Williamson } else if (old_state == WRITE) { 5996029a424SAlex Williamson if ((quirk->offset & ~(PCI_CONFIG_SPACE_SIZE - 1)) == 0x1800) { 6006029a424SAlex Williamson uint8_t offset = quirk->offset & (PCI_CONFIG_SPACE_SIZE - 1); 6016029a424SAlex Williamson 6026029a424SAlex Williamson vfio_pci_write_config(&vdev->pdev, offset, data, size); 6036029a424SAlex Williamson trace_vfio_quirk_nvidia_3d0_write(vdev->vbasedev.name, 6046029a424SAlex Williamson offset, data, size); 605c00d61d8SAlex Williamson return; 606c00d61d8SAlex Williamson } 607c00d61d8SAlex Williamson } 608c00d61d8SAlex Williamson 6092d82f8a3SAlex Williamson vfio_vga_write(&vdev->vga->region[QEMU_PCI_VGA_IO_HI], 6106029a424SAlex Williamson addr + 0x10, data, size); 611c00d61d8SAlex Williamson } 612c00d61d8SAlex Williamson 613c00d61d8SAlex Williamson static const MemoryRegionOps vfio_nvidia_3d0_quirk = { 614c00d61d8SAlex Williamson .read = vfio_nvidia_3d0_quirk_read, 615c00d61d8SAlex Williamson .write = vfio_nvidia_3d0_quirk_write, 616c00d61d8SAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 617c00d61d8SAlex Williamson }; 618c00d61d8SAlex Williamson 619c00d61d8SAlex Williamson static void vfio_vga_probe_nvidia_3d0_quirk(VFIOPCIDevice *vdev) 620c00d61d8SAlex Williamson { 621c00d61d8SAlex Williamson VFIOQuirk *quirk; 6226029a424SAlex Williamson VFIONvidia3d0Quirk *data; 623c00d61d8SAlex Williamson 624db32d0f4SAlex Williamson if (vdev->no_geforce_quirks || 625db32d0f4SAlex Williamson !vfio_pci_is(vdev, PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID) || 626c00d61d8SAlex Williamson !vdev->bars[1].region.size) { 627c00d61d8SAlex Williamson return; 628c00d61d8SAlex Williamson } 629c00d61d8SAlex Williamson 630bcf3c3d0SAlex Williamson quirk = vfio_quirk_alloc(2); 6316029a424SAlex Williamson quirk->data = data = g_malloc0(sizeof(*data)); 6326029a424SAlex Williamson data->vdev = vdev; 633c00d61d8SAlex Williamson 6346029a424SAlex Williamson memory_region_init_io(&quirk->mem[0], OBJECT(vdev), &vfio_nvidia_3d4_quirk, 6356029a424SAlex Williamson data, "vfio-nvidia-3d4-quirk", 2); 6362d82f8a3SAlex Williamson memory_region_add_subregion(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].mem, 6376029a424SAlex Williamson 0x14 /* 0x3c0 + 0x14 */, &quirk->mem[0]); 6386029a424SAlex Williamson 6396029a424SAlex Williamson memory_region_init_io(&quirk->mem[1], OBJECT(vdev), &vfio_nvidia_3d0_quirk, 6406029a424SAlex Williamson data, "vfio-nvidia-3d0-quirk", 2); 6412d82f8a3SAlex Williamson memory_region_add_subregion(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].mem, 6426029a424SAlex Williamson 0x10 /* 0x3c0 + 0x10 */, &quirk->mem[1]); 643c00d61d8SAlex Williamson 6442d82f8a3SAlex Williamson QLIST_INSERT_HEAD(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].quirks, 645c00d61d8SAlex Williamson quirk, next); 646c00d61d8SAlex Williamson 6476029a424SAlex Williamson trace_vfio_quirk_nvidia_3d0_probe(vdev->vbasedev.name); 648c00d61d8SAlex Williamson } 649c00d61d8SAlex Williamson 650c00d61d8SAlex Williamson /* 651c00d61d8SAlex Williamson * The second quirk is documented in envytools. The I/O port BAR5 is just 652c00d61d8SAlex Williamson * a set of address/data ports to the MMIO BARs. The BAR we care about is 653c00d61d8SAlex Williamson * again BAR0. This backdoor is apparently a bit newer than the one above 654c00d61d8SAlex Williamson * so we need to not only trap 256 bytes @0x1800, but all of PCI config 655c00d61d8SAlex Williamson * space, including extended space is available at the 4k @0x88000. 656c00d61d8SAlex Williamson */ 6570e54f24aSAlex Williamson typedef struct VFIONvidiaBAR5Quirk { 6580e54f24aSAlex Williamson uint32_t master; 6590e54f24aSAlex Williamson uint32_t enable; 6600e54f24aSAlex Williamson MemoryRegion *addr_mem; 6610e54f24aSAlex Williamson MemoryRegion *data_mem; 6620e54f24aSAlex Williamson bool enabled; 6630e54f24aSAlex Williamson VFIOConfigWindowQuirk window; /* last for match data */ 6640e54f24aSAlex Williamson } VFIONvidiaBAR5Quirk; 665c00d61d8SAlex Williamson 6660e54f24aSAlex Williamson static void vfio_nvidia_bar5_enable(VFIONvidiaBAR5Quirk *bar5) 6670e54f24aSAlex Williamson { 6680e54f24aSAlex Williamson VFIOPCIDevice *vdev = bar5->window.vdev; 6690e54f24aSAlex Williamson 6700e54f24aSAlex Williamson if (((bar5->master & bar5->enable) & 0x1) == bar5->enabled) { 6710e54f24aSAlex Williamson return; 6720e54f24aSAlex Williamson } 6730e54f24aSAlex Williamson 6740e54f24aSAlex Williamson bar5->enabled = !bar5->enabled; 6750e54f24aSAlex Williamson trace_vfio_quirk_nvidia_bar5_state(vdev->vbasedev.name, 6760e54f24aSAlex Williamson bar5->enabled ? "Enable" : "Disable"); 6770e54f24aSAlex Williamson memory_region_set_enabled(bar5->addr_mem, bar5->enabled); 6780e54f24aSAlex Williamson memory_region_set_enabled(bar5->data_mem, bar5->enabled); 6790e54f24aSAlex Williamson } 6800e54f24aSAlex Williamson 6810e54f24aSAlex Williamson static uint64_t vfio_nvidia_bar5_quirk_master_read(void *opaque, 6820e54f24aSAlex Williamson hwaddr addr, unsigned size) 6830e54f24aSAlex Williamson { 6840e54f24aSAlex Williamson VFIONvidiaBAR5Quirk *bar5 = opaque; 6850e54f24aSAlex Williamson VFIOPCIDevice *vdev = bar5->window.vdev; 6860e54f24aSAlex Williamson 6870e54f24aSAlex Williamson return vfio_region_read(&vdev->bars[5].region, addr, size); 6880e54f24aSAlex Williamson } 6890e54f24aSAlex Williamson 6900e54f24aSAlex Williamson static void vfio_nvidia_bar5_quirk_master_write(void *opaque, hwaddr addr, 691c00d61d8SAlex Williamson uint64_t data, unsigned size) 692c00d61d8SAlex Williamson { 6930e54f24aSAlex Williamson VFIONvidiaBAR5Quirk *bar5 = opaque; 6940e54f24aSAlex Williamson VFIOPCIDevice *vdev = bar5->window.vdev; 695c00d61d8SAlex Williamson 6960e54f24aSAlex Williamson vfio_region_write(&vdev->bars[5].region, addr, data, size); 6970e54f24aSAlex Williamson 6980e54f24aSAlex Williamson bar5->master = data; 6990e54f24aSAlex Williamson vfio_nvidia_bar5_enable(bar5); 700c00d61d8SAlex Williamson } 701c00d61d8SAlex Williamson 7020e54f24aSAlex Williamson static const MemoryRegionOps vfio_nvidia_bar5_quirk_master = { 7030e54f24aSAlex Williamson .read = vfio_nvidia_bar5_quirk_master_read, 7040e54f24aSAlex Williamson .write = vfio_nvidia_bar5_quirk_master_write, 705c00d61d8SAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 706c00d61d8SAlex Williamson }; 707c00d61d8SAlex Williamson 7080e54f24aSAlex Williamson static uint64_t vfio_nvidia_bar5_quirk_enable_read(void *opaque, 7090e54f24aSAlex Williamson hwaddr addr, unsigned size) 710c00d61d8SAlex Williamson { 7110e54f24aSAlex Williamson VFIONvidiaBAR5Quirk *bar5 = opaque; 7120e54f24aSAlex Williamson VFIOPCIDevice *vdev = bar5->window.vdev; 713c00d61d8SAlex Williamson 7140e54f24aSAlex Williamson return vfio_region_read(&vdev->bars[5].region, addr + 4, size); 7150e54f24aSAlex Williamson } 7160e54f24aSAlex Williamson 7170e54f24aSAlex Williamson static void vfio_nvidia_bar5_quirk_enable_write(void *opaque, hwaddr addr, 7180e54f24aSAlex Williamson uint64_t data, unsigned size) 7190e54f24aSAlex Williamson { 7200e54f24aSAlex Williamson VFIONvidiaBAR5Quirk *bar5 = opaque; 7210e54f24aSAlex Williamson VFIOPCIDevice *vdev = bar5->window.vdev; 7220e54f24aSAlex Williamson 7230e54f24aSAlex Williamson vfio_region_write(&vdev->bars[5].region, addr + 4, data, size); 7240e54f24aSAlex Williamson 7250e54f24aSAlex Williamson bar5->enable = data; 7260e54f24aSAlex Williamson vfio_nvidia_bar5_enable(bar5); 7270e54f24aSAlex Williamson } 7280e54f24aSAlex Williamson 7290e54f24aSAlex Williamson static const MemoryRegionOps vfio_nvidia_bar5_quirk_enable = { 7300e54f24aSAlex Williamson .read = vfio_nvidia_bar5_quirk_enable_read, 7310e54f24aSAlex Williamson .write = vfio_nvidia_bar5_quirk_enable_write, 7320e54f24aSAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 7330e54f24aSAlex Williamson }; 7340e54f24aSAlex Williamson 7350e54f24aSAlex Williamson static void vfio_probe_nvidia_bar5_quirk(VFIOPCIDevice *vdev, int nr) 7360e54f24aSAlex Williamson { 7370e54f24aSAlex Williamson VFIOQuirk *quirk; 7380e54f24aSAlex Williamson VFIONvidiaBAR5Quirk *bar5; 7390e54f24aSAlex Williamson VFIOConfigWindowQuirk *window; 7400e54f24aSAlex Williamson 741db32d0f4SAlex Williamson if (vdev->no_geforce_quirks || 742db32d0f4SAlex Williamson !vfio_pci_is(vdev, PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID) || 7438f419c5bSAlex Williamson !vdev->vga || nr != 5 || !vdev->bars[5].ioport) { 744c00d61d8SAlex Williamson return; 745c00d61d8SAlex Williamson } 746c00d61d8SAlex Williamson 747bcf3c3d0SAlex Williamson quirk = vfio_quirk_alloc(4); 7480e54f24aSAlex Williamson bar5 = quirk->data = g_malloc0(sizeof(*bar5) + 7490e54f24aSAlex Williamson (sizeof(VFIOConfigWindowMatch) * 2)); 7500e54f24aSAlex Williamson window = &bar5->window; 751c00d61d8SAlex Williamson 7520e54f24aSAlex Williamson window->vdev = vdev; 7530e54f24aSAlex Williamson window->address_offset = 0x8; 7540e54f24aSAlex Williamson window->data_offset = 0xc; 7550e54f24aSAlex Williamson window->nr_matches = 2; 7560e54f24aSAlex Williamson window->matches[0].match = 0x1800; 7570e54f24aSAlex Williamson window->matches[0].mask = PCI_CONFIG_SPACE_SIZE - 1; 7580e54f24aSAlex Williamson window->matches[1].match = 0x88000; 759f5793fd9SAlex Williamson window->matches[1].mask = vdev->config_size - 1; 7600e54f24aSAlex Williamson window->bar = nr; 7610e54f24aSAlex Williamson window->addr_mem = bar5->addr_mem = &quirk->mem[0]; 7620e54f24aSAlex Williamson window->data_mem = bar5->data_mem = &quirk->mem[1]; 7630e54f24aSAlex Williamson 7640e54f24aSAlex Williamson memory_region_init_io(window->addr_mem, OBJECT(vdev), 7650e54f24aSAlex Williamson &vfio_generic_window_address_quirk, window, 7660e54f24aSAlex Williamson "vfio-nvidia-bar5-window-address-quirk", 4); 767db0da029SAlex Williamson memory_region_add_subregion_overlap(vdev->bars[nr].region.mem, 7680e54f24aSAlex Williamson window->address_offset, 7690e54f24aSAlex Williamson window->addr_mem, 1); 7700e54f24aSAlex Williamson memory_region_set_enabled(window->addr_mem, false); 7710e54f24aSAlex Williamson 7720e54f24aSAlex Williamson memory_region_init_io(window->data_mem, OBJECT(vdev), 7730e54f24aSAlex Williamson &vfio_generic_window_data_quirk, window, 7740e54f24aSAlex Williamson "vfio-nvidia-bar5-window-data-quirk", 4); 775db0da029SAlex Williamson memory_region_add_subregion_overlap(vdev->bars[nr].region.mem, 7760e54f24aSAlex Williamson window->data_offset, 7770e54f24aSAlex Williamson window->data_mem, 1); 7780e54f24aSAlex Williamson memory_region_set_enabled(window->data_mem, false); 7790e54f24aSAlex Williamson 7800e54f24aSAlex Williamson memory_region_init_io(&quirk->mem[2], OBJECT(vdev), 7810e54f24aSAlex Williamson &vfio_nvidia_bar5_quirk_master, bar5, 7820e54f24aSAlex Williamson "vfio-nvidia-bar5-master-quirk", 4); 783db0da029SAlex Williamson memory_region_add_subregion_overlap(vdev->bars[nr].region.mem, 7840e54f24aSAlex Williamson 0, &quirk->mem[2], 1); 7850e54f24aSAlex Williamson 7860e54f24aSAlex Williamson memory_region_init_io(&quirk->mem[3], OBJECT(vdev), 7870e54f24aSAlex Williamson &vfio_nvidia_bar5_quirk_enable, bar5, 7880e54f24aSAlex Williamson "vfio-nvidia-bar5-enable-quirk", 4); 789db0da029SAlex Williamson memory_region_add_subregion_overlap(vdev->bars[nr].region.mem, 7900e54f24aSAlex Williamson 4, &quirk->mem[3], 1); 791c00d61d8SAlex Williamson 792c00d61d8SAlex Williamson QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next); 793c00d61d8SAlex Williamson 7940e54f24aSAlex Williamson trace_vfio_quirk_nvidia_bar5_probe(vdev->vbasedev.name); 795c00d61d8SAlex Williamson } 796c00d61d8SAlex Williamson 797c958c51dSAlex Williamson typedef struct LastDataSet { 798c958c51dSAlex Williamson VFIOQuirk *quirk; 799c958c51dSAlex Williamson hwaddr addr; 800c958c51dSAlex Williamson uint64_t data; 801c958c51dSAlex Williamson unsigned size; 802c958c51dSAlex Williamson int hits; 803c958c51dSAlex Williamson int added; 804c958c51dSAlex Williamson } LastDataSet; 805c958c51dSAlex Williamson 806c958c51dSAlex Williamson #define MAX_DYN_IOEVENTFD 10 807c958c51dSAlex Williamson #define HITS_FOR_IOEVENTFD 10 808c958c51dSAlex Williamson 8090d38fb1cSAlex Williamson /* 8100d38fb1cSAlex Williamson * Finally, BAR0 itself. We want to redirect any accesses to either 8110d38fb1cSAlex Williamson * 0x1800 or 0x88000 through the PCI config space access functions. 8120d38fb1cSAlex Williamson */ 8130d38fb1cSAlex Williamson static void vfio_nvidia_quirk_mirror_write(void *opaque, hwaddr addr, 814c00d61d8SAlex Williamson uint64_t data, unsigned size) 815c00d61d8SAlex Williamson { 8160d38fb1cSAlex Williamson VFIOConfigMirrorQuirk *mirror = opaque; 8170d38fb1cSAlex Williamson VFIOPCIDevice *vdev = mirror->vdev; 818c00d61d8SAlex Williamson PCIDevice *pdev = &vdev->pdev; 819c958c51dSAlex Williamson LastDataSet *last = (LastDataSet *)&mirror->data; 820c00d61d8SAlex Williamson 8210d38fb1cSAlex Williamson vfio_generic_quirk_mirror_write(opaque, addr, data, size); 822c00d61d8SAlex Williamson 823c00d61d8SAlex Williamson /* 824c00d61d8SAlex Williamson * Nvidia seems to acknowledge MSI interrupts by writing 0xff to the 825c00d61d8SAlex Williamson * MSI capability ID register. Both the ID and next register are 826c00d61d8SAlex Williamson * read-only, so we allow writes covering either of those to real hw. 827c00d61d8SAlex Williamson */ 828c00d61d8SAlex Williamson if ((pdev->cap_present & QEMU_PCI_CAP_MSI) && 829c00d61d8SAlex Williamson vfio_range_contained(addr, size, pdev->msi_cap, PCI_MSI_FLAGS)) { 8300d38fb1cSAlex Williamson vfio_region_write(&vdev->bars[mirror->bar].region, 8310d38fb1cSAlex Williamson addr + mirror->offset, data, size); 8320d38fb1cSAlex Williamson trace_vfio_quirk_nvidia_bar0_msi_ack(vdev->vbasedev.name); 833c00d61d8SAlex Williamson } 834c958c51dSAlex Williamson 835c958c51dSAlex Williamson /* 836c958c51dSAlex Williamson * Automatically add an ioeventfd to handle any repeated write with the 837c958c51dSAlex Williamson * same data and size above the standard PCI config space header. This is 838c958c51dSAlex Williamson * primarily expected to accelerate the MSI-ACK behavior, such as noted 839c958c51dSAlex Williamson * above. Current hardware/drivers should trigger an ioeventfd at config 840c958c51dSAlex Williamson * offset 0x704 (region offset 0x88704), with data 0x0, size 4. 841c958c51dSAlex Williamson * 842c958c51dSAlex Williamson * The criteria of 10 successive hits is arbitrary but reliably adds the 843c958c51dSAlex Williamson * MSI-ACK region. Note that as some writes are bypassed via the ioeventfd, 844c958c51dSAlex Williamson * the remaining ones have a greater chance of being seen successively. 845c958c51dSAlex Williamson * To avoid the pathological case of burning up all of QEMU's open file 846c958c51dSAlex Williamson * handles, arbitrarily limit this algorithm from adding no more than 10 847c958c51dSAlex Williamson * ioeventfds, print an error if we would have added an 11th, and then 848c958c51dSAlex Williamson * stop counting. 849c958c51dSAlex Williamson */ 850c958c51dSAlex Williamson if (!vdev->no_kvm_ioeventfd && 851c958c51dSAlex Williamson addr >= PCI_STD_HEADER_SIZEOF && last->added <= MAX_DYN_IOEVENTFD) { 852c958c51dSAlex Williamson if (addr != last->addr || data != last->data || size != last->size) { 853c958c51dSAlex Williamson last->addr = addr; 854c958c51dSAlex Williamson last->data = data; 855c958c51dSAlex Williamson last->size = size; 856c958c51dSAlex Williamson last->hits = 1; 857c958c51dSAlex Williamson } else if (++last->hits >= HITS_FOR_IOEVENTFD) { 858c958c51dSAlex Williamson if (last->added < MAX_DYN_IOEVENTFD) { 859c958c51dSAlex Williamson VFIOIOEventFD *ioeventfd; 860c958c51dSAlex Williamson ioeventfd = vfio_ioeventfd_init(vdev, mirror->mem, addr, size, 861c958c51dSAlex Williamson data, &vdev->bars[mirror->bar].region, 862c958c51dSAlex Williamson mirror->offset + addr, true); 863c958c51dSAlex Williamson if (ioeventfd) { 864c958c51dSAlex Williamson VFIOQuirk *quirk = last->quirk; 865c958c51dSAlex Williamson 866c958c51dSAlex Williamson QLIST_INSERT_HEAD(&quirk->ioeventfds, ioeventfd, next); 867c958c51dSAlex Williamson last->added++; 868c958c51dSAlex Williamson } 869c958c51dSAlex Williamson } else { 870c958c51dSAlex Williamson last->added++; 871c958c51dSAlex Williamson warn_report("NVIDIA ioeventfd queue full for %s, unable to " 872c958c51dSAlex Williamson "accelerate 0x%"HWADDR_PRIx", data 0x%"PRIx64", " 873c958c51dSAlex Williamson "size %u", vdev->vbasedev.name, addr, data, size); 874c958c51dSAlex Williamson } 875c958c51dSAlex Williamson } 876c958c51dSAlex Williamson } 877c00d61d8SAlex Williamson } 878c00d61d8SAlex Williamson 8790d38fb1cSAlex Williamson static const MemoryRegionOps vfio_nvidia_mirror_quirk = { 8800d38fb1cSAlex Williamson .read = vfio_generic_quirk_mirror_read, 8810d38fb1cSAlex Williamson .write = vfio_nvidia_quirk_mirror_write, 882c00d61d8SAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 883c00d61d8SAlex Williamson }; 884c00d61d8SAlex Williamson 885c958c51dSAlex Williamson static void vfio_nvidia_bar0_quirk_reset(VFIOPCIDevice *vdev, VFIOQuirk *quirk) 886c958c51dSAlex Williamson { 887c958c51dSAlex Williamson VFIOConfigMirrorQuirk *mirror = quirk->data; 888c958c51dSAlex Williamson LastDataSet *last = (LastDataSet *)&mirror->data; 889c958c51dSAlex Williamson 890c958c51dSAlex Williamson last->addr = last->data = last->size = last->hits = last->added = 0; 891c958c51dSAlex Williamson 892c958c51dSAlex Williamson vfio_drop_dynamic_eventfds(vdev, quirk); 893c958c51dSAlex Williamson } 894c958c51dSAlex Williamson 8950d38fb1cSAlex Williamson static void vfio_probe_nvidia_bar0_quirk(VFIOPCIDevice *vdev, int nr) 896c00d61d8SAlex Williamson { 897c00d61d8SAlex Williamson VFIOQuirk *quirk; 8980d38fb1cSAlex Williamson VFIOConfigMirrorQuirk *mirror; 899c958c51dSAlex Williamson LastDataSet *last; 900c00d61d8SAlex Williamson 901db32d0f4SAlex Williamson if (vdev->no_geforce_quirks || 902db32d0f4SAlex Williamson !vfio_pci_is(vdev, PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID) || 9030d38fb1cSAlex Williamson !vfio_is_vga(vdev) || nr != 0) { 904c00d61d8SAlex Williamson return; 905c00d61d8SAlex Williamson } 906c00d61d8SAlex Williamson 907bcf3c3d0SAlex Williamson quirk = vfio_quirk_alloc(1); 908c958c51dSAlex Williamson quirk->reset = vfio_nvidia_bar0_quirk_reset; 909c958c51dSAlex Williamson mirror = quirk->data = g_malloc0(sizeof(*mirror) + sizeof(LastDataSet)); 910bcf3c3d0SAlex Williamson mirror->mem = quirk->mem; 9110d38fb1cSAlex Williamson mirror->vdev = vdev; 9120d38fb1cSAlex Williamson mirror->offset = 0x88000; 9130d38fb1cSAlex Williamson mirror->bar = nr; 914c958c51dSAlex Williamson last = (LastDataSet *)&mirror->data; 915c958c51dSAlex Williamson last->quirk = quirk; 916c00d61d8SAlex Williamson 9170d38fb1cSAlex Williamson memory_region_init_io(mirror->mem, OBJECT(vdev), 9180d38fb1cSAlex Williamson &vfio_nvidia_mirror_quirk, mirror, 9190d38fb1cSAlex Williamson "vfio-nvidia-bar0-88000-mirror-quirk", 920f5793fd9SAlex Williamson vdev->config_size); 921db0da029SAlex Williamson memory_region_add_subregion_overlap(vdev->bars[nr].region.mem, 9220d38fb1cSAlex Williamson mirror->offset, mirror->mem, 1); 923c00d61d8SAlex Williamson 924c00d61d8SAlex Williamson QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next); 925c00d61d8SAlex Williamson 9260d38fb1cSAlex Williamson /* The 0x1800 offset mirror only seems to get used by legacy VGA */ 9274d3fc4fdSAlex Williamson if (vdev->vga) { 928bcf3c3d0SAlex Williamson quirk = vfio_quirk_alloc(1); 929c958c51dSAlex Williamson quirk->reset = vfio_nvidia_bar0_quirk_reset; 930c958c51dSAlex Williamson mirror = quirk->data = g_malloc0(sizeof(*mirror) + sizeof(LastDataSet)); 931bcf3c3d0SAlex Williamson mirror->mem = quirk->mem; 9320d38fb1cSAlex Williamson mirror->vdev = vdev; 9330d38fb1cSAlex Williamson mirror->offset = 0x1800; 9340d38fb1cSAlex Williamson mirror->bar = nr; 935c958c51dSAlex Williamson last = (LastDataSet *)&mirror->data; 936c958c51dSAlex Williamson last->quirk = quirk; 937c00d61d8SAlex Williamson 9380d38fb1cSAlex Williamson memory_region_init_io(mirror->mem, OBJECT(vdev), 9390d38fb1cSAlex Williamson &vfio_nvidia_mirror_quirk, mirror, 9400d38fb1cSAlex Williamson "vfio-nvidia-bar0-1800-mirror-quirk", 9410d38fb1cSAlex Williamson PCI_CONFIG_SPACE_SIZE); 942db0da029SAlex Williamson memory_region_add_subregion_overlap(vdev->bars[nr].region.mem, 9430d38fb1cSAlex Williamson mirror->offset, mirror->mem, 1); 944c00d61d8SAlex Williamson 945c00d61d8SAlex Williamson QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next); 9460d38fb1cSAlex Williamson } 947c00d61d8SAlex Williamson 9480d38fb1cSAlex Williamson trace_vfio_quirk_nvidia_bar0_probe(vdev->vbasedev.name); 949c00d61d8SAlex Williamson } 950c00d61d8SAlex Williamson 951c00d61d8SAlex Williamson /* 952c00d61d8SAlex Williamson * TODO - Some Nvidia devices provide config access to their companion HDA 953c00d61d8SAlex Williamson * device and even to their parent bridge via these config space mirrors. 954c00d61d8SAlex Williamson * Add quirks for those regions. 955c00d61d8SAlex Williamson */ 956c00d61d8SAlex Williamson 957c00d61d8SAlex Williamson #define PCI_VENDOR_ID_REALTEK 0x10ec 958c00d61d8SAlex Williamson 959c00d61d8SAlex Williamson /* 960c00d61d8SAlex Williamson * RTL8168 devices have a backdoor that can access the MSI-X table. At BAR2 961c00d61d8SAlex Williamson * offset 0x70 there is a dword data register, offset 0x74 is a dword address 962c00d61d8SAlex Williamson * register. According to the Linux r8169 driver, the MSI-X table is addressed 963c00d61d8SAlex Williamson * when the "type" portion of the address register is set to 0x1. This appears 964c00d61d8SAlex Williamson * to be bits 16:30. Bit 31 is both a write indicator and some sort of 965c00d61d8SAlex Williamson * "address latched" indicator. Bits 12:15 are a mask field, which we can 966c00d61d8SAlex Williamson * ignore because the MSI-X table should always be accessed as a dword (full 967c00d61d8SAlex Williamson * mask). Bits 0:11 is offset within the type. 968c00d61d8SAlex Williamson * 969c00d61d8SAlex Williamson * Example trace: 970c00d61d8SAlex Williamson * 971c00d61d8SAlex Williamson * Read from MSI-X table offset 0 972c00d61d8SAlex Williamson * vfio: vfio_bar_write(0000:05:00.0:BAR2+0x74, 0x1f000, 4) // store read addr 973c00d61d8SAlex Williamson * vfio: vfio_bar_read(0000:05:00.0:BAR2+0x74, 4) = 0x8001f000 // latch 974c00d61d8SAlex Williamson * vfio: vfio_bar_read(0000:05:00.0:BAR2+0x70, 4) = 0xfee00398 // read data 975c00d61d8SAlex Williamson * 976c00d61d8SAlex Williamson * Write 0xfee00000 to MSI-X table offset 0 977c00d61d8SAlex Williamson * vfio: vfio_bar_write(0000:05:00.0:BAR2+0x70, 0xfee00000, 4) // write data 978c00d61d8SAlex Williamson * vfio: vfio_bar_write(0000:05:00.0:BAR2+0x74, 0x8001f000, 4) // do write 979c00d61d8SAlex Williamson * vfio: vfio_bar_read(0000:05:00.0:BAR2+0x74, 4) = 0x1f000 // complete 980c00d61d8SAlex Williamson */ 981954258a5SAlex Williamson typedef struct VFIOrtl8168Quirk { 982954258a5SAlex Williamson VFIOPCIDevice *vdev; 983954258a5SAlex Williamson uint32_t addr; 984954258a5SAlex Williamson uint32_t data; 985954258a5SAlex Williamson bool enabled; 986954258a5SAlex Williamson } VFIOrtl8168Quirk; 987954258a5SAlex Williamson 988954258a5SAlex Williamson static uint64_t vfio_rtl8168_quirk_address_read(void *opaque, 989c00d61d8SAlex Williamson hwaddr addr, unsigned size) 990c00d61d8SAlex Williamson { 991954258a5SAlex Williamson VFIOrtl8168Quirk *rtl = opaque; 992954258a5SAlex Williamson VFIOPCIDevice *vdev = rtl->vdev; 993954258a5SAlex Williamson uint64_t data = vfio_region_read(&vdev->bars[2].region, addr + 0x74, size); 994c00d61d8SAlex Williamson 995954258a5SAlex Williamson if (rtl->enabled) { 996954258a5SAlex Williamson data = rtl->addr ^ 0x80000000U; /* latch/complete */ 997954258a5SAlex Williamson trace_vfio_quirk_rtl8168_fake_latch(vdev->vbasedev.name, data); 998c00d61d8SAlex Williamson } 999c00d61d8SAlex Williamson 1000954258a5SAlex Williamson return data; 1001c00d61d8SAlex Williamson } 1002c00d61d8SAlex Williamson 1003954258a5SAlex Williamson static void vfio_rtl8168_quirk_address_write(void *opaque, hwaddr addr, 1004c00d61d8SAlex Williamson uint64_t data, unsigned size) 1005c00d61d8SAlex Williamson { 1006954258a5SAlex Williamson VFIOrtl8168Quirk *rtl = opaque; 1007954258a5SAlex Williamson VFIOPCIDevice *vdev = rtl->vdev; 1008c00d61d8SAlex Williamson 1009954258a5SAlex Williamson rtl->enabled = false; 1010954258a5SAlex Williamson 1011c00d61d8SAlex Williamson if ((data & 0x7fff0000) == 0x10000) { /* MSI-X table */ 1012954258a5SAlex Williamson rtl->enabled = true; 1013954258a5SAlex Williamson rtl->addr = (uint32_t)data; 1014c00d61d8SAlex Williamson 1015c00d61d8SAlex Williamson if (data & 0x80000000U) { /* Do write */ 1016c00d61d8SAlex Williamson if (vdev->pdev.cap_present & QEMU_PCI_CAP_MSIX) { 1017c00d61d8SAlex Williamson hwaddr offset = data & 0xfff; 1018954258a5SAlex Williamson uint64_t val = rtl->data; 1019c00d61d8SAlex Williamson 1020954258a5SAlex Williamson trace_vfio_quirk_rtl8168_msix_write(vdev->vbasedev.name, 1021c00d61d8SAlex Williamson (uint16_t)offset, val); 1022c00d61d8SAlex Williamson 1023c00d61d8SAlex Williamson /* Write to the proper guest MSI-X table instead */ 1024c00d61d8SAlex Williamson memory_region_dispatch_write(&vdev->pdev.msix_table_mmio, 1025d5d680caSTony Nguyen offset, val, 1026d5d680caSTony Nguyen size_memop(size) | MO_LE, 1027c00d61d8SAlex Williamson MEMTXATTRS_UNSPECIFIED); 1028c00d61d8SAlex Williamson } 1029c00d61d8SAlex Williamson return; /* Do not write guest MSI-X data to hardware */ 1030c00d61d8SAlex Williamson } 1031c00d61d8SAlex Williamson } 1032c00d61d8SAlex Williamson 1033954258a5SAlex Williamson vfio_region_write(&vdev->bars[2].region, addr + 0x74, data, size); 1034c00d61d8SAlex Williamson } 1035c00d61d8SAlex Williamson 1036954258a5SAlex Williamson static const MemoryRegionOps vfio_rtl_address_quirk = { 1037954258a5SAlex Williamson .read = vfio_rtl8168_quirk_address_read, 1038954258a5SAlex Williamson .write = vfio_rtl8168_quirk_address_write, 1039c00d61d8SAlex Williamson .valid = { 1040c00d61d8SAlex Williamson .min_access_size = 4, 1041c00d61d8SAlex Williamson .max_access_size = 4, 1042c00d61d8SAlex Williamson .unaligned = false, 1043c00d61d8SAlex Williamson }, 1044c00d61d8SAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 1045c00d61d8SAlex Williamson }; 1046c00d61d8SAlex Williamson 1047954258a5SAlex Williamson static uint64_t vfio_rtl8168_quirk_data_read(void *opaque, 1048954258a5SAlex Williamson hwaddr addr, unsigned size) 1049c00d61d8SAlex Williamson { 1050954258a5SAlex Williamson VFIOrtl8168Quirk *rtl = opaque; 1051954258a5SAlex Williamson VFIOPCIDevice *vdev = rtl->vdev; 105231e6a7b1SThorsten Kohfeldt uint64_t data = vfio_region_read(&vdev->bars[2].region, addr + 0x70, size); 1053c00d61d8SAlex Williamson 1054954258a5SAlex Williamson if (rtl->enabled && (vdev->pdev.cap_present & QEMU_PCI_CAP_MSIX)) { 1055954258a5SAlex Williamson hwaddr offset = rtl->addr & 0xfff; 1056954258a5SAlex Williamson memory_region_dispatch_read(&vdev->pdev.msix_table_mmio, offset, 1057d5d680caSTony Nguyen &data, size_memop(size) | MO_LE, 1058475fbf0aSTony Nguyen MEMTXATTRS_UNSPECIFIED); 1059954258a5SAlex Williamson trace_vfio_quirk_rtl8168_msix_read(vdev->vbasedev.name, offset, data); 1060954258a5SAlex Williamson } 1061954258a5SAlex Williamson 1062954258a5SAlex Williamson return data; 1063954258a5SAlex Williamson } 1064954258a5SAlex Williamson 1065954258a5SAlex Williamson static void vfio_rtl8168_quirk_data_write(void *opaque, hwaddr addr, 1066954258a5SAlex Williamson uint64_t data, unsigned size) 1067954258a5SAlex Williamson { 1068954258a5SAlex Williamson VFIOrtl8168Quirk *rtl = opaque; 1069954258a5SAlex Williamson VFIOPCIDevice *vdev = rtl->vdev; 1070954258a5SAlex Williamson 1071954258a5SAlex Williamson rtl->data = (uint32_t)data; 1072954258a5SAlex Williamson 1073954258a5SAlex Williamson vfio_region_write(&vdev->bars[2].region, addr + 0x70, data, size); 1074954258a5SAlex Williamson } 1075954258a5SAlex Williamson 1076954258a5SAlex Williamson static const MemoryRegionOps vfio_rtl_data_quirk = { 1077954258a5SAlex Williamson .read = vfio_rtl8168_quirk_data_read, 1078954258a5SAlex Williamson .write = vfio_rtl8168_quirk_data_write, 1079954258a5SAlex Williamson .valid = { 1080954258a5SAlex Williamson .min_access_size = 4, 1081954258a5SAlex Williamson .max_access_size = 4, 1082954258a5SAlex Williamson .unaligned = false, 1083954258a5SAlex Williamson }, 1084954258a5SAlex Williamson .endianness = DEVICE_LITTLE_ENDIAN, 1085954258a5SAlex Williamson }; 1086954258a5SAlex Williamson 1087954258a5SAlex Williamson static void vfio_probe_rtl8168_bar2_quirk(VFIOPCIDevice *vdev, int nr) 1088954258a5SAlex Williamson { 1089954258a5SAlex Williamson VFIOQuirk *quirk; 1090954258a5SAlex Williamson VFIOrtl8168Quirk *rtl; 1091954258a5SAlex Williamson 1092954258a5SAlex Williamson if (!vfio_pci_is(vdev, PCI_VENDOR_ID_REALTEK, 0x8168) || nr != 2) { 1093c00d61d8SAlex Williamson return; 1094c00d61d8SAlex Williamson } 1095c00d61d8SAlex Williamson 1096bcf3c3d0SAlex Williamson quirk = vfio_quirk_alloc(2); 1097954258a5SAlex Williamson quirk->data = rtl = g_malloc0(sizeof(*rtl)); 1098954258a5SAlex Williamson rtl->vdev = vdev; 1099c00d61d8SAlex Williamson 1100954258a5SAlex Williamson memory_region_init_io(&quirk->mem[0], OBJECT(vdev), 1101954258a5SAlex Williamson &vfio_rtl_address_quirk, rtl, 1102954258a5SAlex Williamson "vfio-rtl8168-window-address-quirk", 4); 1103db0da029SAlex Williamson memory_region_add_subregion_overlap(vdev->bars[nr].region.mem, 1104954258a5SAlex Williamson 0x74, &quirk->mem[0], 1); 1105954258a5SAlex Williamson 1106954258a5SAlex Williamson memory_region_init_io(&quirk->mem[1], OBJECT(vdev), 1107954258a5SAlex Williamson &vfio_rtl_data_quirk, rtl, 1108954258a5SAlex Williamson "vfio-rtl8168-window-data-quirk", 4); 1109db0da029SAlex Williamson memory_region_add_subregion_overlap(vdev->bars[nr].region.mem, 1110954258a5SAlex Williamson 0x70, &quirk->mem[1], 1); 1111c00d61d8SAlex Williamson 1112c00d61d8SAlex Williamson QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next); 1113c00d61d8SAlex Williamson 1114954258a5SAlex Williamson trace_vfio_quirk_rtl8168_probe(vdev->vbasedev.name); 1115c00d61d8SAlex Williamson } 1116c00d61d8SAlex Williamson 1117c4c45e94SAlex Williamson /* 1118c00d61d8SAlex Williamson * Common quirk probe entry points. 1119c00d61d8SAlex Williamson */ 1120b22ab580STomita Moeko bool vfio_config_quirk_setup(VFIOPCIDevice *vdev, Error **errp) 1121b22ab580STomita Moeko { 1122*9267f96aSTomita Moeko #ifdef CONFIG_VFIO_IGD 1123*9267f96aSTomita Moeko if (!vfio_probe_igd_config_quirk(vdev, errp)) { 1124*9267f96aSTomita Moeko return false; 1125*9267f96aSTomita Moeko } 1126*9267f96aSTomita Moeko #endif 1127b22ab580STomita Moeko return true; 1128b22ab580STomita Moeko } 1129b22ab580STomita Moeko 1130c00d61d8SAlex Williamson void vfio_vga_quirk_setup(VFIOPCIDevice *vdev) 1131c00d61d8SAlex Williamson { 1132c00d61d8SAlex Williamson vfio_vga_probe_ati_3c3_quirk(vdev); 1133c00d61d8SAlex Williamson vfio_vga_probe_nvidia_3d0_quirk(vdev); 1134c00d61d8SAlex Williamson } 1135c00d61d8SAlex Williamson 11362d82f8a3SAlex Williamson void vfio_vga_quirk_exit(VFIOPCIDevice *vdev) 1137c00d61d8SAlex Williamson { 1138c00d61d8SAlex Williamson VFIOQuirk *quirk; 11398c4f2348SAlex Williamson int i, j; 1140c00d61d8SAlex Williamson 11412d82f8a3SAlex Williamson for (i = 0; i < ARRAY_SIZE(vdev->vga->region); i++) { 11422d82f8a3SAlex Williamson QLIST_FOREACH(quirk, &vdev->vga->region[i].quirks, next) { 11438c4f2348SAlex Williamson for (j = 0; j < quirk->nr_mem; j++) { 11442d82f8a3SAlex Williamson memory_region_del_subregion(&vdev->vga->region[i].mem, 11458c4f2348SAlex Williamson &quirk->mem[j]); 11468c4f2348SAlex Williamson } 1147c00d61d8SAlex Williamson } 1148c00d61d8SAlex Williamson } 1149c00d61d8SAlex Williamson } 1150c00d61d8SAlex Williamson 11512d82f8a3SAlex Williamson void vfio_vga_quirk_finalize(VFIOPCIDevice *vdev) 1152c00d61d8SAlex Williamson { 11538c4f2348SAlex Williamson int i, j; 1154c00d61d8SAlex Williamson 11552d82f8a3SAlex Williamson for (i = 0; i < ARRAY_SIZE(vdev->vga->region); i++) { 11562d82f8a3SAlex Williamson while (!QLIST_EMPTY(&vdev->vga->region[i].quirks)) { 11572d82f8a3SAlex Williamson VFIOQuirk *quirk = QLIST_FIRST(&vdev->vga->region[i].quirks); 1158c00d61d8SAlex Williamson QLIST_REMOVE(quirk, next); 11598c4f2348SAlex Williamson for (j = 0; j < quirk->nr_mem; j++) { 11608c4f2348SAlex Williamson object_unparent(OBJECT(&quirk->mem[j])); 11618c4f2348SAlex Williamson } 11628c4f2348SAlex Williamson g_free(quirk->mem); 11638c4f2348SAlex Williamson g_free(quirk->data); 1164c00d61d8SAlex Williamson g_free(quirk); 1165c00d61d8SAlex Williamson } 1166c00d61d8SAlex Williamson } 1167c00d61d8SAlex Williamson } 1168c00d61d8SAlex Williamson 1169c00d61d8SAlex Williamson void vfio_bar_quirk_setup(VFIOPCIDevice *vdev, int nr) 1170c00d61d8SAlex Williamson { 11710e54f24aSAlex Williamson vfio_probe_ati_bar4_quirk(vdev, nr); 11720d38fb1cSAlex Williamson vfio_probe_ati_bar2_quirk(vdev, nr); 11730e54f24aSAlex Williamson vfio_probe_nvidia_bar5_quirk(vdev, nr); 11740d38fb1cSAlex Williamson vfio_probe_nvidia_bar0_quirk(vdev, nr); 1175954258a5SAlex Williamson vfio_probe_rtl8168_bar2_quirk(vdev, nr); 117629d62771SThomas Huth #ifdef CONFIG_VFIO_IGD 117711b5ce95SCorvin Köhne vfio_probe_igd_bar0_quirk(vdev, nr); 117829d62771SThomas Huth #endif 1179c00d61d8SAlex Williamson } 1180c00d61d8SAlex Williamson 11812d82f8a3SAlex Williamson void vfio_bar_quirk_exit(VFIOPCIDevice *vdev, int nr) 1182c00d61d8SAlex Williamson { 1183c00d61d8SAlex Williamson VFIOBAR *bar = &vdev->bars[nr]; 1184c00d61d8SAlex Williamson VFIOQuirk *quirk; 11858c4f2348SAlex Williamson int i; 1186c00d61d8SAlex Williamson 1187c00d61d8SAlex Williamson QLIST_FOREACH(quirk, &bar->quirks, next) { 1188c958c51dSAlex Williamson while (!QLIST_EMPTY(&quirk->ioeventfds)) { 11892b1dbd0dSAlex Williamson vfio_ioeventfd_exit(vdev, QLIST_FIRST(&quirk->ioeventfds)); 1190c958c51dSAlex Williamson } 1191c958c51dSAlex Williamson 11928c4f2348SAlex Williamson for (i = 0; i < quirk->nr_mem; i++) { 1193db0da029SAlex Williamson memory_region_del_subregion(bar->region.mem, &quirk->mem[i]); 11948c4f2348SAlex Williamson } 1195c00d61d8SAlex Williamson } 1196c00d61d8SAlex Williamson } 1197c00d61d8SAlex Williamson 11982d82f8a3SAlex Williamson void vfio_bar_quirk_finalize(VFIOPCIDevice *vdev, int nr) 1199c00d61d8SAlex Williamson { 1200c00d61d8SAlex Williamson VFIOBAR *bar = &vdev->bars[nr]; 12018c4f2348SAlex Williamson int i; 1202c00d61d8SAlex Williamson 1203c00d61d8SAlex Williamson while (!QLIST_EMPTY(&bar->quirks)) { 1204c00d61d8SAlex Williamson VFIOQuirk *quirk = QLIST_FIRST(&bar->quirks); 1205c00d61d8SAlex Williamson QLIST_REMOVE(quirk, next); 12068c4f2348SAlex Williamson for (i = 0; i < quirk->nr_mem; i++) { 12078c4f2348SAlex Williamson object_unparent(OBJECT(&quirk->mem[i])); 12088c4f2348SAlex Williamson } 12098c4f2348SAlex Williamson g_free(quirk->mem); 12108c4f2348SAlex Williamson g_free(quirk->data); 1211c00d61d8SAlex Williamson g_free(quirk); 1212c00d61d8SAlex Williamson } 1213c00d61d8SAlex Williamson } 1214c9c50009SAlex Williamson 1215c9c50009SAlex Williamson /* 1216c9c50009SAlex Williamson * Reset quirks 1217c9c50009SAlex Williamson */ 1218469d02deSAlex Williamson void vfio_quirk_reset(VFIOPCIDevice *vdev) 1219469d02deSAlex Williamson { 1220469d02deSAlex Williamson int i; 1221469d02deSAlex Williamson 1222469d02deSAlex Williamson for (i = 0; i < PCI_ROM_SLOT; i++) { 1223469d02deSAlex Williamson VFIOQuirk *quirk; 1224469d02deSAlex Williamson VFIOBAR *bar = &vdev->bars[i]; 1225469d02deSAlex Williamson 1226469d02deSAlex Williamson QLIST_FOREACH(quirk, &bar->quirks, next) { 1227469d02deSAlex Williamson if (quirk->reset) { 1228469d02deSAlex Williamson quirk->reset(vdev, quirk); 1229469d02deSAlex Williamson } 1230469d02deSAlex Williamson } 1231469d02deSAlex Williamson } 1232469d02deSAlex Williamson } 1233c9c50009SAlex Williamson 1234c9c50009SAlex Williamson /* 1235c9c50009SAlex Williamson * AMD Radeon PCI config reset, based on Linux: 1236c9c50009SAlex Williamson * drivers/gpu/drm/radeon/ci_smc.c:ci_is_smc_running() 1237c9c50009SAlex Williamson * drivers/gpu/drm/radeon/radeon_device.c:radeon_pci_config_reset 1238c9c50009SAlex Williamson * drivers/gpu/drm/radeon/ci_smc.c:ci_reset_smc() 1239c9c50009SAlex Williamson * drivers/gpu/drm/radeon/ci_smc.c:ci_stop_smc_clock() 1240c9c50009SAlex Williamson * IDs: include/drm/drm_pciids.h 1241c9c50009SAlex Williamson * Registers: http://cgit.freedesktop.org/~agd5f/linux/commit/?id=4e2aa447f6f0 1242c9c50009SAlex Williamson * 1243c9c50009SAlex Williamson * Bonaire and Hawaii GPUs do not respond to a bus reset. This is a bug in the 1244c9c50009SAlex Williamson * hardware that should be fixed on future ASICs. The symptom of this is that 1245c9c50009SAlex Williamson * once the accerlated driver loads, Windows guests will bsod on subsequent 1246c9c50009SAlex Williamson * attmpts to load the driver, such as after VM reset or shutdown/restart. To 1247c9c50009SAlex Williamson * work around this, we do an AMD specific PCI config reset, followed by an SMC 1248c9c50009SAlex Williamson * reset. The PCI config reset only works if SMC firmware is running, so we 1249c9c50009SAlex Williamson * have a dependency on the state of the device as to whether this reset will 1250c9c50009SAlex Williamson * be effective. There are still cases where we won't be able to kick the 1251c9c50009SAlex Williamson * device into working, but this greatly improves the usability overall. The 1252c9c50009SAlex Williamson * config reset magic is relatively common on AMD GPUs, but the setup and SMC 1253c9c50009SAlex Williamson * poking is largely ASIC specific. 1254c9c50009SAlex Williamson */ 1255c9c50009SAlex Williamson static bool vfio_radeon_smc_is_running(VFIOPCIDevice *vdev) 1256c9c50009SAlex Williamson { 1257c9c50009SAlex Williamson uint32_t clk, pc_c; 1258c9c50009SAlex Williamson 1259c9c50009SAlex Williamson /* 1260c9c50009SAlex Williamson * Registers 200h and 204h are index and data registers for accessing 1261c9c50009SAlex Williamson * indirect configuration registers within the device. 1262c9c50009SAlex Williamson */ 1263c9c50009SAlex Williamson vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000004, 4); 1264c9c50009SAlex Williamson clk = vfio_region_read(&vdev->bars[5].region, 0x204, 4); 1265c9c50009SAlex Williamson vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000370, 4); 1266c9c50009SAlex Williamson pc_c = vfio_region_read(&vdev->bars[5].region, 0x204, 4); 1267c9c50009SAlex Williamson 1268c9c50009SAlex Williamson return (!(clk & 1) && (0x20100 <= pc_c)); 1269c9c50009SAlex Williamson } 1270c9c50009SAlex Williamson 1271c9c50009SAlex Williamson /* 1272c9c50009SAlex Williamson * The scope of a config reset is controlled by a mode bit in the misc register 1273c9c50009SAlex Williamson * and a fuse, exposed as a bit in another register. The fuse is the default 1274631ba5a1SCai Huoqing * (0 = GFX, 1 = whole GPU), the misc bit is a toggle, with the formula 1275c9c50009SAlex Williamson * scope = !(misc ^ fuse), where the resulting scope is defined the same as 1276c9c50009SAlex Williamson * the fuse. A truth table therefore tells us that if misc == fuse, we need 1277c9c50009SAlex Williamson * to flip the value of the bit in the misc register. 1278c9c50009SAlex Williamson */ 1279c9c50009SAlex Williamson static void vfio_radeon_set_gfx_only_reset(VFIOPCIDevice *vdev) 1280c9c50009SAlex Williamson { 1281c9c50009SAlex Williamson uint32_t misc, fuse; 1282c9c50009SAlex Williamson bool a, b; 1283c9c50009SAlex Williamson 1284c9c50009SAlex Williamson vfio_region_write(&vdev->bars[5].region, 0x200, 0xc00c0000, 4); 1285c9c50009SAlex Williamson fuse = vfio_region_read(&vdev->bars[5].region, 0x204, 4); 1286c9c50009SAlex Williamson b = fuse & 64; 1287c9c50009SAlex Williamson 1288c9c50009SAlex Williamson vfio_region_write(&vdev->bars[5].region, 0x200, 0xc0000010, 4); 1289c9c50009SAlex Williamson misc = vfio_region_read(&vdev->bars[5].region, 0x204, 4); 1290c9c50009SAlex Williamson a = misc & 2; 1291c9c50009SAlex Williamson 1292c9c50009SAlex Williamson if (a == b) { 1293c9c50009SAlex Williamson vfio_region_write(&vdev->bars[5].region, 0x204, misc ^ 2, 4); 1294c9c50009SAlex Williamson vfio_region_read(&vdev->bars[5].region, 0x204, 4); /* flush */ 1295c9c50009SAlex Williamson } 1296c9c50009SAlex Williamson } 1297c9c50009SAlex Williamson 1298c9c50009SAlex Williamson static int vfio_radeon_reset(VFIOPCIDevice *vdev) 1299c9c50009SAlex Williamson { 1300c9c50009SAlex Williamson PCIDevice *pdev = &vdev->pdev; 1301c9c50009SAlex Williamson int i, ret = 0; 1302c9c50009SAlex Williamson uint32_t data; 1303c9c50009SAlex Williamson 1304c9c50009SAlex Williamson /* Defer to a kernel implemented reset */ 1305c9c50009SAlex Williamson if (vdev->vbasedev.reset_works) { 1306c9c50009SAlex Williamson trace_vfio_quirk_ati_bonaire_reset_skipped(vdev->vbasedev.name); 1307c9c50009SAlex Williamson return -ENODEV; 1308c9c50009SAlex Williamson } 1309c9c50009SAlex Williamson 1310c9c50009SAlex Williamson /* Enable only memory BAR access */ 1311c9c50009SAlex Williamson vfio_pci_write_config(pdev, PCI_COMMAND, PCI_COMMAND_MEMORY, 2); 1312c9c50009SAlex Williamson 1313c9c50009SAlex Williamson /* Reset only works if SMC firmware is loaded and running */ 1314c9c50009SAlex Williamson if (!vfio_radeon_smc_is_running(vdev)) { 1315c9c50009SAlex Williamson ret = -EINVAL; 1316c9c50009SAlex Williamson trace_vfio_quirk_ati_bonaire_reset_no_smc(vdev->vbasedev.name); 1317c9c50009SAlex Williamson goto out; 1318c9c50009SAlex Williamson } 1319c9c50009SAlex Williamson 1320c9c50009SAlex Williamson /* Make sure only the GFX function is reset */ 1321c9c50009SAlex Williamson vfio_radeon_set_gfx_only_reset(vdev); 1322c9c50009SAlex Williamson 1323c9c50009SAlex Williamson /* AMD PCI config reset */ 1324c9c50009SAlex Williamson vfio_pci_write_config(pdev, 0x7c, 0x39d5e86b, 4); 1325c9c50009SAlex Williamson usleep(100); 1326c9c50009SAlex Williamson 1327c9c50009SAlex Williamson /* Read back the memory size to make sure we're out of reset */ 1328c9c50009SAlex Williamson for (i = 0; i < 100000; i++) { 1329c9c50009SAlex Williamson if (vfio_region_read(&vdev->bars[5].region, 0x5428, 4) != 0xffffffff) { 1330c9c50009SAlex Williamson goto reset_smc; 1331c9c50009SAlex Williamson } 1332c9c50009SAlex Williamson usleep(1); 1333c9c50009SAlex Williamson } 1334c9c50009SAlex Williamson 1335c9c50009SAlex Williamson trace_vfio_quirk_ati_bonaire_reset_timeout(vdev->vbasedev.name); 1336c9c50009SAlex Williamson 1337c9c50009SAlex Williamson reset_smc: 1338c9c50009SAlex Williamson /* Reset SMC */ 1339c9c50009SAlex Williamson vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000000, 4); 1340c9c50009SAlex Williamson data = vfio_region_read(&vdev->bars[5].region, 0x204, 4); 1341c9c50009SAlex Williamson data |= 1; 1342c9c50009SAlex Williamson vfio_region_write(&vdev->bars[5].region, 0x204, data, 4); 1343c9c50009SAlex Williamson 1344c9c50009SAlex Williamson /* Disable SMC clock */ 1345c9c50009SAlex Williamson vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000004, 4); 1346c9c50009SAlex Williamson data = vfio_region_read(&vdev->bars[5].region, 0x204, 4); 1347c9c50009SAlex Williamson data |= 1; 1348c9c50009SAlex Williamson vfio_region_write(&vdev->bars[5].region, 0x204, data, 4); 1349c9c50009SAlex Williamson 1350c9c50009SAlex Williamson trace_vfio_quirk_ati_bonaire_reset_done(vdev->vbasedev.name); 1351c9c50009SAlex Williamson 1352c9c50009SAlex Williamson out: 1353c9c50009SAlex Williamson /* Restore PCI command register */ 1354c9c50009SAlex Williamson vfio_pci_write_config(pdev, PCI_COMMAND, 0, 2); 1355c9c50009SAlex Williamson 1356c9c50009SAlex Williamson return ret; 1357c9c50009SAlex Williamson } 1358c9c50009SAlex Williamson 1359c9c50009SAlex Williamson void vfio_setup_resetfn_quirk(VFIOPCIDevice *vdev) 1360c9c50009SAlex Williamson { 1361ff635e37SAlex Williamson switch (vdev->vendor_id) { 1362c9c50009SAlex Williamson case 0x1002: 1363ff635e37SAlex Williamson switch (vdev->device_id) { 1364c9c50009SAlex Williamson /* Bonaire */ 1365c9c50009SAlex Williamson case 0x6649: /* Bonaire [FirePro W5100] */ 1366c9c50009SAlex Williamson case 0x6650: 1367c9c50009SAlex Williamson case 0x6651: 1368c9c50009SAlex Williamson case 0x6658: /* Bonaire XTX [Radeon R7 260X] */ 1369c9c50009SAlex Williamson case 0x665c: /* Bonaire XT [Radeon HD 7790/8770 / R9 260 OEM] */ 1370c9c50009SAlex Williamson case 0x665d: /* Bonaire [Radeon R7 200 Series] */ 1371c9c50009SAlex Williamson /* Hawaii */ 1372c9c50009SAlex Williamson case 0x67A0: /* Hawaii XT GL [FirePro W9100] */ 1373c9c50009SAlex Williamson case 0x67A1: /* Hawaii PRO GL [FirePro W8100] */ 1374c9c50009SAlex Williamson case 0x67A2: 1375c9c50009SAlex Williamson case 0x67A8: 1376c9c50009SAlex Williamson case 0x67A9: 1377c9c50009SAlex Williamson case 0x67AA: 1378c9c50009SAlex Williamson case 0x67B0: /* Hawaii XT [Radeon R9 290X] */ 1379c9c50009SAlex Williamson case 0x67B1: /* Hawaii PRO [Radeon R9 290] */ 1380c9c50009SAlex Williamson case 0x67B8: 1381c9c50009SAlex Williamson case 0x67B9: 1382c9c50009SAlex Williamson case 0x67BA: 1383c9c50009SAlex Williamson case 0x67BE: 1384c9c50009SAlex Williamson vdev->resetfn = vfio_radeon_reset; 1385c9c50009SAlex Williamson trace_vfio_quirk_ati_bonaire_reset(vdev->vbasedev.name); 1386c9c50009SAlex Williamson break; 1387c9c50009SAlex Williamson } 1388c9c50009SAlex Williamson break; 1389c9c50009SAlex Williamson } 1390c9c50009SAlex Williamson } 1391dfbee78dSAlex Williamson 1392dfbee78dSAlex Williamson /* 1393dfbee78dSAlex Williamson * The NVIDIA GPUDirect P2P Vendor capability allows the user to specify 1394dfbee78dSAlex Williamson * devices as a member of a clique. Devices within the same clique ID 1395dfbee78dSAlex Williamson * are capable of direct P2P. It's the user's responsibility that this 1396dfbee78dSAlex Williamson * is correct. The spec says that this may reside at any unused config 1397dfbee78dSAlex Williamson * offset, but reserves and recommends hypervisors place this at C8h. 1398dfbee78dSAlex Williamson * The spec also states that the hypervisor should place this capability 1399dfbee78dSAlex Williamson * at the end of the capability list, thus next is defined as 0h. 1400dfbee78dSAlex Williamson * 1401dfbee78dSAlex Williamson * +----------------+----------------+----------------+----------------+ 1402dfbee78dSAlex Williamson * | sig 7:0 ('P') | vndr len (8h) | next (0h) | cap id (9h) | 1403dfbee78dSAlex Williamson * +----------------+----------------+----------------+----------------+ 1404dfbee78dSAlex Williamson * | rsvd 15:7(0h),id 6:3,ver 2:0(0h)| sig 23:8 ('P2') | 1405dfbee78dSAlex Williamson * +---------------------------------+---------------------------------+ 1406dfbee78dSAlex Williamson * 1407dfbee78dSAlex Williamson * https://lists.gnu.org/archive/html/qemu-devel/2017-08/pdfUda5iEpgOS.pdf 1408f6b30c19SAlex Williamson * 1409f6b30c19SAlex Williamson * Specification for Turning and later GPU architectures: 1410f6b30c19SAlex Williamson * https://lists.gnu.org/archive/html/qemu-devel/2023-06/pdf142OR4O4c2.pdf 1411dfbee78dSAlex Williamson */ 1412dfbee78dSAlex Williamson static void get_nv_gpudirect_clique_id(Object *obj, Visitor *v, 1413dfbee78dSAlex Williamson const char *name, void *opaque, 1414dfbee78dSAlex Williamson Error **errp) 1415dfbee78dSAlex Williamson { 1416b1987a25SRichard Henderson const Property *prop = opaque; 14171e198715SEduardo Habkost uint8_t *ptr = object_field_prop_ptr(obj, prop); 1418dfbee78dSAlex Williamson 1419dfbee78dSAlex Williamson visit_type_uint8(v, name, ptr, errp); 1420dfbee78dSAlex Williamson } 1421dfbee78dSAlex Williamson 1422dfbee78dSAlex Williamson static void set_nv_gpudirect_clique_id(Object *obj, Visitor *v, 1423dfbee78dSAlex Williamson const char *name, void *opaque, 1424dfbee78dSAlex Williamson Error **errp) 1425dfbee78dSAlex Williamson { 1426b1987a25SRichard Henderson const Property *prop = opaque; 14271e198715SEduardo Habkost uint8_t value, *ptr = object_field_prop_ptr(obj, prop); 1428dfbee78dSAlex Williamson 1429668f62ecSMarkus Armbruster if (!visit_type_uint8(v, name, &value, errp)) { 1430dfbee78dSAlex Williamson return; 1431dfbee78dSAlex Williamson } 1432dfbee78dSAlex Williamson 1433dfbee78dSAlex Williamson if (value & ~0xF) { 1434dfbee78dSAlex Williamson error_setg(errp, "Property %s: valid range 0-15", name); 1435dfbee78dSAlex Williamson return; 1436dfbee78dSAlex Williamson } 1437dfbee78dSAlex Williamson 1438dfbee78dSAlex Williamson *ptr = value; 1439dfbee78dSAlex Williamson } 1440dfbee78dSAlex Williamson 1441dfbee78dSAlex Williamson const PropertyInfo qdev_prop_nv_gpudirect_clique = { 1442ff30d3b1SMarkus Armbruster .type = "uint8", 1443dfbee78dSAlex Williamson .description = "NVIDIA GPUDirect Clique ID (0 - 15)", 1444dfbee78dSAlex Williamson .get = get_nv_gpudirect_clique_id, 1445dfbee78dSAlex Williamson .set = set_nv_gpudirect_clique_id, 1446dfbee78dSAlex Williamson }; 1447dfbee78dSAlex Williamson 14480ddcb39cSAlex Williamson static bool is_valid_std_cap_offset(uint8_t pos) 14490ddcb39cSAlex Williamson { 14500ddcb39cSAlex Williamson return (pos >= PCI_STD_HEADER_SIZEOF && 14510ddcb39cSAlex Williamson pos <= (PCI_CFG_SPACE_SIZE - PCI_CAP_SIZEOF)); 14520ddcb39cSAlex Williamson } 14530ddcb39cSAlex Williamson 14540a0bda0aSZhenzhong Duan static bool vfio_add_nv_gpudirect_cap(VFIOPCIDevice *vdev, Error **errp) 1455dfbee78dSAlex Williamson { 145644765508SZhao Liu ERRP_GUARD(); 1457dfbee78dSAlex Williamson PCIDevice *pdev = &vdev->pdev; 1458f6b30c19SAlex Williamson int ret, pos; 1459f6b30c19SAlex Williamson bool c8_conflict = false, d4_conflict = false; 1460f6b30c19SAlex Williamson uint8_t tmp; 1461dfbee78dSAlex Williamson 1462dfbee78dSAlex Williamson if (vdev->nv_gpudirect_clique == 0xFF) { 14630a0bda0aSZhenzhong Duan return true; 1464dfbee78dSAlex Williamson } 1465dfbee78dSAlex Williamson 1466dfbee78dSAlex Williamson if (!vfio_pci_is(vdev, PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID)) { 1467dfbee78dSAlex Williamson error_setg(errp, "NVIDIA GPUDirect Clique ID: invalid device vendor"); 14680a0bda0aSZhenzhong Duan return false; 1469dfbee78dSAlex Williamson } 1470dfbee78dSAlex Williamson 1471dfbee78dSAlex Williamson if (pci_get_byte(pdev->config + PCI_CLASS_DEVICE + 1) != 1472dfbee78dSAlex Williamson PCI_BASE_CLASS_DISPLAY) { 1473dfbee78dSAlex Williamson error_setg(errp, "NVIDIA GPUDirect Clique ID: unsupported PCI class"); 14740a0bda0aSZhenzhong Duan return false; 1475dfbee78dSAlex Williamson } 1476dfbee78dSAlex Williamson 1477f6b30c19SAlex Williamson /* 1478f6b30c19SAlex Williamson * Per the updated specification above, it's recommended to use offset 1479f6b30c19SAlex Williamson * D4h for Turing and later GPU architectures due to a conflict of the 1480f6b30c19SAlex Williamson * MSI-X capability at C8h. We don't know how to determine the GPU 1481f6b30c19SAlex Williamson * architecture, instead we walk the capability chain to mark conflicts 1482f6b30c19SAlex Williamson * and choose one or error based on the result. 1483f6b30c19SAlex Williamson * 1484f6b30c19SAlex Williamson * NB. Cap list head in pdev->config is already cleared, read from device. 1485f6b30c19SAlex Williamson */ 1486f6b30c19SAlex Williamson ret = pread(vdev->vbasedev.fd, &tmp, 1, 1487f6b30c19SAlex Williamson vdev->config_offset + PCI_CAPABILITY_LIST); 14880ddcb39cSAlex Williamson if (ret != 1 || !is_valid_std_cap_offset(tmp)) { 1489f6b30c19SAlex Williamson error_setg(errp, "NVIDIA GPUDirect Clique ID: error getting cap list"); 14900a0bda0aSZhenzhong Duan return false; 1491f6b30c19SAlex Williamson } 1492f6b30c19SAlex Williamson 1493f6b30c19SAlex Williamson do { 1494f6b30c19SAlex Williamson if (tmp == 0xC8) { 1495f6b30c19SAlex Williamson c8_conflict = true; 1496f6b30c19SAlex Williamson } else if (tmp == 0xD4) { 1497f6b30c19SAlex Williamson d4_conflict = true; 1498f6b30c19SAlex Williamson } 1499f6b30c19SAlex Williamson tmp = pdev->config[tmp + PCI_CAP_LIST_NEXT]; 15000ddcb39cSAlex Williamson } while (is_valid_std_cap_offset(tmp)); 1501f6b30c19SAlex Williamson 1502f6b30c19SAlex Williamson if (!c8_conflict) { 1503f6b30c19SAlex Williamson pos = 0xC8; 1504f6b30c19SAlex Williamson } else if (!d4_conflict) { 1505f6b30c19SAlex Williamson pos = 0xD4; 1506f6b30c19SAlex Williamson } else { 1507f6b30c19SAlex Williamson error_setg(errp, "NVIDIA GPUDirect Clique ID: invalid config space"); 15080a0bda0aSZhenzhong Duan return false; 1509f6b30c19SAlex Williamson } 1510f6b30c19SAlex Williamson 1511dfbee78dSAlex Williamson ret = pci_add_capability(pdev, PCI_CAP_ID_VNDR, pos, 8, errp); 1512dfbee78dSAlex Williamson if (ret < 0) { 1513dfbee78dSAlex Williamson error_prepend(errp, "Failed to add NVIDIA GPUDirect cap: "); 15140a0bda0aSZhenzhong Duan return false; 1515dfbee78dSAlex Williamson } 1516dfbee78dSAlex Williamson 1517dfbee78dSAlex Williamson memset(vdev->emulated_config_bits + pos, 0xFF, 8); 1518dfbee78dSAlex Williamson pos += PCI_CAP_FLAGS; 1519dfbee78dSAlex Williamson pci_set_byte(pdev->config + pos++, 8); 1520dfbee78dSAlex Williamson pci_set_byte(pdev->config + pos++, 'P'); 1521dfbee78dSAlex Williamson pci_set_byte(pdev->config + pos++, '2'); 1522dfbee78dSAlex Williamson pci_set_byte(pdev->config + pos++, 'P'); 1523dfbee78dSAlex Williamson pci_set_byte(pdev->config + pos++, vdev->nv_gpudirect_clique << 3); 1524dfbee78dSAlex Williamson pci_set_byte(pdev->config + pos, 0); 1525dfbee78dSAlex Williamson 15260a0bda0aSZhenzhong Duan return true; 1527dfbee78dSAlex Williamson } 1528dfbee78dSAlex Williamson 1529ee7932b0SJon Derrick /* 1530ee7932b0SJon Derrick * The VMD endpoint provides a real PCIe domain to the guest and the guest 1531ee7932b0SJon Derrick * kernel performs enumeration of the VMD sub-device domain. Guest transactions 1532ee7932b0SJon Derrick * to VMD sub-devices go through MMU translation from guest addresses to 1533ee7932b0SJon Derrick * physical addresses. When MMIO goes to an endpoint after being translated to 1534ee7932b0SJon Derrick * physical addresses, the bridge rejects the transaction because the window 1535ee7932b0SJon Derrick * has been programmed with guest addresses. 1536ee7932b0SJon Derrick * 1537ee7932b0SJon Derrick * VMD can use the Host Physical Address in order to correctly program the 1538ee7932b0SJon Derrick * bridge windows in its PCIe domain. VMD device 28C0 has HPA shadow registers 1539ee7932b0SJon Derrick * located at offset 0x2000 in MEMBAR2 (BAR 4). This quirk provides the HPA 1540ee7932b0SJon Derrick * shadow registers in a vendor-specific capability register for devices 1541ee7932b0SJon Derrick * without native support. The position of 0xE8-0xFF is in the reserved range 1542ee7932b0SJon Derrick * of the VMD device capability space following the Power Management 1543ee7932b0SJon Derrick * Capability. 1544ee7932b0SJon Derrick */ 1545ee7932b0SJon Derrick #define VMD_SHADOW_CAP_VER 1 1546ee7932b0SJon Derrick #define VMD_SHADOW_CAP_LEN 24 15470a0bda0aSZhenzhong Duan static bool vfio_add_vmd_shadow_cap(VFIOPCIDevice *vdev, Error **errp) 1548ee7932b0SJon Derrick { 154944765508SZhao Liu ERRP_GUARD(); 1550ee7932b0SJon Derrick uint8_t membar_phys[16]; 1551ee7932b0SJon Derrick int ret, pos = 0xE8; 1552ee7932b0SJon Derrick 1553ee7932b0SJon Derrick if (!(vfio_pci_is(vdev, PCI_VENDOR_ID_INTEL, 0x201D) || 1554ee7932b0SJon Derrick vfio_pci_is(vdev, PCI_VENDOR_ID_INTEL, 0x467F) || 1555ee7932b0SJon Derrick vfio_pci_is(vdev, PCI_VENDOR_ID_INTEL, 0x4C3D) || 1556ee7932b0SJon Derrick vfio_pci_is(vdev, PCI_VENDOR_ID_INTEL, 0x9A0B))) { 15570a0bda0aSZhenzhong Duan return true; 1558ee7932b0SJon Derrick } 1559ee7932b0SJon Derrick 1560ee7932b0SJon Derrick ret = pread(vdev->vbasedev.fd, membar_phys, 16, 1561ee7932b0SJon Derrick vdev->config_offset + PCI_BASE_ADDRESS_2); 1562ee7932b0SJon Derrick if (ret != 16) { 1563ee7932b0SJon Derrick error_report("VMD %s cannot read MEMBARs (%d)", 1564ee7932b0SJon Derrick vdev->vbasedev.name, ret); 15650a0bda0aSZhenzhong Duan return false; 1566ee7932b0SJon Derrick } 1567ee7932b0SJon Derrick 1568ee7932b0SJon Derrick ret = pci_add_capability(&vdev->pdev, PCI_CAP_ID_VNDR, pos, 1569ee7932b0SJon Derrick VMD_SHADOW_CAP_LEN, errp); 1570ee7932b0SJon Derrick if (ret < 0) { 1571ee7932b0SJon Derrick error_prepend(errp, "Failed to add VMD MEMBAR Shadow cap: "); 15720a0bda0aSZhenzhong Duan return false; 1573ee7932b0SJon Derrick } 1574ee7932b0SJon Derrick 1575ee7932b0SJon Derrick memset(vdev->emulated_config_bits + pos, 0xFF, VMD_SHADOW_CAP_LEN); 1576ee7932b0SJon Derrick pos += PCI_CAP_FLAGS; 1577ee7932b0SJon Derrick pci_set_byte(vdev->pdev.config + pos++, VMD_SHADOW_CAP_LEN); 1578ee7932b0SJon Derrick pci_set_byte(vdev->pdev.config + pos++, VMD_SHADOW_CAP_VER); 1579ee7932b0SJon Derrick pci_set_long(vdev->pdev.config + pos, 0x53484457); /* SHDW */ 1580ee7932b0SJon Derrick memcpy(vdev->pdev.config + pos + 4, membar_phys, 16); 1581ee7932b0SJon Derrick 15820a0bda0aSZhenzhong Duan return true; 1583ee7932b0SJon Derrick } 1584ee7932b0SJon Derrick 15850a0bda0aSZhenzhong Duan bool vfio_add_virt_caps(VFIOPCIDevice *vdev, Error **errp) 1586ee7932b0SJon Derrick { 15870a0bda0aSZhenzhong Duan if (!vfio_add_nv_gpudirect_cap(vdev, errp)) { 15880a0bda0aSZhenzhong Duan return false; 1589ee7932b0SJon Derrick } 1590ee7932b0SJon Derrick 15910a0bda0aSZhenzhong Duan if (!vfio_add_vmd_shadow_cap(vdev, errp)) { 15920a0bda0aSZhenzhong Duan return false; 1593ee7932b0SJon Derrick } 1594ee7932b0SJon Derrick 15950a0bda0aSZhenzhong Duan return true; 1596ee7932b0SJon Derrick } 1597