1*f00ff136SSai Pavan Boddu /* 2*f00ff136SSai Pavan Boddu * USB xHCI controller for system-bus interface 3*f00ff136SSai Pavan Boddu * Based on hcd-echi-sysbus.c 4*f00ff136SSai Pavan Boddu 5*f00ff136SSai Pavan Boddu * SPDX-FileCopyrightText: 2020 Xilinx 6*f00ff136SSai Pavan Boddu * SPDX-FileContributor: Author: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> 7*f00ff136SSai Pavan Boddu * 8*f00ff136SSai Pavan Boddu * SPDX-License-Identifier: GPL-2.0-or-later 9*f00ff136SSai Pavan Boddu */ 10*f00ff136SSai Pavan Boddu #include "qemu/osdep.h" 11*f00ff136SSai Pavan Boddu #include "hw/qdev-properties.h" 12*f00ff136SSai Pavan Boddu #include "migration/vmstate.h" 13*f00ff136SSai Pavan Boddu #include "trace.h" 14*f00ff136SSai Pavan Boddu #include "qapi/error.h" 15*f00ff136SSai Pavan Boddu #include "hcd-xhci-sysbus.h" 16*f00ff136SSai Pavan Boddu #include "hw/irq.h" 17*f00ff136SSai Pavan Boddu 18*f00ff136SSai Pavan Boddu static void xhci_sysbus_intr_raise(XHCIState *xhci, int n, bool level) 19*f00ff136SSai Pavan Boddu { 20*f00ff136SSai Pavan Boddu XHCISysbusState *s = container_of(xhci, XHCISysbusState, xhci); 21*f00ff136SSai Pavan Boddu 22*f00ff136SSai Pavan Boddu qemu_set_irq(s->irq[n], level); 23*f00ff136SSai Pavan Boddu } 24*f00ff136SSai Pavan Boddu 25*f00ff136SSai Pavan Boddu void xhci_sysbus_reset(DeviceState *dev) 26*f00ff136SSai Pavan Boddu { 27*f00ff136SSai Pavan Boddu XHCISysbusState *s = XHCI_SYSBUS(dev); 28*f00ff136SSai Pavan Boddu 29*f00ff136SSai Pavan Boddu device_legacy_reset(DEVICE(&s->xhci)); 30*f00ff136SSai Pavan Boddu } 31*f00ff136SSai Pavan Boddu 32*f00ff136SSai Pavan Boddu static void xhci_sysbus_realize(DeviceState *dev, Error **errp) 33*f00ff136SSai Pavan Boddu { 34*f00ff136SSai Pavan Boddu XHCISysbusState *s = XHCI_SYSBUS(dev); 35*f00ff136SSai Pavan Boddu Error *err = NULL; 36*f00ff136SSai Pavan Boddu 37*f00ff136SSai Pavan Boddu object_property_set_link(OBJECT(&s->xhci), "host", OBJECT(s), NULL); 38*f00ff136SSai Pavan Boddu object_property_set_bool(OBJECT(&s->xhci), "realized", true, &err); 39*f00ff136SSai Pavan Boddu if (err) { 40*f00ff136SSai Pavan Boddu error_propagate(errp, err); 41*f00ff136SSai Pavan Boddu return; 42*f00ff136SSai Pavan Boddu } 43*f00ff136SSai Pavan Boddu s->irq = g_new0(qemu_irq, s->xhci.numintrs); 44*f00ff136SSai Pavan Boddu qdev_init_gpio_out_named(dev, s->irq, SYSBUS_DEVICE_GPIO_IRQ, 45*f00ff136SSai Pavan Boddu s->xhci.numintrs); 46*f00ff136SSai Pavan Boddu if (s->xhci.dma_mr) { 47*f00ff136SSai Pavan Boddu s->xhci.as = g_malloc0(sizeof(AddressSpace)); 48*f00ff136SSai Pavan Boddu address_space_init(s->xhci.as, s->xhci.dma_mr, NULL); 49*f00ff136SSai Pavan Boddu } else { 50*f00ff136SSai Pavan Boddu s->xhci.as = &address_space_memory; 51*f00ff136SSai Pavan Boddu } 52*f00ff136SSai Pavan Boddu 53*f00ff136SSai Pavan Boddu sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->xhci.mem); 54*f00ff136SSai Pavan Boddu } 55*f00ff136SSai Pavan Boddu 56*f00ff136SSai Pavan Boddu static void xhci_sysbus_instance_init(Object *obj) 57*f00ff136SSai Pavan Boddu { 58*f00ff136SSai Pavan Boddu XHCISysbusState *s = XHCI_SYSBUS(obj); 59*f00ff136SSai Pavan Boddu 60*f00ff136SSai Pavan Boddu object_initialize_child(obj, "xhci-core", &s->xhci, TYPE_XHCI); 61*f00ff136SSai Pavan Boddu qdev_alias_all_properties(DEVICE(&s->xhci), obj); 62*f00ff136SSai Pavan Boddu 63*f00ff136SSai Pavan Boddu object_property_add_link(obj, "dma", TYPE_MEMORY_REGION, 64*f00ff136SSai Pavan Boddu (Object **)&s->xhci.dma_mr, 65*f00ff136SSai Pavan Boddu qdev_prop_allow_set_link_before_realize, 66*f00ff136SSai Pavan Boddu OBJ_PROP_LINK_STRONG); 67*f00ff136SSai Pavan Boddu s->xhci.intr_update = NULL; 68*f00ff136SSai Pavan Boddu s->xhci.intr_raise = xhci_sysbus_intr_raise; 69*f00ff136SSai Pavan Boddu } 70*f00ff136SSai Pavan Boddu 71*f00ff136SSai Pavan Boddu static Property xhci_sysbus_props[] = { 72*f00ff136SSai Pavan Boddu DEFINE_PROP_UINT32("intrs", XHCISysbusState, xhci.numintrs, MAXINTRS), 73*f00ff136SSai Pavan Boddu DEFINE_PROP_UINT32("slots", XHCISysbusState, xhci.numslots, MAXSLOTS), 74*f00ff136SSai Pavan Boddu DEFINE_PROP_END_OF_LIST(), 75*f00ff136SSai Pavan Boddu }; 76*f00ff136SSai Pavan Boddu 77*f00ff136SSai Pavan Boddu static const VMStateDescription vmstate_xhci_sysbus = { 78*f00ff136SSai Pavan Boddu .name = "xhci-sysbus", 79*f00ff136SSai Pavan Boddu .version_id = 1, 80*f00ff136SSai Pavan Boddu .fields = (VMStateField[]) { 81*f00ff136SSai Pavan Boddu VMSTATE_STRUCT(xhci, XHCISysbusState, 1, vmstate_xhci, XHCIState), 82*f00ff136SSai Pavan Boddu VMSTATE_END_OF_LIST() 83*f00ff136SSai Pavan Boddu } 84*f00ff136SSai Pavan Boddu }; 85*f00ff136SSai Pavan Boddu 86*f00ff136SSai Pavan Boddu static void xhci_sysbus_class_init(ObjectClass *klass, void *data) 87*f00ff136SSai Pavan Boddu { 88*f00ff136SSai Pavan Boddu DeviceClass *dc = DEVICE_CLASS(klass); 89*f00ff136SSai Pavan Boddu 90*f00ff136SSai Pavan Boddu dc->reset = xhci_sysbus_reset; 91*f00ff136SSai Pavan Boddu dc->realize = xhci_sysbus_realize; 92*f00ff136SSai Pavan Boddu dc->vmsd = &vmstate_xhci_sysbus; 93*f00ff136SSai Pavan Boddu device_class_set_props(dc, xhci_sysbus_props); 94*f00ff136SSai Pavan Boddu } 95*f00ff136SSai Pavan Boddu 96*f00ff136SSai Pavan Boddu static const TypeInfo xhci_sysbus_info = { 97*f00ff136SSai Pavan Boddu .name = TYPE_XHCI_SYSBUS, 98*f00ff136SSai Pavan Boddu .parent = TYPE_SYS_BUS_DEVICE, 99*f00ff136SSai Pavan Boddu .instance_size = sizeof(XHCISysbusState), 100*f00ff136SSai Pavan Boddu .class_init = xhci_sysbus_class_init, 101*f00ff136SSai Pavan Boddu .instance_init = xhci_sysbus_instance_init 102*f00ff136SSai Pavan Boddu }; 103*f00ff136SSai Pavan Boddu 104*f00ff136SSai Pavan Boddu static void xhci_sysbus_register_types(void) 105*f00ff136SSai Pavan Boddu { 106*f00ff136SSai Pavan Boddu type_register_static(&xhci_sysbus_info); 107*f00ff136SSai Pavan Boddu } 108*f00ff136SSai Pavan Boddu 109*f00ff136SSai Pavan Boddu type_init(xhci_sysbus_register_types); 110