1*4ab6cb4cSMarc-André Lureau /* 2*4ab6cb4cSMarc-André Lureau * tpm_crb.c - QEMU's TPM CRB interface emulator 3*4ab6cb4cSMarc-André Lureau * 4*4ab6cb4cSMarc-André Lureau * Copyright (c) 2018 Red Hat, Inc. 5*4ab6cb4cSMarc-André Lureau * 6*4ab6cb4cSMarc-André Lureau * Authors: 7*4ab6cb4cSMarc-André Lureau * Marc-André Lureau <marcandre.lureau@redhat.com> 8*4ab6cb4cSMarc-André Lureau * 9*4ab6cb4cSMarc-André Lureau * This work is licensed under the terms of the GNU GPL, version 2 or later. 10*4ab6cb4cSMarc-André Lureau * See the COPYING file in the top-level directory. 11*4ab6cb4cSMarc-André Lureau * 12*4ab6cb4cSMarc-André Lureau * tpm_crb is a device for TPM 2.0 Command Response Buffer (CRB) Interface 13*4ab6cb4cSMarc-André Lureau * as defined in TCG PC Client Platform TPM Profile (PTP) Specification 14*4ab6cb4cSMarc-André Lureau * Family “2.0” Level 00 Revision 01.03 v22 15*4ab6cb4cSMarc-André Lureau */ 16*4ab6cb4cSMarc-André Lureau 17*4ab6cb4cSMarc-André Lureau #include "qemu/osdep.h" 18*4ab6cb4cSMarc-André Lureau 19*4ab6cb4cSMarc-André Lureau #include "qemu-common.h" 20*4ab6cb4cSMarc-André Lureau #include "qapi/error.h" 21*4ab6cb4cSMarc-André Lureau #include "exec/address-spaces.h" 22*4ab6cb4cSMarc-André Lureau 23*4ab6cb4cSMarc-André Lureau #include "hw/qdev-core.h" 24*4ab6cb4cSMarc-André Lureau #include "hw/qdev-properties.h" 25*4ab6cb4cSMarc-André Lureau #include "hw/pci/pci_ids.h" 26*4ab6cb4cSMarc-André Lureau #include "hw/acpi/tpm.h" 27*4ab6cb4cSMarc-André Lureau #include "migration/vmstate.h" 28*4ab6cb4cSMarc-André Lureau #include "sysemu/tpm_backend.h" 29*4ab6cb4cSMarc-André Lureau #include "tpm_int.h" 30*4ab6cb4cSMarc-André Lureau #include "tpm_util.h" 31*4ab6cb4cSMarc-André Lureau 32*4ab6cb4cSMarc-André Lureau typedef struct CRBState { 33*4ab6cb4cSMarc-André Lureau DeviceState parent_obj; 34*4ab6cb4cSMarc-André Lureau 35*4ab6cb4cSMarc-André Lureau TPMBackend *tpmbe; 36*4ab6cb4cSMarc-André Lureau TPMBackendCmd cmd; 37*4ab6cb4cSMarc-André Lureau uint32_t regs[TPM_CRB_R_MAX]; 38*4ab6cb4cSMarc-André Lureau MemoryRegion mmio; 39*4ab6cb4cSMarc-André Lureau MemoryRegion cmdmem; 40*4ab6cb4cSMarc-André Lureau 41*4ab6cb4cSMarc-André Lureau size_t be_buffer_size; 42*4ab6cb4cSMarc-André Lureau } CRBState; 43*4ab6cb4cSMarc-André Lureau 44*4ab6cb4cSMarc-André Lureau #define CRB(obj) OBJECT_CHECK(CRBState, (obj), TYPE_TPM_CRB) 45*4ab6cb4cSMarc-André Lureau 46*4ab6cb4cSMarc-André Lureau #define DEBUG_CRB 0 47*4ab6cb4cSMarc-André Lureau 48*4ab6cb4cSMarc-André Lureau #define DPRINTF(fmt, ...) do { \ 49*4ab6cb4cSMarc-André Lureau if (DEBUG_CRB) { \ 50*4ab6cb4cSMarc-André Lureau printf(fmt, ## __VA_ARGS__); \ 51*4ab6cb4cSMarc-André Lureau } \ 52*4ab6cb4cSMarc-André Lureau } while (0) 53*4ab6cb4cSMarc-André Lureau 54*4ab6cb4cSMarc-André Lureau #define CRB_INTF_TYPE_CRB_ACTIVE 0b1 55*4ab6cb4cSMarc-André Lureau #define CRB_INTF_VERSION_CRB 0b1 56*4ab6cb4cSMarc-André Lureau #define CRB_INTF_CAP_LOCALITY_0_ONLY 0b0 57*4ab6cb4cSMarc-André Lureau #define CRB_INTF_CAP_IDLE_FAST 0b0 58*4ab6cb4cSMarc-André Lureau #define CRB_INTF_CAP_XFER_SIZE_64 0b11 59*4ab6cb4cSMarc-André Lureau #define CRB_INTF_CAP_FIFO_NOT_SUPPORTED 0b0 60*4ab6cb4cSMarc-André Lureau #define CRB_INTF_CAP_CRB_SUPPORTED 0b1 61*4ab6cb4cSMarc-André Lureau #define CRB_INTF_IF_SELECTOR_CRB 0b1 62*4ab6cb4cSMarc-André Lureau 63*4ab6cb4cSMarc-André Lureau #define CRB_CTRL_CMD_SIZE (TPM_CRB_ADDR_SIZE - A_CRB_DATA_BUFFER) 64*4ab6cb4cSMarc-André Lureau 65*4ab6cb4cSMarc-André Lureau enum crb_loc_ctrl { 66*4ab6cb4cSMarc-André Lureau CRB_LOC_CTRL_REQUEST_ACCESS = BIT(0), 67*4ab6cb4cSMarc-André Lureau CRB_LOC_CTRL_RELINQUISH = BIT(1), 68*4ab6cb4cSMarc-André Lureau CRB_LOC_CTRL_SEIZE = BIT(2), 69*4ab6cb4cSMarc-André Lureau CRB_LOC_CTRL_RESET_ESTABLISHMENT_BIT = BIT(3), 70*4ab6cb4cSMarc-André Lureau }; 71*4ab6cb4cSMarc-André Lureau 72*4ab6cb4cSMarc-André Lureau enum crb_ctrl_req { 73*4ab6cb4cSMarc-André Lureau CRB_CTRL_REQ_CMD_READY = BIT(0), 74*4ab6cb4cSMarc-André Lureau CRB_CTRL_REQ_GO_IDLE = BIT(1), 75*4ab6cb4cSMarc-André Lureau }; 76*4ab6cb4cSMarc-André Lureau 77*4ab6cb4cSMarc-André Lureau enum crb_start { 78*4ab6cb4cSMarc-André Lureau CRB_START_INVOKE = BIT(0), 79*4ab6cb4cSMarc-André Lureau }; 80*4ab6cb4cSMarc-André Lureau 81*4ab6cb4cSMarc-André Lureau enum crb_cancel { 82*4ab6cb4cSMarc-André Lureau CRB_CANCEL_INVOKE = BIT(0), 83*4ab6cb4cSMarc-André Lureau }; 84*4ab6cb4cSMarc-André Lureau 85*4ab6cb4cSMarc-André Lureau static uint64_t tpm_crb_mmio_read(void *opaque, hwaddr addr, 86*4ab6cb4cSMarc-André Lureau unsigned size) 87*4ab6cb4cSMarc-André Lureau { 88*4ab6cb4cSMarc-André Lureau CRBState *s = CRB(opaque); 89*4ab6cb4cSMarc-André Lureau void *regs = (void *)&s->regs + (addr & ~3); 90*4ab6cb4cSMarc-André Lureau unsigned offset = addr & 3; 91*4ab6cb4cSMarc-André Lureau uint32_t val = *(uint32_t *)regs >> (8 * offset); 92*4ab6cb4cSMarc-André Lureau 93*4ab6cb4cSMarc-André Lureau DPRINTF("CRB read 0x" TARGET_FMT_plx " len:%u val: 0x%" PRIx32 "\n", 94*4ab6cb4cSMarc-André Lureau addr, size, val); 95*4ab6cb4cSMarc-André Lureau return val; 96*4ab6cb4cSMarc-André Lureau } 97*4ab6cb4cSMarc-André Lureau 98*4ab6cb4cSMarc-André Lureau static void tpm_crb_mmio_write(void *opaque, hwaddr addr, 99*4ab6cb4cSMarc-André Lureau uint64_t val, unsigned size) 100*4ab6cb4cSMarc-André Lureau { 101*4ab6cb4cSMarc-André Lureau CRBState *s = CRB(opaque); 102*4ab6cb4cSMarc-André Lureau DPRINTF("CRB write 0x" TARGET_FMT_plx " len:%u val: 0x%" PRIx64 "\n", 103*4ab6cb4cSMarc-André Lureau addr, size, val); 104*4ab6cb4cSMarc-André Lureau 105*4ab6cb4cSMarc-André Lureau switch (addr) { 106*4ab6cb4cSMarc-André Lureau case A_CRB_CTRL_REQ: 107*4ab6cb4cSMarc-André Lureau switch (val) { 108*4ab6cb4cSMarc-André Lureau case CRB_CTRL_REQ_CMD_READY: 109*4ab6cb4cSMarc-André Lureau ARRAY_FIELD_DP32(s->regs, CRB_CTRL_STS, 110*4ab6cb4cSMarc-André Lureau tpmIdle, 0); 111*4ab6cb4cSMarc-André Lureau break; 112*4ab6cb4cSMarc-André Lureau case CRB_CTRL_REQ_GO_IDLE: 113*4ab6cb4cSMarc-André Lureau ARRAY_FIELD_DP32(s->regs, CRB_CTRL_STS, 114*4ab6cb4cSMarc-André Lureau tpmIdle, 1); 115*4ab6cb4cSMarc-André Lureau break; 116*4ab6cb4cSMarc-André Lureau } 117*4ab6cb4cSMarc-André Lureau break; 118*4ab6cb4cSMarc-André Lureau case A_CRB_CTRL_CANCEL: 119*4ab6cb4cSMarc-André Lureau if (val == CRB_CANCEL_INVOKE && 120*4ab6cb4cSMarc-André Lureau s->regs[R_CRB_CTRL_START] & CRB_START_INVOKE) { 121*4ab6cb4cSMarc-André Lureau tpm_backend_cancel_cmd(s->tpmbe); 122*4ab6cb4cSMarc-André Lureau } 123*4ab6cb4cSMarc-André Lureau break; 124*4ab6cb4cSMarc-André Lureau case A_CRB_CTRL_START: 125*4ab6cb4cSMarc-André Lureau if (val == CRB_START_INVOKE && 126*4ab6cb4cSMarc-André Lureau !(s->regs[R_CRB_CTRL_START] & CRB_START_INVOKE)) { 127*4ab6cb4cSMarc-André Lureau void *mem = memory_region_get_ram_ptr(&s->cmdmem); 128*4ab6cb4cSMarc-André Lureau 129*4ab6cb4cSMarc-André Lureau s->regs[R_CRB_CTRL_START] |= CRB_START_INVOKE; 130*4ab6cb4cSMarc-André Lureau s->cmd = (TPMBackendCmd) { 131*4ab6cb4cSMarc-André Lureau .in = mem, 132*4ab6cb4cSMarc-André Lureau .in_len = MIN(tpm_cmd_get_size(mem), s->be_buffer_size), 133*4ab6cb4cSMarc-André Lureau .out = mem, 134*4ab6cb4cSMarc-André Lureau .out_len = s->be_buffer_size, 135*4ab6cb4cSMarc-André Lureau }; 136*4ab6cb4cSMarc-André Lureau 137*4ab6cb4cSMarc-André Lureau tpm_backend_deliver_request(s->tpmbe, &s->cmd); 138*4ab6cb4cSMarc-André Lureau } 139*4ab6cb4cSMarc-André Lureau break; 140*4ab6cb4cSMarc-André Lureau case A_CRB_LOC_CTRL: 141*4ab6cb4cSMarc-André Lureau switch (val) { 142*4ab6cb4cSMarc-André Lureau case CRB_LOC_CTRL_RESET_ESTABLISHMENT_BIT: 143*4ab6cb4cSMarc-André Lureau /* not loc 3 or 4 */ 144*4ab6cb4cSMarc-André Lureau break; 145*4ab6cb4cSMarc-André Lureau case CRB_LOC_CTRL_RELINQUISH: 146*4ab6cb4cSMarc-André Lureau break; 147*4ab6cb4cSMarc-André Lureau case CRB_LOC_CTRL_REQUEST_ACCESS: 148*4ab6cb4cSMarc-André Lureau ARRAY_FIELD_DP32(s->regs, CRB_LOC_STS, 149*4ab6cb4cSMarc-André Lureau Granted, 1); 150*4ab6cb4cSMarc-André Lureau ARRAY_FIELD_DP32(s->regs, CRB_LOC_STS, 151*4ab6cb4cSMarc-André Lureau beenSeized, 0); 152*4ab6cb4cSMarc-André Lureau ARRAY_FIELD_DP32(s->regs, CRB_LOC_STATE, 153*4ab6cb4cSMarc-André Lureau locAssigned, 1); 154*4ab6cb4cSMarc-André Lureau ARRAY_FIELD_DP32(s->regs, CRB_LOC_STATE, 155*4ab6cb4cSMarc-André Lureau tpmRegValidSts, 1); 156*4ab6cb4cSMarc-André Lureau break; 157*4ab6cb4cSMarc-André Lureau } 158*4ab6cb4cSMarc-André Lureau break; 159*4ab6cb4cSMarc-André Lureau } 160*4ab6cb4cSMarc-André Lureau } 161*4ab6cb4cSMarc-André Lureau 162*4ab6cb4cSMarc-André Lureau static const MemoryRegionOps tpm_crb_memory_ops = { 163*4ab6cb4cSMarc-André Lureau .read = tpm_crb_mmio_read, 164*4ab6cb4cSMarc-André Lureau .write = tpm_crb_mmio_write, 165*4ab6cb4cSMarc-André Lureau .endianness = DEVICE_LITTLE_ENDIAN, 166*4ab6cb4cSMarc-André Lureau .valid = { 167*4ab6cb4cSMarc-André Lureau .min_access_size = 1, 168*4ab6cb4cSMarc-André Lureau .max_access_size = 4, 169*4ab6cb4cSMarc-André Lureau }, 170*4ab6cb4cSMarc-André Lureau }; 171*4ab6cb4cSMarc-André Lureau 172*4ab6cb4cSMarc-André Lureau static void tpm_crb_request_completed(TPMIf *ti, int ret) 173*4ab6cb4cSMarc-André Lureau { 174*4ab6cb4cSMarc-André Lureau CRBState *s = CRB(ti); 175*4ab6cb4cSMarc-André Lureau 176*4ab6cb4cSMarc-André Lureau s->regs[R_CRB_CTRL_START] &= ~CRB_START_INVOKE; 177*4ab6cb4cSMarc-André Lureau if (ret != 0) { 178*4ab6cb4cSMarc-André Lureau ARRAY_FIELD_DP32(s->regs, CRB_CTRL_STS, 179*4ab6cb4cSMarc-André Lureau tpmSts, 1); /* fatal error */ 180*4ab6cb4cSMarc-André Lureau } 181*4ab6cb4cSMarc-André Lureau } 182*4ab6cb4cSMarc-André Lureau 183*4ab6cb4cSMarc-André Lureau static enum TPMVersion tpm_crb_get_version(TPMIf *ti) 184*4ab6cb4cSMarc-André Lureau { 185*4ab6cb4cSMarc-André Lureau CRBState *s = CRB(ti); 186*4ab6cb4cSMarc-André Lureau 187*4ab6cb4cSMarc-André Lureau return tpm_backend_get_tpm_version(s->tpmbe); 188*4ab6cb4cSMarc-André Lureau } 189*4ab6cb4cSMarc-André Lureau 190*4ab6cb4cSMarc-André Lureau static int tpm_crb_pre_save(void *opaque) 191*4ab6cb4cSMarc-André Lureau { 192*4ab6cb4cSMarc-André Lureau CRBState *s = opaque; 193*4ab6cb4cSMarc-André Lureau 194*4ab6cb4cSMarc-André Lureau tpm_backend_finish_sync(s->tpmbe); 195*4ab6cb4cSMarc-André Lureau 196*4ab6cb4cSMarc-André Lureau return 0; 197*4ab6cb4cSMarc-André Lureau } 198*4ab6cb4cSMarc-André Lureau 199*4ab6cb4cSMarc-André Lureau static const VMStateDescription vmstate_tpm_crb = { 200*4ab6cb4cSMarc-André Lureau .name = "tpm-crb", 201*4ab6cb4cSMarc-André Lureau .pre_save = tpm_crb_pre_save, 202*4ab6cb4cSMarc-André Lureau .fields = (VMStateField[]) { 203*4ab6cb4cSMarc-André Lureau VMSTATE_UINT32_ARRAY(regs, CRBState, TPM_CRB_R_MAX), 204*4ab6cb4cSMarc-André Lureau VMSTATE_END_OF_LIST(), 205*4ab6cb4cSMarc-André Lureau } 206*4ab6cb4cSMarc-André Lureau }; 207*4ab6cb4cSMarc-André Lureau 208*4ab6cb4cSMarc-André Lureau static Property tpm_crb_properties[] = { 209*4ab6cb4cSMarc-André Lureau DEFINE_PROP_TPMBE("tpmdev", CRBState, tpmbe), 210*4ab6cb4cSMarc-André Lureau DEFINE_PROP_END_OF_LIST(), 211*4ab6cb4cSMarc-André Lureau }; 212*4ab6cb4cSMarc-André Lureau 213*4ab6cb4cSMarc-André Lureau static void tpm_crb_realize(DeviceState *dev, Error **errp) 214*4ab6cb4cSMarc-André Lureau { 215*4ab6cb4cSMarc-André Lureau CRBState *s = CRB(dev); 216*4ab6cb4cSMarc-André Lureau 217*4ab6cb4cSMarc-André Lureau if (!tpm_find()) { 218*4ab6cb4cSMarc-André Lureau error_setg(errp, "at most one TPM device is permitted"); 219*4ab6cb4cSMarc-André Lureau return; 220*4ab6cb4cSMarc-André Lureau } 221*4ab6cb4cSMarc-André Lureau if (!s->tpmbe) { 222*4ab6cb4cSMarc-André Lureau error_setg(errp, "'tpmdev' property is required"); 223*4ab6cb4cSMarc-André Lureau return; 224*4ab6cb4cSMarc-André Lureau } 225*4ab6cb4cSMarc-André Lureau 226*4ab6cb4cSMarc-André Lureau memory_region_init_io(&s->mmio, OBJECT(s), &tpm_crb_memory_ops, s, 227*4ab6cb4cSMarc-André Lureau "tpm-crb-mmio", sizeof(s->regs)); 228*4ab6cb4cSMarc-André Lureau memory_region_init_ram(&s->cmdmem, OBJECT(s), 229*4ab6cb4cSMarc-André Lureau "tpm-crb-cmd", CRB_CTRL_CMD_SIZE, errp); 230*4ab6cb4cSMarc-André Lureau 231*4ab6cb4cSMarc-André Lureau memory_region_add_subregion(get_system_memory(), 232*4ab6cb4cSMarc-André Lureau TPM_CRB_ADDR_BASE, &s->mmio); 233*4ab6cb4cSMarc-André Lureau memory_region_add_subregion(get_system_memory(), 234*4ab6cb4cSMarc-André Lureau TPM_CRB_ADDR_BASE + sizeof(s->regs), &s->cmdmem); 235*4ab6cb4cSMarc-André Lureau 236*4ab6cb4cSMarc-André Lureau tpm_backend_reset(s->tpmbe); 237*4ab6cb4cSMarc-André Lureau 238*4ab6cb4cSMarc-André Lureau ARRAY_FIELD_DP32(s->regs, CRB_INTF_ID, 239*4ab6cb4cSMarc-André Lureau InterfaceType, CRB_INTF_TYPE_CRB_ACTIVE); 240*4ab6cb4cSMarc-André Lureau ARRAY_FIELD_DP32(s->regs, CRB_INTF_ID, 241*4ab6cb4cSMarc-André Lureau InterfaceVersion, CRB_INTF_VERSION_CRB); 242*4ab6cb4cSMarc-André Lureau ARRAY_FIELD_DP32(s->regs, CRB_INTF_ID, 243*4ab6cb4cSMarc-André Lureau CapLocality, CRB_INTF_CAP_LOCALITY_0_ONLY); 244*4ab6cb4cSMarc-André Lureau ARRAY_FIELD_DP32(s->regs, CRB_INTF_ID, 245*4ab6cb4cSMarc-André Lureau CapCRBIdleBypass, CRB_INTF_CAP_IDLE_FAST); 246*4ab6cb4cSMarc-André Lureau ARRAY_FIELD_DP32(s->regs, CRB_INTF_ID, 247*4ab6cb4cSMarc-André Lureau CapDataXferSizeSupport, CRB_INTF_CAP_XFER_SIZE_64); 248*4ab6cb4cSMarc-André Lureau ARRAY_FIELD_DP32(s->regs, CRB_INTF_ID, 249*4ab6cb4cSMarc-André Lureau CapFIFO, CRB_INTF_CAP_FIFO_NOT_SUPPORTED); 250*4ab6cb4cSMarc-André Lureau ARRAY_FIELD_DP32(s->regs, CRB_INTF_ID, 251*4ab6cb4cSMarc-André Lureau CapCRB, CRB_INTF_CAP_CRB_SUPPORTED); 252*4ab6cb4cSMarc-André Lureau ARRAY_FIELD_DP32(s->regs, CRB_INTF_ID, 253*4ab6cb4cSMarc-André Lureau InterfaceSelector, CRB_INTF_IF_SELECTOR_CRB); 254*4ab6cb4cSMarc-André Lureau ARRAY_FIELD_DP32(s->regs, CRB_INTF_ID, 255*4ab6cb4cSMarc-André Lureau RID, 0b0000); 256*4ab6cb4cSMarc-André Lureau ARRAY_FIELD_DP32(s->regs, CRB_INTF_ID2, 257*4ab6cb4cSMarc-André Lureau VID, PCI_VENDOR_ID_IBM); 258*4ab6cb4cSMarc-André Lureau 259*4ab6cb4cSMarc-André Lureau s->regs[R_CRB_CTRL_CMD_SIZE] = CRB_CTRL_CMD_SIZE; 260*4ab6cb4cSMarc-André Lureau s->regs[R_CRB_CTRL_CMD_LADDR] = TPM_CRB_ADDR_BASE + A_CRB_DATA_BUFFER; 261*4ab6cb4cSMarc-André Lureau s->regs[R_CRB_CTRL_RSP_SIZE] = CRB_CTRL_CMD_SIZE; 262*4ab6cb4cSMarc-André Lureau s->regs[R_CRB_CTRL_RSP_ADDR] = TPM_CRB_ADDR_BASE + A_CRB_DATA_BUFFER; 263*4ab6cb4cSMarc-André Lureau 264*4ab6cb4cSMarc-André Lureau s->be_buffer_size = MIN(tpm_backend_get_buffer_size(s->tpmbe), 265*4ab6cb4cSMarc-André Lureau CRB_CTRL_CMD_SIZE); 266*4ab6cb4cSMarc-André Lureau 267*4ab6cb4cSMarc-André Lureau tpm_backend_startup_tpm(s->tpmbe, s->be_buffer_size); 268*4ab6cb4cSMarc-André Lureau } 269*4ab6cb4cSMarc-André Lureau 270*4ab6cb4cSMarc-André Lureau static void tpm_crb_class_init(ObjectClass *klass, void *data) 271*4ab6cb4cSMarc-André Lureau { 272*4ab6cb4cSMarc-André Lureau DeviceClass *dc = DEVICE_CLASS(klass); 273*4ab6cb4cSMarc-André Lureau TPMIfClass *tc = TPM_IF_CLASS(klass); 274*4ab6cb4cSMarc-André Lureau 275*4ab6cb4cSMarc-André Lureau dc->realize = tpm_crb_realize; 276*4ab6cb4cSMarc-André Lureau dc->props = tpm_crb_properties; 277*4ab6cb4cSMarc-André Lureau dc->vmsd = &vmstate_tpm_crb; 278*4ab6cb4cSMarc-André Lureau dc->user_creatable = true; 279*4ab6cb4cSMarc-André Lureau tc->model = TPM_MODEL_TPM_CRB; 280*4ab6cb4cSMarc-André Lureau tc->get_version = tpm_crb_get_version; 281*4ab6cb4cSMarc-André Lureau tc->request_completed = tpm_crb_request_completed; 282*4ab6cb4cSMarc-André Lureau 283*4ab6cb4cSMarc-André Lureau set_bit(DEVICE_CATEGORY_MISC, dc->categories); 284*4ab6cb4cSMarc-André Lureau } 285*4ab6cb4cSMarc-André Lureau 286*4ab6cb4cSMarc-André Lureau static const TypeInfo tpm_crb_info = { 287*4ab6cb4cSMarc-André Lureau .name = TYPE_TPM_CRB, 288*4ab6cb4cSMarc-André Lureau /* could be TYPE_SYS_BUS_DEVICE (or LPC etc) */ 289*4ab6cb4cSMarc-André Lureau .parent = TYPE_DEVICE, 290*4ab6cb4cSMarc-André Lureau .instance_size = sizeof(CRBState), 291*4ab6cb4cSMarc-André Lureau .class_init = tpm_crb_class_init, 292*4ab6cb4cSMarc-André Lureau .interfaces = (InterfaceInfo[]) { 293*4ab6cb4cSMarc-André Lureau { TYPE_TPM_IF }, 294*4ab6cb4cSMarc-André Lureau { } 295*4ab6cb4cSMarc-André Lureau } 296*4ab6cb4cSMarc-André Lureau }; 297*4ab6cb4cSMarc-André Lureau 298*4ab6cb4cSMarc-André Lureau static void tpm_crb_register(void) 299*4ab6cb4cSMarc-André Lureau { 300*4ab6cb4cSMarc-André Lureau type_register_static(&tpm_crb_info); 301*4ab6cb4cSMarc-André Lureau } 302*4ab6cb4cSMarc-André Lureau 303*4ab6cb4cSMarc-André Lureau type_init(tpm_crb_register) 304