xref: /qemu/hw/timer/xilinx_timer.c (revision a27bd6c779badb8d76e4430d810ef710a1b98f4e)
1388f60b1SEdgar E. Iglesias /*
2388f60b1SEdgar E. Iglesias  * QEMU model of the Xilinx timer block.
3388f60b1SEdgar E. Iglesias  *
4388f60b1SEdgar E. Iglesias  * Copyright (c) 2009 Edgar E. Iglesias.
5388f60b1SEdgar E. Iglesias  *
6388f60b1SEdgar E. Iglesias  * Permission is hereby granted, free of charge, to any person obtaining a copy
7388f60b1SEdgar E. Iglesias  * of this software and associated documentation files (the "Software"), to deal
8388f60b1SEdgar E. Iglesias  * in the Software without restriction, including without limitation the rights
9388f60b1SEdgar E. Iglesias  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10388f60b1SEdgar E. Iglesias  * copies of the Software, and to permit persons to whom the Software is
11388f60b1SEdgar E. Iglesias  * furnished to do so, subject to the following conditions:
12388f60b1SEdgar E. Iglesias  *
13388f60b1SEdgar E. Iglesias  * The above copyright notice and this permission notice shall be included in
14388f60b1SEdgar E. Iglesias  * all copies or substantial portions of the Software.
15388f60b1SEdgar E. Iglesias  *
16388f60b1SEdgar E. Iglesias  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17388f60b1SEdgar E. Iglesias  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18388f60b1SEdgar E. Iglesias  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19388f60b1SEdgar E. Iglesias  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20388f60b1SEdgar E. Iglesias  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21388f60b1SEdgar E. Iglesias  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22388f60b1SEdgar E. Iglesias  * THE SOFTWARE.
23388f60b1SEdgar E. Iglesias  */
24388f60b1SEdgar E. Iglesias 
25282bc81eSPeter Maydell #include "qemu/osdep.h"
2683c9f4caSPaolo Bonzini #include "hw/sysbus.h"
2764552b6bSMarkus Armbruster #include "hw/irq.h"
2883c9f4caSPaolo Bonzini #include "hw/ptimer.h"
29*a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
301de7afc9SPaolo Bonzini #include "qemu/log.h"
316a1751b7SAlex Bligh #include "qemu/main-loop.h"
320b8fa32fSMarkus Armbruster #include "qemu/module.h"
33388f60b1SEdgar E. Iglesias 
34388f60b1SEdgar E. Iglesias #define D(x)
35388f60b1SEdgar E. Iglesias 
36388f60b1SEdgar E. Iglesias #define R_TCSR     0
37388f60b1SEdgar E. Iglesias #define R_TLR      1
38388f60b1SEdgar E. Iglesias #define R_TCR      2
39388f60b1SEdgar E. Iglesias #define R_MAX      4
40388f60b1SEdgar E. Iglesias 
41388f60b1SEdgar E. Iglesias #define TCSR_MDT        (1<<0)
42388f60b1SEdgar E. Iglesias #define TCSR_UDT        (1<<1)
43388f60b1SEdgar E. Iglesias #define TCSR_GENT       (1<<2)
44388f60b1SEdgar E. Iglesias #define TCSR_CAPT       (1<<3)
45388f60b1SEdgar E. Iglesias #define TCSR_ARHT       (1<<4)
46388f60b1SEdgar E. Iglesias #define TCSR_LOAD       (1<<5)
47388f60b1SEdgar E. Iglesias #define TCSR_ENIT       (1<<6)
48388f60b1SEdgar E. Iglesias #define TCSR_ENT        (1<<7)
49388f60b1SEdgar E. Iglesias #define TCSR_TINT       (1<<8)
50388f60b1SEdgar E. Iglesias #define TCSR_PWMA       (1<<9)
51388f60b1SEdgar E. Iglesias #define TCSR_ENALL      (1<<10)
52388f60b1SEdgar E. Iglesias 
53388f60b1SEdgar E. Iglesias struct xlx_timer
54388f60b1SEdgar E. Iglesias {
55388f60b1SEdgar E. Iglesias     QEMUBH *bh;
56388f60b1SEdgar E. Iglesias     ptimer_state *ptimer;
57388f60b1SEdgar E. Iglesias     void *parent;
58388f60b1SEdgar E. Iglesias     int nr; /* for debug.  */
59388f60b1SEdgar E. Iglesias 
60388f60b1SEdgar E. Iglesias     unsigned long timer_div;
61388f60b1SEdgar E. Iglesias 
62388f60b1SEdgar E. Iglesias     uint32_t regs[R_MAX];
63388f60b1SEdgar E. Iglesias };
64388f60b1SEdgar E. Iglesias 
65760d1d00SAndreas Färber #define TYPE_XILINX_TIMER "xlnx.xps-timer"
66760d1d00SAndreas Färber #define XILINX_TIMER(obj) \
67760d1d00SAndreas Färber     OBJECT_CHECK(struct timerblock, (obj), TYPE_XILINX_TIMER)
68760d1d00SAndreas Färber 
69388f60b1SEdgar E. Iglesias struct timerblock
70388f60b1SEdgar E. Iglesias {
71760d1d00SAndreas Färber     SysBusDevice parent_obj;
72760d1d00SAndreas Färber 
73010f3f5fSEdgar E. Iglesias     MemoryRegion mmio;
74388f60b1SEdgar E. Iglesias     qemu_irq irq;
75abe098e4SPeter A. G. Crosthwaite     uint8_t one_timer_only;
76ee6847d1SGerd Hoffmann     uint32_t freq_hz;
77388f60b1SEdgar E. Iglesias     struct xlx_timer *timers;
78388f60b1SEdgar E. Iglesias };
79388f60b1SEdgar E. Iglesias 
80abe098e4SPeter A. G. Crosthwaite static inline unsigned int num_timers(struct timerblock *t)
81abe098e4SPeter A. G. Crosthwaite {
82abe098e4SPeter A. G. Crosthwaite     return 2 - t->one_timer_only;
83abe098e4SPeter A. G. Crosthwaite }
84abe098e4SPeter A. G. Crosthwaite 
85a8170e5eSAvi Kivity static inline unsigned int timer_from_addr(hwaddr addr)
86388f60b1SEdgar E. Iglesias {
87388f60b1SEdgar E. Iglesias     /* Timers get a 4x32bit control reg area each.  */
88388f60b1SEdgar E. Iglesias     return addr >> 2;
89388f60b1SEdgar E. Iglesias }
90388f60b1SEdgar E. Iglesias 
91388f60b1SEdgar E. Iglesias static void timer_update_irq(struct timerblock *t)
92388f60b1SEdgar E. Iglesias {
93388f60b1SEdgar E. Iglesias     unsigned int i, irq = 0;
94388f60b1SEdgar E. Iglesias     uint32_t csr;
95388f60b1SEdgar E. Iglesias 
96abe098e4SPeter A. G. Crosthwaite     for (i = 0; i < num_timers(t); i++) {
97388f60b1SEdgar E. Iglesias         csr = t->timers[i].regs[R_TCSR];
98388f60b1SEdgar E. Iglesias         irq |= (csr & TCSR_TINT) && (csr & TCSR_ENIT);
99388f60b1SEdgar E. Iglesias     }
100388f60b1SEdgar E. Iglesias 
101388f60b1SEdgar E. Iglesias     /* All timers within the same slave share a single IRQ line.  */
102388f60b1SEdgar E. Iglesias     qemu_set_irq(t->irq, !!irq);
103388f60b1SEdgar E. Iglesias }
104388f60b1SEdgar E. Iglesias 
105010f3f5fSEdgar E. Iglesias static uint64_t
106a8170e5eSAvi Kivity timer_read(void *opaque, hwaddr addr, unsigned int size)
107388f60b1SEdgar E. Iglesias {
108388f60b1SEdgar E. Iglesias     struct timerblock *t = opaque;
109388f60b1SEdgar E. Iglesias     struct xlx_timer *xt;
110388f60b1SEdgar E. Iglesias     uint32_t r = 0;
111388f60b1SEdgar E. Iglesias     unsigned int timer;
112388f60b1SEdgar E. Iglesias 
113388f60b1SEdgar E. Iglesias     addr >>= 2;
114388f60b1SEdgar E. Iglesias     timer = timer_from_addr(addr);
115388f60b1SEdgar E. Iglesias     xt = &t->timers[timer];
116388f60b1SEdgar E. Iglesias     /* Further decoding to address a specific timers reg.  */
117388f60b1SEdgar E. Iglesias     addr &= 0x3;
118388f60b1SEdgar E. Iglesias     switch (addr)
119388f60b1SEdgar E. Iglesias     {
120388f60b1SEdgar E. Iglesias         case R_TCR:
121388f60b1SEdgar E. Iglesias                 r = ptimer_get_count(xt->ptimer);
122388f60b1SEdgar E. Iglesias                 if (!(xt->regs[R_TCSR] & TCSR_UDT))
123388f60b1SEdgar E. Iglesias                     r = ~r;
124388f60b1SEdgar E. Iglesias                 D(qemu_log("xlx_timer t=%d read counter=%x udt=%d\n",
125388f60b1SEdgar E. Iglesias                          timer, r, xt->regs[R_TCSR] & TCSR_UDT));
126388f60b1SEdgar E. Iglesias             break;
127388f60b1SEdgar E. Iglesias         default:
128388f60b1SEdgar E. Iglesias             if (addr < ARRAY_SIZE(xt->regs))
129388f60b1SEdgar E. Iglesias                 r = xt->regs[addr];
130388f60b1SEdgar E. Iglesias             break;
131388f60b1SEdgar E. Iglesias 
132388f60b1SEdgar E. Iglesias     }
133e03377aeSPeter A. G. Crosthwaite     D(fprintf(stderr, "%s timer=%d %x=%x\n", __func__, timer, addr * 4, r));
134388f60b1SEdgar E. Iglesias     return r;
135388f60b1SEdgar E. Iglesias }
136388f60b1SEdgar E. Iglesias 
137388f60b1SEdgar E. Iglesias static void timer_enable(struct xlx_timer *xt)
138388f60b1SEdgar E. Iglesias {
139388f60b1SEdgar E. Iglesias     uint64_t count;
140388f60b1SEdgar E. Iglesias 
141e03377aeSPeter A. G. Crosthwaite     D(fprintf(stderr, "%s timer=%d down=%d\n", __func__,
142388f60b1SEdgar E. Iglesias               xt->nr, xt->regs[R_TCSR] & TCSR_UDT));
143388f60b1SEdgar E. Iglesias 
144388f60b1SEdgar E. Iglesias     ptimer_stop(xt->ptimer);
145388f60b1SEdgar E. Iglesias 
146388f60b1SEdgar E. Iglesias     if (xt->regs[R_TCSR] & TCSR_UDT)
147388f60b1SEdgar E. Iglesias         count = xt->regs[R_TLR];
148388f60b1SEdgar E. Iglesias     else
149388f60b1SEdgar E. Iglesias         count = ~0 - xt->regs[R_TLR];
1507798a882SPeter A. G. Crosthwaite     ptimer_set_limit(xt->ptimer, count, 1);
151388f60b1SEdgar E. Iglesias     ptimer_run(xt->ptimer, 1);
152388f60b1SEdgar E. Iglesias }
153388f60b1SEdgar E. Iglesias 
154388f60b1SEdgar E. Iglesias static void
155a8170e5eSAvi Kivity timer_write(void *opaque, hwaddr addr,
156010f3f5fSEdgar E. Iglesias             uint64_t val64, unsigned int size)
157388f60b1SEdgar E. Iglesias {
158388f60b1SEdgar E. Iglesias     struct timerblock *t = opaque;
159388f60b1SEdgar E. Iglesias     struct xlx_timer *xt;
160388f60b1SEdgar E. Iglesias     unsigned int timer;
161010f3f5fSEdgar E. Iglesias     uint32_t value = val64;
162388f60b1SEdgar E. Iglesias 
163388f60b1SEdgar E. Iglesias     addr >>= 2;
164388f60b1SEdgar E. Iglesias     timer = timer_from_addr(addr);
165388f60b1SEdgar E. Iglesias     xt = &t->timers[timer];
166e03377aeSPeter A. G. Crosthwaite     D(fprintf(stderr, "%s addr=%x val=%x (timer=%d off=%d)\n",
167388f60b1SEdgar E. Iglesias              __func__, addr * 4, value, timer, addr & 3));
168388f60b1SEdgar E. Iglesias     /* Further decoding to address a specific timers reg.  */
169388f60b1SEdgar E. Iglesias     addr &= 3;
170388f60b1SEdgar E. Iglesias     switch (addr)
171388f60b1SEdgar E. Iglesias     {
172388f60b1SEdgar E. Iglesias         case R_TCSR:
173388f60b1SEdgar E. Iglesias             if (value & TCSR_TINT)
174388f60b1SEdgar E. Iglesias                 value &= ~TCSR_TINT;
175388f60b1SEdgar E. Iglesias 
1767dfba6dfSGuenter Roeck             xt->regs[addr] = value & 0x7ff;
177388f60b1SEdgar E. Iglesias             if (value & TCSR_ENT)
178388f60b1SEdgar E. Iglesias                 timer_enable(xt);
179388f60b1SEdgar E. Iglesias             break;
180388f60b1SEdgar E. Iglesias 
181388f60b1SEdgar E. Iglesias         default:
182388f60b1SEdgar E. Iglesias             if (addr < ARRAY_SIZE(xt->regs))
183388f60b1SEdgar E. Iglesias                 xt->regs[addr] = value;
184388f60b1SEdgar E. Iglesias             break;
185388f60b1SEdgar E. Iglesias     }
186388f60b1SEdgar E. Iglesias     timer_update_irq(t);
187388f60b1SEdgar E. Iglesias }
188388f60b1SEdgar E. Iglesias 
189010f3f5fSEdgar E. Iglesias static const MemoryRegionOps timer_ops = {
190010f3f5fSEdgar E. Iglesias     .read = timer_read,
191010f3f5fSEdgar E. Iglesias     .write = timer_write,
192010f3f5fSEdgar E. Iglesias     .endianness = DEVICE_NATIVE_ENDIAN,
193010f3f5fSEdgar E. Iglesias     .valid = {
194010f3f5fSEdgar E. Iglesias         .min_access_size = 4,
195010f3f5fSEdgar E. Iglesias         .max_access_size = 4
196010f3f5fSEdgar E. Iglesias     }
197388f60b1SEdgar E. Iglesias };
198388f60b1SEdgar E. Iglesias 
199388f60b1SEdgar E. Iglesias static void timer_hit(void *opaque)
200388f60b1SEdgar E. Iglesias {
201388f60b1SEdgar E. Iglesias     struct xlx_timer *xt = opaque;
202388f60b1SEdgar E. Iglesias     struct timerblock *t = xt->parent;
2038354cd72SChris Wulff     D(fprintf(stderr, "%s %d\n", __func__, xt->nr));
204388f60b1SEdgar E. Iglesias     xt->regs[R_TCSR] |= TCSR_TINT;
205388f60b1SEdgar E. Iglesias 
206388f60b1SEdgar E. Iglesias     if (xt->regs[R_TCSR] & TCSR_ARHT)
207388f60b1SEdgar E. Iglesias         timer_enable(xt);
208388f60b1SEdgar E. Iglesias     timer_update_irq(t);
209388f60b1SEdgar E. Iglesias }
210388f60b1SEdgar E. Iglesias 
21104bb4d86SPeter Crosthwaite static void xilinx_timer_realize(DeviceState *dev, Error **errp)
212388f60b1SEdgar E. Iglesias {
213760d1d00SAndreas Färber     struct timerblock *t = XILINX_TIMER(dev);
214388f60b1SEdgar E. Iglesias     unsigned int i;
215388f60b1SEdgar E. Iglesias 
216388f60b1SEdgar E. Iglesias     /* Init all the ptimers.  */
217abe098e4SPeter A. G. Crosthwaite     t->timers = g_malloc0(sizeof t->timers[0] * num_timers(t));
218abe098e4SPeter A. G. Crosthwaite     for (i = 0; i < num_timers(t); i++) {
219388f60b1SEdgar E. Iglesias         struct xlx_timer *xt = &t->timers[i];
220388f60b1SEdgar E. Iglesias 
221388f60b1SEdgar E. Iglesias         xt->parent = t;
222388f60b1SEdgar E. Iglesias         xt->nr = i;
223388f60b1SEdgar E. Iglesias         xt->bh = qemu_bh_new(timer_hit, xt);
224e7ea81c3SDmitry Osipenko         xt->ptimer = ptimer_init(xt->bh, PTIMER_POLICY_DEFAULT);
225ee6847d1SGerd Hoffmann         ptimer_set_freq(xt->ptimer, t->freq_hz);
226388f60b1SEdgar E. Iglesias     }
227388f60b1SEdgar E. Iglesias 
228853dca12SPaolo Bonzini     memory_region_init_io(&t->mmio, OBJECT(t), &timer_ops, t, "xlnx.xps-timer",
229abe098e4SPeter A. G. Crosthwaite                           R_MAX * 4 * num_timers(t));
23004bb4d86SPeter Crosthwaite     sysbus_init_mmio(SYS_BUS_DEVICE(dev), &t->mmio);
23104bb4d86SPeter Crosthwaite }
23204bb4d86SPeter Crosthwaite 
23304bb4d86SPeter Crosthwaite static void xilinx_timer_init(Object *obj)
23404bb4d86SPeter Crosthwaite {
23504bb4d86SPeter Crosthwaite     struct timerblock *t = XILINX_TIMER(obj);
23604bb4d86SPeter Crosthwaite 
23704bb4d86SPeter Crosthwaite     /* All timers share a single irq line.  */
23804bb4d86SPeter Crosthwaite     sysbus_init_irq(SYS_BUS_DEVICE(obj), &t->irq);
239388f60b1SEdgar E. Iglesias }
240388f60b1SEdgar E. Iglesias 
241999e12bbSAnthony Liguori static Property xilinx_timer_properties[] = {
242919f89f4SPeter A. G. Crosthwaite     DEFINE_PROP_UINT32("clock-frequency", struct timerblock, freq_hz,
243919f89f4SPeter A. G. Crosthwaite                                                                 62 * 1000000),
244abe098e4SPeter A. G. Crosthwaite     DEFINE_PROP_UINT8("one-timer-only", struct timerblock, one_timer_only, 0),
245ea2b7271SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
246999e12bbSAnthony Liguori };
247999e12bbSAnthony Liguori 
248999e12bbSAnthony Liguori static void xilinx_timer_class_init(ObjectClass *klass, void *data)
249999e12bbSAnthony Liguori {
25039bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
251999e12bbSAnthony Liguori 
25204bb4d86SPeter Crosthwaite     dc->realize = xilinx_timer_realize;
25339bffca2SAnthony Liguori     dc->props = xilinx_timer_properties;
254ee6847d1SGerd Hoffmann }
255999e12bbSAnthony Liguori 
2568c43a6f0SAndreas Färber static const TypeInfo xilinx_timer_info = {
257760d1d00SAndreas Färber     .name          = TYPE_XILINX_TIMER,
25839bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
25939bffca2SAnthony Liguori     .instance_size = sizeof(struct timerblock),
26004bb4d86SPeter Crosthwaite     .instance_init = xilinx_timer_init,
261999e12bbSAnthony Liguori     .class_init    = xilinx_timer_class_init,
262ee6847d1SGerd Hoffmann };
263ee6847d1SGerd Hoffmann 
26483f7d43aSAndreas Färber static void xilinx_timer_register_types(void)
265388f60b1SEdgar E. Iglesias {
26639bffca2SAnthony Liguori     type_register_static(&xilinx_timer_info);
267388f60b1SEdgar E. Iglesias }
268388f60b1SEdgar E. Iglesias 
26983f7d43aSAndreas Färber type_init(xilinx_timer_register_types)
270