xref: /qemu/hw/timer/xilinx_timer.c (revision 7dfba6dfbf805cf99c4ae89f6194bc9205dfbefe)
1388f60b1SEdgar E. Iglesias /*
2388f60b1SEdgar E. Iglesias  * QEMU model of the Xilinx timer block.
3388f60b1SEdgar E. Iglesias  *
4388f60b1SEdgar E. Iglesias  * Copyright (c) 2009 Edgar E. Iglesias.
5388f60b1SEdgar E. Iglesias  *
6388f60b1SEdgar E. Iglesias  * Permission is hereby granted, free of charge, to any person obtaining a copy
7388f60b1SEdgar E. Iglesias  * of this software and associated documentation files (the "Software"), to deal
8388f60b1SEdgar E. Iglesias  * in the Software without restriction, including without limitation the rights
9388f60b1SEdgar E. Iglesias  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10388f60b1SEdgar E. Iglesias  * copies of the Software, and to permit persons to whom the Software is
11388f60b1SEdgar E. Iglesias  * furnished to do so, subject to the following conditions:
12388f60b1SEdgar E. Iglesias  *
13388f60b1SEdgar E. Iglesias  * The above copyright notice and this permission notice shall be included in
14388f60b1SEdgar E. Iglesias  * all copies or substantial portions of the Software.
15388f60b1SEdgar E. Iglesias  *
16388f60b1SEdgar E. Iglesias  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17388f60b1SEdgar E. Iglesias  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18388f60b1SEdgar E. Iglesias  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19388f60b1SEdgar E. Iglesias  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20388f60b1SEdgar E. Iglesias  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21388f60b1SEdgar E. Iglesias  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22388f60b1SEdgar E. Iglesias  * THE SOFTWARE.
23388f60b1SEdgar E. Iglesias  */
24388f60b1SEdgar E. Iglesias 
2583c9f4caSPaolo Bonzini #include "hw/sysbus.h"
2683c9f4caSPaolo Bonzini #include "hw/ptimer.h"
271de7afc9SPaolo Bonzini #include "qemu/log.h"
286a1751b7SAlex Bligh #include "qemu/main-loop.h"
29388f60b1SEdgar E. Iglesias 
30388f60b1SEdgar E. Iglesias #define D(x)
31388f60b1SEdgar E. Iglesias 
32388f60b1SEdgar E. Iglesias #define R_TCSR     0
33388f60b1SEdgar E. Iglesias #define R_TLR      1
34388f60b1SEdgar E. Iglesias #define R_TCR      2
35388f60b1SEdgar E. Iglesias #define R_MAX      4
36388f60b1SEdgar E. Iglesias 
37388f60b1SEdgar E. Iglesias #define TCSR_MDT        (1<<0)
38388f60b1SEdgar E. Iglesias #define TCSR_UDT        (1<<1)
39388f60b1SEdgar E. Iglesias #define TCSR_GENT       (1<<2)
40388f60b1SEdgar E. Iglesias #define TCSR_CAPT       (1<<3)
41388f60b1SEdgar E. Iglesias #define TCSR_ARHT       (1<<4)
42388f60b1SEdgar E. Iglesias #define TCSR_LOAD       (1<<5)
43388f60b1SEdgar E. Iglesias #define TCSR_ENIT       (1<<6)
44388f60b1SEdgar E. Iglesias #define TCSR_ENT        (1<<7)
45388f60b1SEdgar E. Iglesias #define TCSR_TINT       (1<<8)
46388f60b1SEdgar E. Iglesias #define TCSR_PWMA       (1<<9)
47388f60b1SEdgar E. Iglesias #define TCSR_ENALL      (1<<10)
48388f60b1SEdgar E. Iglesias 
49388f60b1SEdgar E. Iglesias struct xlx_timer
50388f60b1SEdgar E. Iglesias {
51388f60b1SEdgar E. Iglesias     QEMUBH *bh;
52388f60b1SEdgar E. Iglesias     ptimer_state *ptimer;
53388f60b1SEdgar E. Iglesias     void *parent;
54388f60b1SEdgar E. Iglesias     int nr; /* for debug.  */
55388f60b1SEdgar E. Iglesias 
56388f60b1SEdgar E. Iglesias     unsigned long timer_div;
57388f60b1SEdgar E. Iglesias 
58388f60b1SEdgar E. Iglesias     uint32_t regs[R_MAX];
59388f60b1SEdgar E. Iglesias };
60388f60b1SEdgar E. Iglesias 
61760d1d00SAndreas Färber #define TYPE_XILINX_TIMER "xlnx.xps-timer"
62760d1d00SAndreas Färber #define XILINX_TIMER(obj) \
63760d1d00SAndreas Färber     OBJECT_CHECK(struct timerblock, (obj), TYPE_XILINX_TIMER)
64760d1d00SAndreas Färber 
65388f60b1SEdgar E. Iglesias struct timerblock
66388f60b1SEdgar E. Iglesias {
67760d1d00SAndreas Färber     SysBusDevice parent_obj;
68760d1d00SAndreas Färber 
69010f3f5fSEdgar E. Iglesias     MemoryRegion mmio;
70388f60b1SEdgar E. Iglesias     qemu_irq irq;
71abe098e4SPeter A. G. Crosthwaite     uint8_t one_timer_only;
72ee6847d1SGerd Hoffmann     uint32_t freq_hz;
73388f60b1SEdgar E. Iglesias     struct xlx_timer *timers;
74388f60b1SEdgar E. Iglesias };
75388f60b1SEdgar E. Iglesias 
76abe098e4SPeter A. G. Crosthwaite static inline unsigned int num_timers(struct timerblock *t)
77abe098e4SPeter A. G. Crosthwaite {
78abe098e4SPeter A. G. Crosthwaite     return 2 - t->one_timer_only;
79abe098e4SPeter A. G. Crosthwaite }
80abe098e4SPeter A. G. Crosthwaite 
81a8170e5eSAvi Kivity static inline unsigned int timer_from_addr(hwaddr addr)
82388f60b1SEdgar E. Iglesias {
83388f60b1SEdgar E. Iglesias     /* Timers get a 4x32bit control reg area each.  */
84388f60b1SEdgar E. Iglesias     return addr >> 2;
85388f60b1SEdgar E. Iglesias }
86388f60b1SEdgar E. Iglesias 
87388f60b1SEdgar E. Iglesias static void timer_update_irq(struct timerblock *t)
88388f60b1SEdgar E. Iglesias {
89388f60b1SEdgar E. Iglesias     unsigned int i, irq = 0;
90388f60b1SEdgar E. Iglesias     uint32_t csr;
91388f60b1SEdgar E. Iglesias 
92abe098e4SPeter A. G. Crosthwaite     for (i = 0; i < num_timers(t); i++) {
93388f60b1SEdgar E. Iglesias         csr = t->timers[i].regs[R_TCSR];
94388f60b1SEdgar E. Iglesias         irq |= (csr & TCSR_TINT) && (csr & TCSR_ENIT);
95388f60b1SEdgar E. Iglesias     }
96388f60b1SEdgar E. Iglesias 
97388f60b1SEdgar E. Iglesias     /* All timers within the same slave share a single IRQ line.  */
98388f60b1SEdgar E. Iglesias     qemu_set_irq(t->irq, !!irq);
99388f60b1SEdgar E. Iglesias }
100388f60b1SEdgar E. Iglesias 
101010f3f5fSEdgar E. Iglesias static uint64_t
102a8170e5eSAvi Kivity timer_read(void *opaque, hwaddr addr, unsigned int size)
103388f60b1SEdgar E. Iglesias {
104388f60b1SEdgar E. Iglesias     struct timerblock *t = opaque;
105388f60b1SEdgar E. Iglesias     struct xlx_timer *xt;
106388f60b1SEdgar E. Iglesias     uint32_t r = 0;
107388f60b1SEdgar E. Iglesias     unsigned int timer;
108388f60b1SEdgar E. Iglesias 
109388f60b1SEdgar E. Iglesias     addr >>= 2;
110388f60b1SEdgar E. Iglesias     timer = timer_from_addr(addr);
111388f60b1SEdgar E. Iglesias     xt = &t->timers[timer];
112388f60b1SEdgar E. Iglesias     /* Further decoding to address a specific timers reg.  */
113388f60b1SEdgar E. Iglesias     addr &= 0x3;
114388f60b1SEdgar E. Iglesias     switch (addr)
115388f60b1SEdgar E. Iglesias     {
116388f60b1SEdgar E. Iglesias         case R_TCR:
117388f60b1SEdgar E. Iglesias                 r = ptimer_get_count(xt->ptimer);
118388f60b1SEdgar E. Iglesias                 if (!(xt->regs[R_TCSR] & TCSR_UDT))
119388f60b1SEdgar E. Iglesias                     r = ~r;
120388f60b1SEdgar E. Iglesias                 D(qemu_log("xlx_timer t=%d read counter=%x udt=%d\n",
121388f60b1SEdgar E. Iglesias                          timer, r, xt->regs[R_TCSR] & TCSR_UDT));
122388f60b1SEdgar E. Iglesias             break;
123388f60b1SEdgar E. Iglesias         default:
124388f60b1SEdgar E. Iglesias             if (addr < ARRAY_SIZE(xt->regs))
125388f60b1SEdgar E. Iglesias                 r = xt->regs[addr];
126388f60b1SEdgar E. Iglesias             break;
127388f60b1SEdgar E. Iglesias 
128388f60b1SEdgar E. Iglesias     }
129e03377aeSPeter A. G. Crosthwaite     D(fprintf(stderr, "%s timer=%d %x=%x\n", __func__, timer, addr * 4, r));
130388f60b1SEdgar E. Iglesias     return r;
131388f60b1SEdgar E. Iglesias }
132388f60b1SEdgar E. Iglesias 
133388f60b1SEdgar E. Iglesias static void timer_enable(struct xlx_timer *xt)
134388f60b1SEdgar E. Iglesias {
135388f60b1SEdgar E. Iglesias     uint64_t count;
136388f60b1SEdgar E. Iglesias 
137e03377aeSPeter A. G. Crosthwaite     D(fprintf(stderr, "%s timer=%d down=%d\n", __func__,
138388f60b1SEdgar E. Iglesias               xt->nr, xt->regs[R_TCSR] & TCSR_UDT));
139388f60b1SEdgar E. Iglesias 
140388f60b1SEdgar E. Iglesias     ptimer_stop(xt->ptimer);
141388f60b1SEdgar E. Iglesias 
142388f60b1SEdgar E. Iglesias     if (xt->regs[R_TCSR] & TCSR_UDT)
143388f60b1SEdgar E. Iglesias         count = xt->regs[R_TLR];
144388f60b1SEdgar E. Iglesias     else
145388f60b1SEdgar E. Iglesias         count = ~0 - xt->regs[R_TLR];
1467798a882SPeter A. G. Crosthwaite     ptimer_set_limit(xt->ptimer, count, 1);
147388f60b1SEdgar E. Iglesias     ptimer_run(xt->ptimer, 1);
148388f60b1SEdgar E. Iglesias }
149388f60b1SEdgar E. Iglesias 
150388f60b1SEdgar E. Iglesias static void
151a8170e5eSAvi Kivity timer_write(void *opaque, hwaddr addr,
152010f3f5fSEdgar E. Iglesias             uint64_t val64, unsigned int size)
153388f60b1SEdgar E. Iglesias {
154388f60b1SEdgar E. Iglesias     struct timerblock *t = opaque;
155388f60b1SEdgar E. Iglesias     struct xlx_timer *xt;
156388f60b1SEdgar E. Iglesias     unsigned int timer;
157010f3f5fSEdgar E. Iglesias     uint32_t value = val64;
158388f60b1SEdgar E. Iglesias 
159388f60b1SEdgar E. Iglesias     addr >>= 2;
160388f60b1SEdgar E. Iglesias     timer = timer_from_addr(addr);
161388f60b1SEdgar E. Iglesias     xt = &t->timers[timer];
162e03377aeSPeter A. G. Crosthwaite     D(fprintf(stderr, "%s addr=%x val=%x (timer=%d off=%d)\n",
163388f60b1SEdgar E. Iglesias              __func__, addr * 4, value, timer, addr & 3));
164388f60b1SEdgar E. Iglesias     /* Further decoding to address a specific timers reg.  */
165388f60b1SEdgar E. Iglesias     addr &= 3;
166388f60b1SEdgar E. Iglesias     switch (addr)
167388f60b1SEdgar E. Iglesias     {
168388f60b1SEdgar E. Iglesias         case R_TCSR:
169388f60b1SEdgar E. Iglesias             if (value & TCSR_TINT)
170388f60b1SEdgar E. Iglesias                 value &= ~TCSR_TINT;
171388f60b1SEdgar E. Iglesias 
172*7dfba6dfSGuenter Roeck             xt->regs[addr] = value & 0x7ff;
173388f60b1SEdgar E. Iglesias             if (value & TCSR_ENT)
174388f60b1SEdgar E. Iglesias                 timer_enable(xt);
175388f60b1SEdgar E. Iglesias             break;
176388f60b1SEdgar E. Iglesias 
177388f60b1SEdgar E. Iglesias         default:
178388f60b1SEdgar E. Iglesias             if (addr < ARRAY_SIZE(xt->regs))
179388f60b1SEdgar E. Iglesias                 xt->regs[addr] = value;
180388f60b1SEdgar E. Iglesias             break;
181388f60b1SEdgar E. Iglesias     }
182388f60b1SEdgar E. Iglesias     timer_update_irq(t);
183388f60b1SEdgar E. Iglesias }
184388f60b1SEdgar E. Iglesias 
185010f3f5fSEdgar E. Iglesias static const MemoryRegionOps timer_ops = {
186010f3f5fSEdgar E. Iglesias     .read = timer_read,
187010f3f5fSEdgar E. Iglesias     .write = timer_write,
188010f3f5fSEdgar E. Iglesias     .endianness = DEVICE_NATIVE_ENDIAN,
189010f3f5fSEdgar E. Iglesias     .valid = {
190010f3f5fSEdgar E. Iglesias         .min_access_size = 4,
191010f3f5fSEdgar E. Iglesias         .max_access_size = 4
192010f3f5fSEdgar E. Iglesias     }
193388f60b1SEdgar E. Iglesias };
194388f60b1SEdgar E. Iglesias 
195388f60b1SEdgar E. Iglesias static void timer_hit(void *opaque)
196388f60b1SEdgar E. Iglesias {
197388f60b1SEdgar E. Iglesias     struct xlx_timer *xt = opaque;
198388f60b1SEdgar E. Iglesias     struct timerblock *t = xt->parent;
1998354cd72SChris Wulff     D(fprintf(stderr, "%s %d\n", __func__, xt->nr));
200388f60b1SEdgar E. Iglesias     xt->regs[R_TCSR] |= TCSR_TINT;
201388f60b1SEdgar E. Iglesias 
202388f60b1SEdgar E. Iglesias     if (xt->regs[R_TCSR] & TCSR_ARHT)
203388f60b1SEdgar E. Iglesias         timer_enable(xt);
204388f60b1SEdgar E. Iglesias     timer_update_irq(t);
205388f60b1SEdgar E. Iglesias }
206388f60b1SEdgar E. Iglesias 
20781a322d4SGerd Hoffmann static int xilinx_timer_init(SysBusDevice *dev)
208388f60b1SEdgar E. Iglesias {
209760d1d00SAndreas Färber     struct timerblock *t = XILINX_TIMER(dev);
210388f60b1SEdgar E. Iglesias     unsigned int i;
211388f60b1SEdgar E. Iglesias 
212388f60b1SEdgar E. Iglesias     /* All timers share a single irq line.  */
213388f60b1SEdgar E. Iglesias     sysbus_init_irq(dev, &t->irq);
214388f60b1SEdgar E. Iglesias 
215388f60b1SEdgar E. Iglesias     /* Init all the ptimers.  */
216abe098e4SPeter A. G. Crosthwaite     t->timers = g_malloc0(sizeof t->timers[0] * num_timers(t));
217abe098e4SPeter A. G. Crosthwaite     for (i = 0; i < num_timers(t); i++) {
218388f60b1SEdgar E. Iglesias         struct xlx_timer *xt = &t->timers[i];
219388f60b1SEdgar E. Iglesias 
220388f60b1SEdgar E. Iglesias         xt->parent = t;
221388f60b1SEdgar E. Iglesias         xt->nr = i;
222388f60b1SEdgar E. Iglesias         xt->bh = qemu_bh_new(timer_hit, xt);
223388f60b1SEdgar E. Iglesias         xt->ptimer = ptimer_init(xt->bh);
224ee6847d1SGerd Hoffmann         ptimer_set_freq(xt->ptimer, t->freq_hz);
225388f60b1SEdgar E. Iglesias     }
226388f60b1SEdgar E. Iglesias 
227853dca12SPaolo Bonzini     memory_region_init_io(&t->mmio, OBJECT(t), &timer_ops, t, "xlnx.xps-timer",
228abe098e4SPeter A. G. Crosthwaite                           R_MAX * 4 * num_timers(t));
229750ecd44SAvi Kivity     sysbus_init_mmio(dev, &t->mmio);
23081a322d4SGerd Hoffmann     return 0;
231388f60b1SEdgar E. Iglesias }
232388f60b1SEdgar E. Iglesias 
233999e12bbSAnthony Liguori static Property xilinx_timer_properties[] = {
234919f89f4SPeter A. G. Crosthwaite     DEFINE_PROP_UINT32("clock-frequency", struct timerblock, freq_hz,
235919f89f4SPeter A. G. Crosthwaite                                                                 62 * 1000000),
236abe098e4SPeter A. G. Crosthwaite     DEFINE_PROP_UINT8("one-timer-only", struct timerblock, one_timer_only, 0),
237ea2b7271SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
238999e12bbSAnthony Liguori };
239999e12bbSAnthony Liguori 
240999e12bbSAnthony Liguori static void xilinx_timer_class_init(ObjectClass *klass, void *data)
241999e12bbSAnthony Liguori {
24239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
243999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
244999e12bbSAnthony Liguori 
245999e12bbSAnthony Liguori     k->init = xilinx_timer_init;
24639bffca2SAnthony Liguori     dc->props = xilinx_timer_properties;
247ee6847d1SGerd Hoffmann }
248999e12bbSAnthony Liguori 
2498c43a6f0SAndreas Färber static const TypeInfo xilinx_timer_info = {
250760d1d00SAndreas Färber     .name          = TYPE_XILINX_TIMER,
25139bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
25239bffca2SAnthony Liguori     .instance_size = sizeof(struct timerblock),
253999e12bbSAnthony Liguori     .class_init    = xilinx_timer_class_init,
254ee6847d1SGerd Hoffmann };
255ee6847d1SGerd Hoffmann 
25683f7d43aSAndreas Färber static void xilinx_timer_register_types(void)
257388f60b1SEdgar E. Iglesias {
25839bffca2SAnthony Liguori     type_register_static(&xilinx_timer_info);
259388f60b1SEdgar E. Iglesias }
260388f60b1SEdgar E. Iglesias 
26183f7d43aSAndreas Färber type_init(xilinx_timer_register_types)
262