xref: /qemu/hw/timer/xilinx_timer.c (revision 6909b616efbc9b627a0c9ea87d25a10d508cc879)
1388f60b1SEdgar E. Iglesias /*
2388f60b1SEdgar E. Iglesias  * QEMU model of the Xilinx timer block.
3388f60b1SEdgar E. Iglesias  *
4388f60b1SEdgar E. Iglesias  * Copyright (c) 2009 Edgar E. Iglesias.
5388f60b1SEdgar E. Iglesias  *
6388f60b1SEdgar E. Iglesias  * Permission is hereby granted, free of charge, to any person obtaining a copy
7388f60b1SEdgar E. Iglesias  * of this software and associated documentation files (the "Software"), to deal
8388f60b1SEdgar E. Iglesias  * in the Software without restriction, including without limitation the rights
9388f60b1SEdgar E. Iglesias  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10388f60b1SEdgar E. Iglesias  * copies of the Software, and to permit persons to whom the Software is
11388f60b1SEdgar E. Iglesias  * furnished to do so, subject to the following conditions:
12388f60b1SEdgar E. Iglesias  *
13388f60b1SEdgar E. Iglesias  * The above copyright notice and this permission notice shall be included in
14388f60b1SEdgar E. Iglesias  * all copies or substantial portions of the Software.
15388f60b1SEdgar E. Iglesias  *
16388f60b1SEdgar E. Iglesias  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17388f60b1SEdgar E. Iglesias  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18388f60b1SEdgar E. Iglesias  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19388f60b1SEdgar E. Iglesias  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20388f60b1SEdgar E. Iglesias  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21388f60b1SEdgar E. Iglesias  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22388f60b1SEdgar E. Iglesias  * THE SOFTWARE.
23388f60b1SEdgar E. Iglesias  */
24388f60b1SEdgar E. Iglesias 
25282bc81eSPeter Maydell #include "qemu/osdep.h"
2683c9f4caSPaolo Bonzini #include "hw/sysbus.h"
2764552b6bSMarkus Armbruster #include "hw/irq.h"
2883c9f4caSPaolo Bonzini #include "hw/ptimer.h"
29a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
301de7afc9SPaolo Bonzini #include "qemu/log.h"
310b8fa32fSMarkus Armbruster #include "qemu/module.h"
32db1015e9SEduardo Habkost #include "qom/object.h"
33388f60b1SEdgar E. Iglesias 
34388f60b1SEdgar E. Iglesias #define D(x)
35388f60b1SEdgar E. Iglesias 
36388f60b1SEdgar E. Iglesias #define R_TCSR     0
37388f60b1SEdgar E. Iglesias #define R_TLR      1
38388f60b1SEdgar E. Iglesias #define R_TCR      2
39388f60b1SEdgar E. Iglesias #define R_MAX      4
40388f60b1SEdgar E. Iglesias 
41388f60b1SEdgar E. Iglesias #define TCSR_MDT        (1<<0)
42388f60b1SEdgar E. Iglesias #define TCSR_UDT        (1<<1)
43388f60b1SEdgar E. Iglesias #define TCSR_GENT       (1<<2)
44388f60b1SEdgar E. Iglesias #define TCSR_CAPT       (1<<3)
45388f60b1SEdgar E. Iglesias #define TCSR_ARHT       (1<<4)
46388f60b1SEdgar E. Iglesias #define TCSR_LOAD       (1<<5)
47388f60b1SEdgar E. Iglesias #define TCSR_ENIT       (1<<6)
48388f60b1SEdgar E. Iglesias #define TCSR_ENT        (1<<7)
49388f60b1SEdgar E. Iglesias #define TCSR_TINT       (1<<8)
50388f60b1SEdgar E. Iglesias #define TCSR_PWMA       (1<<9)
51388f60b1SEdgar E. Iglesias #define TCSR_ENALL      (1<<10)
52388f60b1SEdgar E. Iglesias 
53388f60b1SEdgar E. Iglesias struct xlx_timer
54388f60b1SEdgar E. Iglesias {
55388f60b1SEdgar E. Iglesias     ptimer_state *ptimer;
56388f60b1SEdgar E. Iglesias     void *parent;
57388f60b1SEdgar E. Iglesias     int nr; /* for debug.  */
58388f60b1SEdgar E. Iglesias 
59388f60b1SEdgar E. Iglesias     unsigned long timer_div;
60388f60b1SEdgar E. Iglesias 
61388f60b1SEdgar E. Iglesias     uint32_t regs[R_MAX];
62388f60b1SEdgar E. Iglesias };
63388f60b1SEdgar E. Iglesias 
64760d1d00SAndreas Färber #define TYPE_XILINX_TIMER "xlnx.xps-timer"
65543d0226SPhilippe Mathieu-Daudé typedef struct XpsTimerState XpsTimerState;
66543d0226SPhilippe Mathieu-Daudé DECLARE_INSTANCE_CHECKER(XpsTimerState, XILINX_TIMER, TYPE_XILINX_TIMER)
67760d1d00SAndreas Färber 
68543d0226SPhilippe Mathieu-Daudé struct XpsTimerState
69388f60b1SEdgar E. Iglesias {
70760d1d00SAndreas Färber     SysBusDevice parent_obj;
71760d1d00SAndreas Färber 
72010f3f5fSEdgar E. Iglesias     MemoryRegion mmio;
73388f60b1SEdgar E. Iglesias     qemu_irq irq;
74abe098e4SPeter A. G. Crosthwaite     uint8_t one_timer_only;
75ee6847d1SGerd Hoffmann     uint32_t freq_hz;
76388f60b1SEdgar E. Iglesias     struct xlx_timer *timers;
77388f60b1SEdgar E. Iglesias };
78388f60b1SEdgar E. Iglesias 
79543d0226SPhilippe Mathieu-Daudé static inline unsigned int num_timers(XpsTimerState *t)
80abe098e4SPeter A. G. Crosthwaite {
81abe098e4SPeter A. G. Crosthwaite     return 2 - t->one_timer_only;
82abe098e4SPeter A. G. Crosthwaite }
83abe098e4SPeter A. G. Crosthwaite 
84a8170e5eSAvi Kivity static inline unsigned int timer_from_addr(hwaddr addr)
85388f60b1SEdgar E. Iglesias {
86388f60b1SEdgar E. Iglesias     /* Timers get a 4x32bit control reg area each.  */
87388f60b1SEdgar E. Iglesias     return addr >> 2;
88388f60b1SEdgar E. Iglesias }
89388f60b1SEdgar E. Iglesias 
90543d0226SPhilippe Mathieu-Daudé static void timer_update_irq(XpsTimerState *t)
91388f60b1SEdgar E. Iglesias {
92388f60b1SEdgar E. Iglesias     unsigned int i, irq = 0;
93388f60b1SEdgar E. Iglesias     uint32_t csr;
94388f60b1SEdgar E. Iglesias 
95abe098e4SPeter A. G. Crosthwaite     for (i = 0; i < num_timers(t); i++) {
96388f60b1SEdgar E. Iglesias         csr = t->timers[i].regs[R_TCSR];
97388f60b1SEdgar E. Iglesias         irq |= (csr & TCSR_TINT) && (csr & TCSR_ENIT);
98388f60b1SEdgar E. Iglesias     }
99388f60b1SEdgar E. Iglesias 
100388f60b1SEdgar E. Iglesias     /* All timers within the same slave share a single IRQ line.  */
101388f60b1SEdgar E. Iglesias     qemu_set_irq(t->irq, !!irq);
102388f60b1SEdgar E. Iglesias }
103388f60b1SEdgar E. Iglesias 
104010f3f5fSEdgar E. Iglesias static uint64_t
105a8170e5eSAvi Kivity timer_read(void *opaque, hwaddr addr, unsigned int size)
106388f60b1SEdgar E. Iglesias {
107543d0226SPhilippe Mathieu-Daudé     XpsTimerState *t = opaque;
108388f60b1SEdgar E. Iglesias     struct xlx_timer *xt;
109388f60b1SEdgar E. Iglesias     uint32_t r = 0;
110388f60b1SEdgar E. Iglesias     unsigned int timer;
111388f60b1SEdgar E. Iglesias 
112388f60b1SEdgar E. Iglesias     addr >>= 2;
113388f60b1SEdgar E. Iglesias     timer = timer_from_addr(addr);
114388f60b1SEdgar E. Iglesias     xt = &t->timers[timer];
115388f60b1SEdgar E. Iglesias     /* Further decoding to address a specific timers reg.  */
116388f60b1SEdgar E. Iglesias     addr &= 0x3;
117388f60b1SEdgar E. Iglesias     switch (addr)
118388f60b1SEdgar E. Iglesias     {
119388f60b1SEdgar E. Iglesias         case R_TCR:
120388f60b1SEdgar E. Iglesias                 r = ptimer_get_count(xt->ptimer);
121388f60b1SEdgar E. Iglesias                 if (!(xt->regs[R_TCSR] & TCSR_UDT))
122388f60b1SEdgar E. Iglesias                     r = ~r;
123388f60b1SEdgar E. Iglesias                 D(qemu_log("xlx_timer t=%d read counter=%x udt=%d\n",
124388f60b1SEdgar E. Iglesias                          timer, r, xt->regs[R_TCSR] & TCSR_UDT));
125388f60b1SEdgar E. Iglesias             break;
126388f60b1SEdgar E. Iglesias         default:
127388f60b1SEdgar E. Iglesias             if (addr < ARRAY_SIZE(xt->regs))
128388f60b1SEdgar E. Iglesias                 r = xt->regs[addr];
129388f60b1SEdgar E. Iglesias             break;
130388f60b1SEdgar E. Iglesias 
131388f60b1SEdgar E. Iglesias     }
132e03377aeSPeter A. G. Crosthwaite     D(fprintf(stderr, "%s timer=%d %x=%x\n", __func__, timer, addr * 4, r));
133388f60b1SEdgar E. Iglesias     return r;
134388f60b1SEdgar E. Iglesias }
135388f60b1SEdgar E. Iglesias 
1368d986979SPeter Maydell /* Must be called inside ptimer transaction block */
137388f60b1SEdgar E. Iglesias static void timer_enable(struct xlx_timer *xt)
138388f60b1SEdgar E. Iglesias {
139388f60b1SEdgar E. Iglesias     uint64_t count;
140388f60b1SEdgar E. Iglesias 
141e03377aeSPeter A. G. Crosthwaite     D(fprintf(stderr, "%s timer=%d down=%d\n", __func__,
142388f60b1SEdgar E. Iglesias               xt->nr, xt->regs[R_TCSR] & TCSR_UDT));
143388f60b1SEdgar E. Iglesias 
144388f60b1SEdgar E. Iglesias     ptimer_stop(xt->ptimer);
145388f60b1SEdgar E. Iglesias 
146388f60b1SEdgar E. Iglesias     if (xt->regs[R_TCSR] & TCSR_UDT)
147388f60b1SEdgar E. Iglesias         count = xt->regs[R_TLR];
148388f60b1SEdgar E. Iglesias     else
149388f60b1SEdgar E. Iglesias         count = ~0 - xt->regs[R_TLR];
1507798a882SPeter A. G. Crosthwaite     ptimer_set_limit(xt->ptimer, count, 1);
151388f60b1SEdgar E. Iglesias     ptimer_run(xt->ptimer, 1);
152388f60b1SEdgar E. Iglesias }
153388f60b1SEdgar E. Iglesias 
154388f60b1SEdgar E. Iglesias static void
155a8170e5eSAvi Kivity timer_write(void *opaque, hwaddr addr,
156010f3f5fSEdgar E. Iglesias             uint64_t val64, unsigned int size)
157388f60b1SEdgar E. Iglesias {
158543d0226SPhilippe Mathieu-Daudé     XpsTimerState *t = opaque;
159388f60b1SEdgar E. Iglesias     struct xlx_timer *xt;
160388f60b1SEdgar E. Iglesias     unsigned int timer;
161010f3f5fSEdgar E. Iglesias     uint32_t value = val64;
162388f60b1SEdgar E. Iglesias 
163388f60b1SEdgar E. Iglesias     addr >>= 2;
164388f60b1SEdgar E. Iglesias     timer = timer_from_addr(addr);
165388f60b1SEdgar E. Iglesias     xt = &t->timers[timer];
166e03377aeSPeter A. G. Crosthwaite     D(fprintf(stderr, "%s addr=%x val=%x (timer=%d off=%d)\n",
167388f60b1SEdgar E. Iglesias              __func__, addr * 4, value, timer, addr & 3));
168388f60b1SEdgar E. Iglesias     /* Further decoding to address a specific timers reg.  */
169388f60b1SEdgar E. Iglesias     addr &= 3;
170388f60b1SEdgar E. Iglesias     switch (addr)
171388f60b1SEdgar E. Iglesias     {
172388f60b1SEdgar E. Iglesias         case R_TCSR:
173388f60b1SEdgar E. Iglesias             if (value & TCSR_TINT)
174388f60b1SEdgar E. Iglesias                 value &= ~TCSR_TINT;
175388f60b1SEdgar E. Iglesias 
1767dfba6dfSGuenter Roeck             xt->regs[addr] = value & 0x7ff;
1778d986979SPeter Maydell             if (value & TCSR_ENT) {
1788d986979SPeter Maydell                 ptimer_transaction_begin(xt->ptimer);
179388f60b1SEdgar E. Iglesias                 timer_enable(xt);
1808d986979SPeter Maydell                 ptimer_transaction_commit(xt->ptimer);
1818d986979SPeter Maydell             }
182388f60b1SEdgar E. Iglesias             break;
183388f60b1SEdgar E. Iglesias 
184388f60b1SEdgar E. Iglesias         default:
185388f60b1SEdgar E. Iglesias             if (addr < ARRAY_SIZE(xt->regs))
186388f60b1SEdgar E. Iglesias                 xt->regs[addr] = value;
187388f60b1SEdgar E. Iglesias             break;
188388f60b1SEdgar E. Iglesias     }
189388f60b1SEdgar E. Iglesias     timer_update_irq(t);
190388f60b1SEdgar E. Iglesias }
191388f60b1SEdgar E. Iglesias 
192010f3f5fSEdgar E. Iglesias static const MemoryRegionOps timer_ops = {
193010f3f5fSEdgar E. Iglesias     .read = timer_read,
194010f3f5fSEdgar E. Iglesias     .write = timer_write,
195010f3f5fSEdgar E. Iglesias     .endianness = DEVICE_NATIVE_ENDIAN,
196*6909b616SPhilippe Mathieu-Daudé     .impl = {
197*6909b616SPhilippe Mathieu-Daudé         .min_access_size = 4,
198*6909b616SPhilippe Mathieu-Daudé         .max_access_size = 4,
199*6909b616SPhilippe Mathieu-Daudé     },
200010f3f5fSEdgar E. Iglesias     .valid = {
201010f3f5fSEdgar E. Iglesias         .min_access_size = 4,
202010f3f5fSEdgar E. Iglesias         .max_access_size = 4
203010f3f5fSEdgar E. Iglesias     }
204388f60b1SEdgar E. Iglesias };
205388f60b1SEdgar E. Iglesias 
206388f60b1SEdgar E. Iglesias static void timer_hit(void *opaque)
207388f60b1SEdgar E. Iglesias {
208388f60b1SEdgar E. Iglesias     struct xlx_timer *xt = opaque;
209543d0226SPhilippe Mathieu-Daudé     XpsTimerState *t = xt->parent;
2108354cd72SChris Wulff     D(fprintf(stderr, "%s %d\n", __func__, xt->nr));
211388f60b1SEdgar E. Iglesias     xt->regs[R_TCSR] |= TCSR_TINT;
212388f60b1SEdgar E. Iglesias 
213388f60b1SEdgar E. Iglesias     if (xt->regs[R_TCSR] & TCSR_ARHT)
214388f60b1SEdgar E. Iglesias         timer_enable(xt);
215388f60b1SEdgar E. Iglesias     timer_update_irq(t);
216388f60b1SEdgar E. Iglesias }
217388f60b1SEdgar E. Iglesias 
21804bb4d86SPeter Crosthwaite static void xilinx_timer_realize(DeviceState *dev, Error **errp)
219388f60b1SEdgar E. Iglesias {
220543d0226SPhilippe Mathieu-Daudé     XpsTimerState *t = XILINX_TIMER(dev);
221388f60b1SEdgar E. Iglesias     unsigned int i;
222388f60b1SEdgar E. Iglesias 
223388f60b1SEdgar E. Iglesias     /* Init all the ptimers.  */
224abe098e4SPeter A. G. Crosthwaite     t->timers = g_malloc0(sizeof t->timers[0] * num_timers(t));
225abe098e4SPeter A. G. Crosthwaite     for (i = 0; i < num_timers(t); i++) {
226388f60b1SEdgar E. Iglesias         struct xlx_timer *xt = &t->timers[i];
227388f60b1SEdgar E. Iglesias 
228388f60b1SEdgar E. Iglesias         xt->parent = t;
229388f60b1SEdgar E. Iglesias         xt->nr = i;
2309598c1bbSPeter Maydell         xt->ptimer = ptimer_init(timer_hit, xt, PTIMER_POLICY_LEGACY);
2318d986979SPeter Maydell         ptimer_transaction_begin(xt->ptimer);
232ee6847d1SGerd Hoffmann         ptimer_set_freq(xt->ptimer, t->freq_hz);
2338d986979SPeter Maydell         ptimer_transaction_commit(xt->ptimer);
234388f60b1SEdgar E. Iglesias     }
235388f60b1SEdgar E. Iglesias 
236853dca12SPaolo Bonzini     memory_region_init_io(&t->mmio, OBJECT(t), &timer_ops, t, "xlnx.xps-timer",
237abe098e4SPeter A. G. Crosthwaite                           R_MAX * 4 * num_timers(t));
23804bb4d86SPeter Crosthwaite     sysbus_init_mmio(SYS_BUS_DEVICE(dev), &t->mmio);
23904bb4d86SPeter Crosthwaite }
24004bb4d86SPeter Crosthwaite 
24104bb4d86SPeter Crosthwaite static void xilinx_timer_init(Object *obj)
24204bb4d86SPeter Crosthwaite {
243543d0226SPhilippe Mathieu-Daudé     XpsTimerState *t = XILINX_TIMER(obj);
24404bb4d86SPeter Crosthwaite 
24504bb4d86SPeter Crosthwaite     /* All timers share a single irq line.  */
24604bb4d86SPeter Crosthwaite     sysbus_init_irq(SYS_BUS_DEVICE(obj), &t->irq);
247388f60b1SEdgar E. Iglesias }
248388f60b1SEdgar E. Iglesias 
24974734e2bSRichard Henderson static const Property xilinx_timer_properties[] = {
250543d0226SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT32("clock-frequency", XpsTimerState, freq_hz, 62 * 1000000),
251543d0226SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT8("one-timer-only", XpsTimerState, one_timer_only, 0),
252999e12bbSAnthony Liguori };
253999e12bbSAnthony Liguori 
254999e12bbSAnthony Liguori static void xilinx_timer_class_init(ObjectClass *klass, void *data)
255999e12bbSAnthony Liguori {
25639bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
257999e12bbSAnthony Liguori 
25804bb4d86SPeter Crosthwaite     dc->realize = xilinx_timer_realize;
2594f67d30bSMarc-André Lureau     device_class_set_props(dc, xilinx_timer_properties);
260ee6847d1SGerd Hoffmann }
261999e12bbSAnthony Liguori 
2628c43a6f0SAndreas Färber static const TypeInfo xilinx_timer_info = {
263760d1d00SAndreas Färber     .name          = TYPE_XILINX_TIMER,
26439bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
265543d0226SPhilippe Mathieu-Daudé     .instance_size = sizeof(XpsTimerState),
26604bb4d86SPeter Crosthwaite     .instance_init = xilinx_timer_init,
267999e12bbSAnthony Liguori     .class_init    = xilinx_timer_class_init,
268ee6847d1SGerd Hoffmann };
269ee6847d1SGerd Hoffmann 
27083f7d43aSAndreas Färber static void xilinx_timer_register_types(void)
271388f60b1SEdgar E. Iglesias {
27239bffca2SAnthony Liguori     type_register_static(&xilinx_timer_info);
273388f60b1SEdgar E. Iglesias }
274388f60b1SEdgar E. Iglesias 
27583f7d43aSAndreas Färber type_init(xilinx_timer_register_types)
276