1388f60b1SEdgar E. Iglesias /* 2388f60b1SEdgar E. Iglesias * QEMU model of the Xilinx timer block. 3388f60b1SEdgar E. Iglesias * 4388f60b1SEdgar E. Iglesias * Copyright (c) 2009 Edgar E. Iglesias. 5388f60b1SEdgar E. Iglesias * 6df1f35abSPhilippe Mathieu-Daudé * DS573: https://docs.amd.com/v/u/en-US/xps_timer 7df1f35abSPhilippe Mathieu-Daudé * LogiCORE IP XPS Timer/Counter (v1.02a) 8df1f35abSPhilippe Mathieu-Daudé * 9388f60b1SEdgar E. Iglesias * Permission is hereby granted, free of charge, to any person obtaining a copy 10388f60b1SEdgar E. Iglesias * of this software and associated documentation files (the "Software"), to deal 11388f60b1SEdgar E. Iglesias * in the Software without restriction, including without limitation the rights 12388f60b1SEdgar E. Iglesias * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 13388f60b1SEdgar E. Iglesias * copies of the Software, and to permit persons to whom the Software is 14388f60b1SEdgar E. Iglesias * furnished to do so, subject to the following conditions: 15388f60b1SEdgar E. Iglesias * 16388f60b1SEdgar E. Iglesias * The above copyright notice and this permission notice shall be included in 17388f60b1SEdgar E. Iglesias * all copies or substantial portions of the Software. 18388f60b1SEdgar E. Iglesias * 19388f60b1SEdgar E. Iglesias * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 20388f60b1SEdgar E. Iglesias * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 21388f60b1SEdgar E. Iglesias * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 22388f60b1SEdgar E. Iglesias * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 23388f60b1SEdgar E. Iglesias * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 24388f60b1SEdgar E. Iglesias * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 25388f60b1SEdgar E. Iglesias * THE SOFTWARE. 26388f60b1SEdgar E. Iglesias */ 27388f60b1SEdgar E. Iglesias 28282bc81eSPeter Maydell #include "qemu/osdep.h" 29df1f35abSPhilippe Mathieu-Daudé #include "qapi/error.h" 3083c9f4caSPaolo Bonzini #include "hw/sysbus.h" 3164552b6bSMarkus Armbruster #include "hw/irq.h" 3283c9f4caSPaolo Bonzini #include "hw/ptimer.h" 33a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 34df1f35abSPhilippe Mathieu-Daudé #include "hw/qdev-properties-system.h" 351de7afc9SPaolo Bonzini #include "qemu/log.h" 360b8fa32fSMarkus Armbruster #include "qemu/module.h" 37db1015e9SEduardo Habkost #include "qom/object.h" 38388f60b1SEdgar E. Iglesias 39388f60b1SEdgar E. Iglesias #define D(x) 40388f60b1SEdgar E. Iglesias 41388f60b1SEdgar E. Iglesias #define R_TCSR 0 42388f60b1SEdgar E. Iglesias #define R_TLR 1 43388f60b1SEdgar E. Iglesias #define R_TCR 2 44388f60b1SEdgar E. Iglesias #define R_MAX 4 45388f60b1SEdgar E. Iglesias 46388f60b1SEdgar E. Iglesias #define TCSR_MDT (1<<0) 47388f60b1SEdgar E. Iglesias #define TCSR_UDT (1<<1) 48388f60b1SEdgar E. Iglesias #define TCSR_GENT (1<<2) 49388f60b1SEdgar E. Iglesias #define TCSR_CAPT (1<<3) 50388f60b1SEdgar E. Iglesias #define TCSR_ARHT (1<<4) 51388f60b1SEdgar E. Iglesias #define TCSR_LOAD (1<<5) 52388f60b1SEdgar E. Iglesias #define TCSR_ENIT (1<<6) 53388f60b1SEdgar E. Iglesias #define TCSR_ENT (1<<7) 54388f60b1SEdgar E. Iglesias #define TCSR_TINT (1<<8) 55388f60b1SEdgar E. Iglesias #define TCSR_PWMA (1<<9) 56388f60b1SEdgar E. Iglesias #define TCSR_ENALL (1<<10) 57388f60b1SEdgar E. Iglesias 58388f60b1SEdgar E. Iglesias struct xlx_timer 59388f60b1SEdgar E. Iglesias { 60388f60b1SEdgar E. Iglesias ptimer_state *ptimer; 61388f60b1SEdgar E. Iglesias void *parent; 62388f60b1SEdgar E. Iglesias int nr; /* for debug. */ 63388f60b1SEdgar E. Iglesias 64388f60b1SEdgar E. Iglesias unsigned long timer_div; 65388f60b1SEdgar E. Iglesias 66388f60b1SEdgar E. Iglesias uint32_t regs[R_MAX]; 67388f60b1SEdgar E. Iglesias }; 68388f60b1SEdgar E. Iglesias 69760d1d00SAndreas Färber #define TYPE_XILINX_TIMER "xlnx.xps-timer" 70543d0226SPhilippe Mathieu-Daudé typedef struct XpsTimerState XpsTimerState; 71543d0226SPhilippe Mathieu-Daudé DECLARE_INSTANCE_CHECKER(XpsTimerState, XILINX_TIMER, TYPE_XILINX_TIMER) 72760d1d00SAndreas Färber 73543d0226SPhilippe Mathieu-Daudé struct XpsTimerState 74388f60b1SEdgar E. Iglesias { 75760d1d00SAndreas Färber SysBusDevice parent_obj; 76760d1d00SAndreas Färber 77df1f35abSPhilippe Mathieu-Daudé EndianMode model_endianness; 78010f3f5fSEdgar E. Iglesias MemoryRegion mmio; 79388f60b1SEdgar E. Iglesias qemu_irq irq; 80abe098e4SPeter A. G. Crosthwaite uint8_t one_timer_only; 81ee6847d1SGerd Hoffmann uint32_t freq_hz; 82388f60b1SEdgar E. Iglesias struct xlx_timer *timers; 83388f60b1SEdgar E. Iglesias }; 84388f60b1SEdgar E. Iglesias 85543d0226SPhilippe Mathieu-Daudé static inline unsigned int num_timers(XpsTimerState *t) 86abe098e4SPeter A. G. Crosthwaite { 87abe098e4SPeter A. G. Crosthwaite return 2 - t->one_timer_only; 88abe098e4SPeter A. G. Crosthwaite } 89abe098e4SPeter A. G. Crosthwaite 90a8170e5eSAvi Kivity static inline unsigned int timer_from_addr(hwaddr addr) 91388f60b1SEdgar E. Iglesias { 92388f60b1SEdgar E. Iglesias /* Timers get a 4x32bit control reg area each. */ 93388f60b1SEdgar E. Iglesias return addr >> 2; 94388f60b1SEdgar E. Iglesias } 95388f60b1SEdgar E. Iglesias 96543d0226SPhilippe Mathieu-Daudé static void timer_update_irq(XpsTimerState *t) 97388f60b1SEdgar E. Iglesias { 98388f60b1SEdgar E. Iglesias unsigned int i, irq = 0; 99388f60b1SEdgar E. Iglesias uint32_t csr; 100388f60b1SEdgar E. Iglesias 101abe098e4SPeter A. G. Crosthwaite for (i = 0; i < num_timers(t); i++) { 102388f60b1SEdgar E. Iglesias csr = t->timers[i].regs[R_TCSR]; 103388f60b1SEdgar E. Iglesias irq |= (csr & TCSR_TINT) && (csr & TCSR_ENIT); 104388f60b1SEdgar E. Iglesias } 105388f60b1SEdgar E. Iglesias 106388f60b1SEdgar E. Iglesias /* All timers within the same slave share a single IRQ line. */ 107388f60b1SEdgar E. Iglesias qemu_set_irq(t->irq, !!irq); 108388f60b1SEdgar E. Iglesias } 109388f60b1SEdgar E. Iglesias 110010f3f5fSEdgar E. Iglesias static uint64_t 111a8170e5eSAvi Kivity timer_read(void *opaque, hwaddr addr, unsigned int size) 112388f60b1SEdgar E. Iglesias { 113543d0226SPhilippe Mathieu-Daudé XpsTimerState *t = opaque; 114388f60b1SEdgar E. Iglesias struct xlx_timer *xt; 115388f60b1SEdgar E. Iglesias uint32_t r = 0; 116388f60b1SEdgar E. Iglesias unsigned int timer; 117388f60b1SEdgar E. Iglesias 118388f60b1SEdgar E. Iglesias addr >>= 2; 119388f60b1SEdgar E. Iglesias timer = timer_from_addr(addr); 120388f60b1SEdgar E. Iglesias xt = &t->timers[timer]; 121388f60b1SEdgar E. Iglesias /* Further decoding to address a specific timers reg. */ 122388f60b1SEdgar E. Iglesias addr &= 0x3; 123388f60b1SEdgar E. Iglesias switch (addr) 124388f60b1SEdgar E. Iglesias { 125388f60b1SEdgar E. Iglesias case R_TCR: 126388f60b1SEdgar E. Iglesias r = ptimer_get_count(xt->ptimer); 127388f60b1SEdgar E. Iglesias if (!(xt->regs[R_TCSR] & TCSR_UDT)) 128388f60b1SEdgar E. Iglesias r = ~r; 129388f60b1SEdgar E. Iglesias D(qemu_log("xlx_timer t=%d read counter=%x udt=%d\n", 130388f60b1SEdgar E. Iglesias timer, r, xt->regs[R_TCSR] & TCSR_UDT)); 131388f60b1SEdgar E. Iglesias break; 132388f60b1SEdgar E. Iglesias default: 133388f60b1SEdgar E. Iglesias if (addr < ARRAY_SIZE(xt->regs)) 134388f60b1SEdgar E. Iglesias r = xt->regs[addr]; 135388f60b1SEdgar E. Iglesias break; 136388f60b1SEdgar E. Iglesias 137388f60b1SEdgar E. Iglesias } 138e03377aeSPeter A. G. Crosthwaite D(fprintf(stderr, "%s timer=%d %x=%x\n", __func__, timer, addr * 4, r)); 139388f60b1SEdgar E. Iglesias return r; 140388f60b1SEdgar E. Iglesias } 141388f60b1SEdgar E. Iglesias 1428d986979SPeter Maydell /* Must be called inside ptimer transaction block */ 143388f60b1SEdgar E. Iglesias static void timer_enable(struct xlx_timer *xt) 144388f60b1SEdgar E. Iglesias { 145388f60b1SEdgar E. Iglesias uint64_t count; 146388f60b1SEdgar E. Iglesias 147e03377aeSPeter A. G. Crosthwaite D(fprintf(stderr, "%s timer=%d down=%d\n", __func__, 148388f60b1SEdgar E. Iglesias xt->nr, xt->regs[R_TCSR] & TCSR_UDT)); 149388f60b1SEdgar E. Iglesias 150388f60b1SEdgar E. Iglesias ptimer_stop(xt->ptimer); 151388f60b1SEdgar E. Iglesias 152388f60b1SEdgar E. Iglesias if (xt->regs[R_TCSR] & TCSR_UDT) 153388f60b1SEdgar E. Iglesias count = xt->regs[R_TLR]; 154388f60b1SEdgar E. Iglesias else 155388f60b1SEdgar E. Iglesias count = ~0 - xt->regs[R_TLR]; 1567798a882SPeter A. G. Crosthwaite ptimer_set_limit(xt->ptimer, count, 1); 157388f60b1SEdgar E. Iglesias ptimer_run(xt->ptimer, 1); 158388f60b1SEdgar E. Iglesias } 159388f60b1SEdgar E. Iglesias 160388f60b1SEdgar E. Iglesias static void 161a8170e5eSAvi Kivity timer_write(void *opaque, hwaddr addr, 162010f3f5fSEdgar E. Iglesias uint64_t val64, unsigned int size) 163388f60b1SEdgar E. Iglesias { 164543d0226SPhilippe Mathieu-Daudé XpsTimerState *t = opaque; 165388f60b1SEdgar E. Iglesias struct xlx_timer *xt; 166388f60b1SEdgar E. Iglesias unsigned int timer; 167010f3f5fSEdgar E. Iglesias uint32_t value = val64; 168388f60b1SEdgar E. Iglesias 169388f60b1SEdgar E. Iglesias addr >>= 2; 170388f60b1SEdgar E. Iglesias timer = timer_from_addr(addr); 171388f60b1SEdgar E. Iglesias xt = &t->timers[timer]; 172e03377aeSPeter A. G. Crosthwaite D(fprintf(stderr, "%s addr=%x val=%x (timer=%d off=%d)\n", 173388f60b1SEdgar E. Iglesias __func__, addr * 4, value, timer, addr & 3)); 174388f60b1SEdgar E. Iglesias /* Further decoding to address a specific timers reg. */ 175388f60b1SEdgar E. Iglesias addr &= 3; 176388f60b1SEdgar E. Iglesias switch (addr) 177388f60b1SEdgar E. Iglesias { 178388f60b1SEdgar E. Iglesias case R_TCSR: 179388f60b1SEdgar E. Iglesias if (value & TCSR_TINT) 180388f60b1SEdgar E. Iglesias value &= ~TCSR_TINT; 181388f60b1SEdgar E. Iglesias 1827dfba6dfSGuenter Roeck xt->regs[addr] = value & 0x7ff; 1838d986979SPeter Maydell if (value & TCSR_ENT) { 1848d986979SPeter Maydell ptimer_transaction_begin(xt->ptimer); 185388f60b1SEdgar E. Iglesias timer_enable(xt); 1868d986979SPeter Maydell ptimer_transaction_commit(xt->ptimer); 1878d986979SPeter Maydell } 188388f60b1SEdgar E. Iglesias break; 189388f60b1SEdgar E. Iglesias 190388f60b1SEdgar E. Iglesias default: 191388f60b1SEdgar E. Iglesias if (addr < ARRAY_SIZE(xt->regs)) 192388f60b1SEdgar E. Iglesias xt->regs[addr] = value; 193388f60b1SEdgar E. Iglesias break; 194388f60b1SEdgar E. Iglesias } 195388f60b1SEdgar E. Iglesias timer_update_irq(t); 196388f60b1SEdgar E. Iglesias } 197388f60b1SEdgar E. Iglesias 198df1f35abSPhilippe Mathieu-Daudé static const MemoryRegionOps timer_ops[2] = { 199df1f35abSPhilippe Mathieu-Daudé [0 ... 1] = { 200010f3f5fSEdgar E. Iglesias .read = timer_read, 201010f3f5fSEdgar E. Iglesias .write = timer_write, 2026909b616SPhilippe Mathieu-Daudé .impl = { 2036909b616SPhilippe Mathieu-Daudé .min_access_size = 4, 2046909b616SPhilippe Mathieu-Daudé .max_access_size = 4, 2056909b616SPhilippe Mathieu-Daudé }, 206010f3f5fSEdgar E. Iglesias .valid = { 207010f3f5fSEdgar E. Iglesias .min_access_size = 4, 208df1f35abSPhilippe Mathieu-Daudé .max_access_size = 4, 209df1f35abSPhilippe Mathieu-Daudé }, 210df1f35abSPhilippe Mathieu-Daudé }, 211df1f35abSPhilippe Mathieu-Daudé [0].endianness = DEVICE_LITTLE_ENDIAN, 212df1f35abSPhilippe Mathieu-Daudé [1].endianness = DEVICE_BIG_ENDIAN, 213388f60b1SEdgar E. Iglesias }; 214388f60b1SEdgar E. Iglesias 215388f60b1SEdgar E. Iglesias static void timer_hit(void *opaque) 216388f60b1SEdgar E. Iglesias { 217388f60b1SEdgar E. Iglesias struct xlx_timer *xt = opaque; 218543d0226SPhilippe Mathieu-Daudé XpsTimerState *t = xt->parent; 2198354cd72SChris Wulff D(fprintf(stderr, "%s %d\n", __func__, xt->nr)); 220388f60b1SEdgar E. Iglesias xt->regs[R_TCSR] |= TCSR_TINT; 221388f60b1SEdgar E. Iglesias 222388f60b1SEdgar E. Iglesias if (xt->regs[R_TCSR] & TCSR_ARHT) 223388f60b1SEdgar E. Iglesias timer_enable(xt); 224388f60b1SEdgar E. Iglesias timer_update_irq(t); 225388f60b1SEdgar E. Iglesias } 226388f60b1SEdgar E. Iglesias 22704bb4d86SPeter Crosthwaite static void xilinx_timer_realize(DeviceState *dev, Error **errp) 228388f60b1SEdgar E. Iglesias { 229543d0226SPhilippe Mathieu-Daudé XpsTimerState *t = XILINX_TIMER(dev); 230388f60b1SEdgar E. Iglesias unsigned int i; 231388f60b1SEdgar E. Iglesias 232df1f35abSPhilippe Mathieu-Daudé if (t->model_endianness == ENDIAN_MODE_UNSPECIFIED) { 233df1f35abSPhilippe Mathieu-Daudé error_setg(errp, TYPE_XILINX_TIMER " property 'endianness'" 234df1f35abSPhilippe Mathieu-Daudé " must be set to 'big' or 'little'"); 235df1f35abSPhilippe Mathieu-Daudé return; 236df1f35abSPhilippe Mathieu-Daudé } 237df1f35abSPhilippe Mathieu-Daudé 238388f60b1SEdgar E. Iglesias /* Init all the ptimers. */ 239abe098e4SPeter A. G. Crosthwaite t->timers = g_malloc0(sizeof t->timers[0] * num_timers(t)); 240abe098e4SPeter A. G. Crosthwaite for (i = 0; i < num_timers(t); i++) { 241388f60b1SEdgar E. Iglesias struct xlx_timer *xt = &t->timers[i]; 242388f60b1SEdgar E. Iglesias 243388f60b1SEdgar E. Iglesias xt->parent = t; 244388f60b1SEdgar E. Iglesias xt->nr = i; 2459598c1bbSPeter Maydell xt->ptimer = ptimer_init(timer_hit, xt, PTIMER_POLICY_LEGACY); 2468d986979SPeter Maydell ptimer_transaction_begin(xt->ptimer); 247ee6847d1SGerd Hoffmann ptimer_set_freq(xt->ptimer, t->freq_hz); 2488d986979SPeter Maydell ptimer_transaction_commit(xt->ptimer); 249388f60b1SEdgar E. Iglesias } 250388f60b1SEdgar E. Iglesias 251df1f35abSPhilippe Mathieu-Daudé memory_region_init_io(&t->mmio, OBJECT(t), 252df1f35abSPhilippe Mathieu-Daudé &timer_ops[t->model_endianness == ENDIAN_MODE_BIG], 253df1f35abSPhilippe Mathieu-Daudé t, "xlnx.xps-timer", R_MAX * 4 * num_timers(t)); 25404bb4d86SPeter Crosthwaite sysbus_init_mmio(SYS_BUS_DEVICE(dev), &t->mmio); 25504bb4d86SPeter Crosthwaite } 25604bb4d86SPeter Crosthwaite 25704bb4d86SPeter Crosthwaite static void xilinx_timer_init(Object *obj) 25804bb4d86SPeter Crosthwaite { 259543d0226SPhilippe Mathieu-Daudé XpsTimerState *t = XILINX_TIMER(obj); 26004bb4d86SPeter Crosthwaite 26104bb4d86SPeter Crosthwaite /* All timers share a single irq line. */ 26204bb4d86SPeter Crosthwaite sysbus_init_irq(SYS_BUS_DEVICE(obj), &t->irq); 263388f60b1SEdgar E. Iglesias } 264388f60b1SEdgar E. Iglesias 26574734e2bSRichard Henderson static const Property xilinx_timer_properties[] = { 266df1f35abSPhilippe Mathieu-Daudé DEFINE_PROP_ENDIAN_NODEFAULT("endianness", XpsTimerState, model_endianness), 267543d0226SPhilippe Mathieu-Daudé DEFINE_PROP_UINT32("clock-frequency", XpsTimerState, freq_hz, 62 * 1000000), 268543d0226SPhilippe Mathieu-Daudé DEFINE_PROP_UINT8("one-timer-only", XpsTimerState, one_timer_only, 0), 269999e12bbSAnthony Liguori }; 270999e12bbSAnthony Liguori 271*12d1a768SPhilippe Mathieu-Daudé static void xilinx_timer_class_init(ObjectClass *klass, const void *data) 272999e12bbSAnthony Liguori { 27339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 274999e12bbSAnthony Liguori 27504bb4d86SPeter Crosthwaite dc->realize = xilinx_timer_realize; 2764f67d30bSMarc-André Lureau device_class_set_props(dc, xilinx_timer_properties); 277ee6847d1SGerd Hoffmann } 278999e12bbSAnthony Liguori 2798c43a6f0SAndreas Färber static const TypeInfo xilinx_timer_info = { 280760d1d00SAndreas Färber .name = TYPE_XILINX_TIMER, 28139bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 282543d0226SPhilippe Mathieu-Daudé .instance_size = sizeof(XpsTimerState), 28304bb4d86SPeter Crosthwaite .instance_init = xilinx_timer_init, 284999e12bbSAnthony Liguori .class_init = xilinx_timer_class_init, 285ee6847d1SGerd Hoffmann }; 286ee6847d1SGerd Hoffmann 28783f7d43aSAndreas Färber static void xilinx_timer_register_types(void) 288388f60b1SEdgar E. Iglesias { 28939bffca2SAnthony Liguori type_register_static(&xilinx_timer_info); 290388f60b1SEdgar E. Iglesias } 291388f60b1SEdgar E. Iglesias 29283f7d43aSAndreas Färber type_init(xilinx_timer_register_types) 293