xref: /qemu/hw/timer/sh_timer.c (revision 5d9b737e5144baff1c3a4205ff57d974a347c204)
1cd1a3f68Sths /*
2cd1a3f68Sths  * SuperH Timer modules.
3cd1a3f68Sths  *
4cd1a3f68Sths  * Copyright (c) 2007 Magnus Damm
5cd1a3f68Sths  * Based on arm_timer.c by Paul Brook
6cd1a3f68Sths  * Copyright (c) 2005-2006 CodeSourcery.
7cd1a3f68Sths  *
88e31bf38SMatthew Fernandez  * This code is licensed under the GPL.
9cd1a3f68Sths  */
10cd1a3f68Sths 
11282bc81eSPeter Maydell #include "qemu/osdep.h"
1295f4dc44SPhilippe Mathieu-Daudé #include "exec/memory.h"
1383c9f4caSPaolo Bonzini #include "hw/hw.h"
1464552b6bSMarkus Armbruster #include "hw/irq.h"
150d09e41aSPaolo Bonzini #include "hw/sh4/sh.h"
1695f4dc44SPhilippe Mathieu-Daudé #include "hw/timer/tmu012.h"
1783c9f4caSPaolo Bonzini #include "hw/ptimer.h"
18ad52cfc1SBALATON Zoltan #include "trace.h"
19cd1a3f68Sths 
20cd1a3f68Sths #define TIMER_TCR_TPSC          (7 << 0)
21cd1a3f68Sths #define TIMER_TCR_CKEG          (3 << 3)
22cd1a3f68Sths #define TIMER_TCR_UNIE          (1 << 5)
23cd1a3f68Sths #define TIMER_TCR_ICPE          (3 << 6)
24cd1a3f68Sths #define TIMER_TCR_UNF           (1 << 8)
25cd1a3f68Sths #define TIMER_TCR_ICPF          (1 << 9)
26cd1a3f68Sths #define TIMER_TCR_RESERVED      (0x3f << 10)
27cd1a3f68Sths 
28cd1a3f68Sths #define TIMER_FEAT_CAPT   (1 << 0)
29cd1a3f68Sths #define TIMER_FEAT_EXTCLK (1 << 1)
30cd1a3f68Sths 
31e7786f27Saurel32 #define OFFSET_TCOR   0
32e7786f27Saurel32 #define OFFSET_TCNT   1
33e7786f27Saurel32 #define OFFSET_TCR    2
34e7786f27Saurel32 #define OFFSET_TCPR   3
35e7786f27Saurel32 
36cd1a3f68Sths typedef struct {
37cd1a3f68Sths     ptimer_state *timer;
38cd1a3f68Sths     uint32_t tcnt;
39cd1a3f68Sths     uint32_t tcor;
40cd1a3f68Sths     uint32_t tcr;
41cd1a3f68Sths     uint32_t tcpr;
42cd1a3f68Sths     int freq;
43cd1a3f68Sths     int int_level;
44703243a0Sbalrog     int old_level;
45cd1a3f68Sths     int feat;
46cd1a3f68Sths     int enabled;
4796e2fc41Saurel32     qemu_irq irq;
48*5d9b737eSBALATON Zoltan } SHTimerState;
49cd1a3f68Sths 
50cd1a3f68Sths /* Check all active timers, and schedule the next timer interrupt. */
51cd1a3f68Sths 
52*5d9b737eSBALATON Zoltan static void sh_timer_update(SHTimerState *s)
53cd1a3f68Sths {
54703243a0Sbalrog     int new_level = s->int_level && (s->tcr & TIMER_TCR_UNIE);
55703243a0Sbalrog 
56ac3c9e74SBALATON Zoltan     if (new_level != s->old_level) {
5796e2fc41Saurel32         qemu_set_irq(s->irq, new_level);
58ac3c9e74SBALATON Zoltan     }
59703243a0Sbalrog     s->old_level = s->int_level;
60703243a0Sbalrog     s->int_level = new_level;
61cd1a3f68Sths }
62cd1a3f68Sths 
63a8170e5eSAvi Kivity static uint32_t sh_timer_read(void *opaque, hwaddr offset)
64cd1a3f68Sths {
65*5d9b737eSBALATON Zoltan     SHTimerState *s = opaque;
66cd1a3f68Sths 
67cd1a3f68Sths     switch (offset >> 2) {
68e7786f27Saurel32     case OFFSET_TCOR:
69cd1a3f68Sths         return s->tcor;
70e7786f27Saurel32     case OFFSET_TCNT:
71cd1a3f68Sths         return ptimer_get_count(s->timer);
72e7786f27Saurel32     case OFFSET_TCR:
73cd1a3f68Sths         return s->tcr | (s->int_level ? TIMER_TCR_UNF : 0);
74e7786f27Saurel32     case OFFSET_TCPR:
75ac3c9e74SBALATON Zoltan         if (s->feat & TIMER_FEAT_CAPT) {
76cd1a3f68Sths             return s->tcpr;
77ac3c9e74SBALATON Zoltan         }
78edd7541bSPaolo Bonzini         /* fall through */
79cd1a3f68Sths     default:
802ac71179SPaul Brook         hw_error("sh_timer_read: Bad offset %x\n", (int)offset);
81cd1a3f68Sths         return 0;
82cd1a3f68Sths     }
83cd1a3f68Sths }
84cd1a3f68Sths 
85a8170e5eSAvi Kivity static void sh_timer_write(void *opaque, hwaddr offset,
86cd1a3f68Sths                             uint32_t value)
87cd1a3f68Sths {
88*5d9b737eSBALATON Zoltan     SHTimerState *s = opaque;
89cd1a3f68Sths     int freq;
90cd1a3f68Sths 
91cd1a3f68Sths     switch (offset >> 2) {
92e7786f27Saurel32     case OFFSET_TCOR:
93cd1a3f68Sths         s->tcor = value;
9428015830SPeter Maydell         ptimer_transaction_begin(s->timer);
95cd1a3f68Sths         ptimer_set_limit(s->timer, s->tcor, 0);
9628015830SPeter Maydell         ptimer_transaction_commit(s->timer);
97cd1a3f68Sths         break;
98e7786f27Saurel32     case OFFSET_TCNT:
99cd1a3f68Sths         s->tcnt = value;
10028015830SPeter Maydell         ptimer_transaction_begin(s->timer);
101cd1a3f68Sths         ptimer_set_count(s->timer, s->tcnt);
10228015830SPeter Maydell         ptimer_transaction_commit(s->timer);
103cd1a3f68Sths         break;
104e7786f27Saurel32     case OFFSET_TCR:
10528015830SPeter Maydell         ptimer_transaction_begin(s->timer);
106cd1a3f68Sths         if (s->enabled) {
10722138965SBALATON Zoltan             /*
10822138965SBALATON Zoltan              * Pause the timer if it is running. This may cause some inaccuracy
1093b885dabSBALATON Zoltan              * due to rounding, but avoids a whole lot of other messiness
11022138965SBALATON Zoltan              */
111cd1a3f68Sths             ptimer_stop(s->timer);
112cd1a3f68Sths         }
113cd1a3f68Sths         freq = s->freq;
114cd1a3f68Sths         /* ??? Need to recalculate expiry time after changing divisor.  */
115cd1a3f68Sths         switch (value & TIMER_TCR_TPSC) {
116f94bff13SBALATON Zoltan         case 0:
117f94bff13SBALATON Zoltan             freq >>= 2;
118f94bff13SBALATON Zoltan             break;
119f94bff13SBALATON Zoltan         case 1:
120f94bff13SBALATON Zoltan             freq >>= 4;
121f94bff13SBALATON Zoltan             break;
122f94bff13SBALATON Zoltan         case 2:
123f94bff13SBALATON Zoltan             freq >>= 6;
124f94bff13SBALATON Zoltan             break;
125f94bff13SBALATON Zoltan         case 3:
126f94bff13SBALATON Zoltan             freq >>= 8;
127f94bff13SBALATON Zoltan             break;
128f94bff13SBALATON Zoltan         case 4:
129f94bff13SBALATON Zoltan             freq >>= 10;
130f94bff13SBALATON Zoltan             break;
131cd1a3f68Sths         case 6:
1322f5af2dcSThomas Huth         case 7:
1332f5af2dcSThomas Huth             if (s->feat & TIMER_FEAT_EXTCLK) {
1342f5af2dcSThomas Huth                 break;
1352f5af2dcSThomas Huth             }
13697edd8baSThomas Huth             /* fallthrough */
1372f5af2dcSThomas Huth         default:
1382f5af2dcSThomas Huth             hw_error("sh_timer_write: Reserved TPSC value\n");
139cd1a3f68Sths         }
140cd1a3f68Sths         switch ((value & TIMER_TCR_CKEG) >> 3) {
1412f5af2dcSThomas Huth         case 0:
1422f5af2dcSThomas Huth             break;
143cd1a3f68Sths         case 1:
144cd1a3f68Sths         case 2:
1452f5af2dcSThomas Huth         case 3:
1462f5af2dcSThomas Huth             if (s->feat & TIMER_FEAT_EXTCLK) {
1472f5af2dcSThomas Huth                 break;
1482f5af2dcSThomas Huth             }
14997edd8baSThomas Huth             /* fallthrough */
1502f5af2dcSThomas Huth         default:
1512f5af2dcSThomas Huth             hw_error("sh_timer_write: Reserved CKEG value\n");
152cd1a3f68Sths         }
153cd1a3f68Sths         switch ((value & TIMER_TCR_ICPE) >> 6) {
1542f5af2dcSThomas Huth         case 0:
1552f5af2dcSThomas Huth             break;
156cd1a3f68Sths         case 2:
1572f5af2dcSThomas Huth         case 3:
1582f5af2dcSThomas Huth             if (s->feat & TIMER_FEAT_CAPT) {
1592f5af2dcSThomas Huth                 break;
160cd1a3f68Sths             }
16197edd8baSThomas Huth             /* fallthrough */
1622f5af2dcSThomas Huth         default:
1632f5af2dcSThomas Huth             hw_error("sh_timer_write: Reserved ICPE value\n");
1642f5af2dcSThomas Huth         }
1652f5af2dcSThomas Huth         if ((value & TIMER_TCR_UNF) == 0) {
166cd1a3f68Sths             s->int_level = 0;
1672f5af2dcSThomas Huth         }
168cd1a3f68Sths 
169cd1a3f68Sths         value &= ~TIMER_TCR_UNF;
170cd1a3f68Sths 
1712f5af2dcSThomas Huth         if ((value & TIMER_TCR_ICPF) && (!(s->feat & TIMER_FEAT_CAPT))) {
1722ac71179SPaul Brook             hw_error("sh_timer_write: Reserved ICPF value\n");
1732f5af2dcSThomas Huth         }
174cd1a3f68Sths 
175cd1a3f68Sths         value &= ~TIMER_TCR_ICPF; /* capture not supported */
176cd1a3f68Sths 
1772f5af2dcSThomas Huth         if (value & TIMER_TCR_RESERVED) {
1782ac71179SPaul Brook             hw_error("sh_timer_write: Reserved TCR bits set\n");
1792f5af2dcSThomas Huth         }
180cd1a3f68Sths         s->tcr = value;
181cd1a3f68Sths         ptimer_set_limit(s->timer, s->tcor, 0);
182cd1a3f68Sths         ptimer_set_freq(s->timer, freq);
183cd1a3f68Sths         if (s->enabled) {
184cd1a3f68Sths             /* Restart the timer if still enabled.  */
185cd1a3f68Sths             ptimer_run(s->timer, 0);
186cd1a3f68Sths         }
18728015830SPeter Maydell         ptimer_transaction_commit(s->timer);
188cd1a3f68Sths         break;
189e7786f27Saurel32     case OFFSET_TCPR:
190cd1a3f68Sths         if (s->feat & TIMER_FEAT_CAPT) {
191cd1a3f68Sths             s->tcpr = value;
192cd1a3f68Sths             break;
193cd1a3f68Sths         }
19497edd8baSThomas Huth         /* fallthrough */
195cd1a3f68Sths     default:
1962ac71179SPaul Brook         hw_error("sh_timer_write: Bad offset %x\n", (int)offset);
197cd1a3f68Sths     }
198cd1a3f68Sths     sh_timer_update(s);
199cd1a3f68Sths }
200cd1a3f68Sths 
201cd1a3f68Sths static void sh_timer_start_stop(void *opaque, int enable)
202cd1a3f68Sths {
203*5d9b737eSBALATON Zoltan     SHTimerState *s = opaque;
204cd1a3f68Sths 
205ad52cfc1SBALATON Zoltan     trace_sh_timer_start_stop(enable, s->enabled);
20628015830SPeter Maydell     ptimer_transaction_begin(s->timer);
207cd1a3f68Sths     if (s->enabled && !enable) {
208cd1a3f68Sths         ptimer_stop(s->timer);
209cd1a3f68Sths     }
210cd1a3f68Sths     if (!s->enabled && enable) {
211cd1a3f68Sths         ptimer_run(s->timer, 0);
212cd1a3f68Sths     }
21328015830SPeter Maydell     ptimer_transaction_commit(s->timer);
214cd1a3f68Sths     s->enabled = !!enable;
215cd1a3f68Sths }
216cd1a3f68Sths 
217cd1a3f68Sths static void sh_timer_tick(void *opaque)
218cd1a3f68Sths {
219*5d9b737eSBALATON Zoltan     SHTimerState *s = opaque;
220cd1a3f68Sths     s->int_level = s->enabled;
221cd1a3f68Sths     sh_timer_update(s);
222cd1a3f68Sths }
223cd1a3f68Sths 
22496e2fc41Saurel32 static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq)
225cd1a3f68Sths {
226*5d9b737eSBALATON Zoltan     SHTimerState *s;
227cd1a3f68Sths 
228373b96b9SBALATON Zoltan     s = g_malloc0(sizeof(*s));
229cd1a3f68Sths     s->freq = freq;
230cd1a3f68Sths     s->feat = feat;
231cd1a3f68Sths     s->tcor = 0xffffffff;
232cd1a3f68Sths     s->tcnt = 0xffffffff;
233cd1a3f68Sths     s->tcpr = 0xdeadbeef;
234e7786f27Saurel32     s->tcr = 0;
235cd1a3f68Sths     s->enabled = 0;
236703243a0Sbalrog     s->irq = irq;
237cd1a3f68Sths 
23828015830SPeter Maydell     s->timer = ptimer_init(sh_timer_tick, s, PTIMER_POLICY_DEFAULT);
239e7786f27Saurel32 
240e7786f27Saurel32     sh_timer_write(s, OFFSET_TCOR >> 2, s->tcor);
241e7786f27Saurel32     sh_timer_write(s, OFFSET_TCNT >> 2, s->tcnt);
242e7786f27Saurel32     sh_timer_write(s, OFFSET_TCPR >> 2, s->tcpr);
243e7786f27Saurel32     sh_timer_write(s, OFFSET_TCR  >> 2, s->tcpr);
244cd1a3f68Sths     /* ??? Save/restore.  */
245cd1a3f68Sths     return s;
246cd1a3f68Sths }
247cd1a3f68Sths 
248cd1a3f68Sths typedef struct {
24989e29451SBenoît Canet     MemoryRegion iomem;
25089e29451SBenoît Canet     MemoryRegion iomem_p4;
25189e29451SBenoît Canet     MemoryRegion iomem_a7;
252cd1a3f68Sths     void *timer[3];
253cd1a3f68Sths     int level[3];
254cd1a3f68Sths     uint32_t tocr;
255cd1a3f68Sths     uint32_t tstr;
256cd1a3f68Sths     int feat;
257cd1a3f68Sths } tmu012_state;
258cd1a3f68Sths 
259a8170e5eSAvi Kivity static uint64_t tmu012_read(void *opaque, hwaddr offset,
26089e29451SBenoît Canet                             unsigned size)
261cd1a3f68Sths {
262*5d9b737eSBALATON Zoltan     tmu012_state *s = opaque;
263cd1a3f68Sths 
264ad52cfc1SBALATON Zoltan     trace_sh_timer_read(offset);
265cd1a3f68Sths     if (offset >= 0x20) {
2662f5af2dcSThomas Huth         if (!(s->feat & TMU012_FEAT_3CHAN)) {
2672ac71179SPaul Brook             hw_error("tmu012_write: Bad channel offset %x\n", (int)offset);
2682f5af2dcSThomas Huth         }
269cd1a3f68Sths         return sh_timer_read(s->timer[2], offset - 0x20);
270cd1a3f68Sths     }
271cd1a3f68Sths 
272ac3c9e74SBALATON Zoltan     if (offset >= 0x14) {
273cd1a3f68Sths         return sh_timer_read(s->timer[1], offset - 0x14);
274ac3c9e74SBALATON Zoltan     }
275ac3c9e74SBALATON Zoltan     if (offset >= 0x08) {
276cd1a3f68Sths         return sh_timer_read(s->timer[0], offset - 0x08);
277ac3c9e74SBALATON Zoltan     }
278ac3c9e74SBALATON Zoltan     if (offset == 4) {
279cd1a3f68Sths         return s->tstr;
280ac3c9e74SBALATON Zoltan     }
281ac3c9e74SBALATON Zoltan     if ((s->feat & TMU012_FEAT_TOCR) && offset == 0) {
282cd1a3f68Sths         return s->tocr;
283ac3c9e74SBALATON Zoltan     }
284cd1a3f68Sths 
2852ac71179SPaul Brook     hw_error("tmu012_write: Bad offset %x\n", (int)offset);
286cd1a3f68Sths     return 0;
287cd1a3f68Sths }
288cd1a3f68Sths 
289a8170e5eSAvi Kivity static void tmu012_write(void *opaque, hwaddr offset,
29089e29451SBenoît Canet                         uint64_t value, unsigned size)
291cd1a3f68Sths {
292*5d9b737eSBALATON Zoltan     tmu012_state *s = opaque;
293cd1a3f68Sths 
294ad52cfc1SBALATON Zoltan     trace_sh_timer_write(offset, value);
295cd1a3f68Sths     if (offset >= 0x20) {
2962f5af2dcSThomas Huth         if (!(s->feat & TMU012_FEAT_3CHAN)) {
2972ac71179SPaul Brook             hw_error("tmu012_write: Bad channel offset %x\n", (int)offset);
2982f5af2dcSThomas Huth         }
299cd1a3f68Sths         sh_timer_write(s->timer[2], offset - 0x20, value);
300cd1a3f68Sths         return;
301cd1a3f68Sths     }
302cd1a3f68Sths 
303cd1a3f68Sths     if (offset >= 0x14) {
304cd1a3f68Sths         sh_timer_write(s->timer[1], offset - 0x14, value);
305cd1a3f68Sths         return;
306cd1a3f68Sths     }
307cd1a3f68Sths 
308cd1a3f68Sths     if (offset >= 0x08) {
309cd1a3f68Sths         sh_timer_write(s->timer[0], offset - 0x08, value);
310cd1a3f68Sths         return;
311cd1a3f68Sths     }
312cd1a3f68Sths 
313cd1a3f68Sths     if (offset == 4) {
314cd1a3f68Sths         sh_timer_start_stop(s->timer[0], value & (1 << 0));
315cd1a3f68Sths         sh_timer_start_stop(s->timer[1], value & (1 << 1));
3162f5af2dcSThomas Huth         if (s->feat & TMU012_FEAT_3CHAN) {
317cd1a3f68Sths             sh_timer_start_stop(s->timer[2], value & (1 << 2));
3182f5af2dcSThomas Huth         } else {
3192f5af2dcSThomas Huth             if (value & (1 << 2)) {
3202ac71179SPaul Brook                 hw_error("tmu012_write: Bad channel\n");
3212f5af2dcSThomas Huth             }
3222f5af2dcSThomas Huth         }
323cd1a3f68Sths 
324cd1a3f68Sths         s->tstr = value;
325cd1a3f68Sths         return;
326cd1a3f68Sths     }
327cd1a3f68Sths 
328cd1a3f68Sths     if ((s->feat & TMU012_FEAT_TOCR) && offset == 0) {
329cd1a3f68Sths         s->tocr = value & (1 << 0);
330cd1a3f68Sths     }
331cd1a3f68Sths }
332cd1a3f68Sths 
33389e29451SBenoît Canet static const MemoryRegionOps tmu012_ops = {
33489e29451SBenoît Canet     .read = tmu012_read,
33589e29451SBenoît Canet     .write = tmu012_write,
33689e29451SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
337cd1a3f68Sths };
338cd1a3f68Sths 
339a8170e5eSAvi Kivity void tmu012_init(MemoryRegion *sysmem, hwaddr base,
34089e29451SBenoît Canet                  int feat, uint32_t freq,
34196e2fc41Saurel32                  qemu_irq ch0_irq, qemu_irq ch1_irq,
34296e2fc41Saurel32                  qemu_irq ch2_irq0, qemu_irq ch2_irq1)
343cd1a3f68Sths {
344cd1a3f68Sths     tmu012_state *s;
345cd1a3f68Sths     int timer_feat = (feat & TMU012_FEAT_EXTCLK) ? TIMER_FEAT_EXTCLK : 0;
346cd1a3f68Sths 
347373b96b9SBALATON Zoltan     s = g_malloc0(sizeof(*s));
348cd1a3f68Sths     s->feat = feat;
349703243a0Sbalrog     s->timer[0] = sh_timer_init(freq, timer_feat, ch0_irq);
350703243a0Sbalrog     s->timer[1] = sh_timer_init(freq, timer_feat, ch1_irq);
3512f5af2dcSThomas Huth     if (feat & TMU012_FEAT_3CHAN) {
352703243a0Sbalrog         s->timer[2] = sh_timer_init(freq, timer_feat | TIMER_FEAT_CAPT,
353703243a0Sbalrog                                     ch2_irq0); /* ch2_irq1 not supported */
3542f5af2dcSThomas Huth     }
35589e29451SBenoît Canet 
3562c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &tmu012_ops, s,
35789e29451SBenoît Canet                           "timer", 0x100000000ULL);
35889e29451SBenoît Canet 
3592c9b15caSPaolo Bonzini     memory_region_init_alias(&s->iomem_p4, NULL, "timer-p4",
36089e29451SBenoît Canet                              &s->iomem, 0, 0x1000);
36189e29451SBenoît Canet     memory_region_add_subregion(sysmem, P4ADDR(base), &s->iomem_p4);
36289e29451SBenoît Canet 
3632c9b15caSPaolo Bonzini     memory_region_init_alias(&s->iomem_a7, NULL, "timer-a7",
36489e29451SBenoît Canet                              &s->iomem, 0, 0x1000);
36589e29451SBenoît Canet     memory_region_add_subregion(sysmem, A7ADDR(base), &s->iomem_a7);
366cd1a3f68Sths     /* ??? Save/restore.  */
367cd1a3f68Sths }
368