1a171fe39Sbalrog /* 2a171fe39Sbalrog * Intel XScale PXA255/270 OS Timers. 3a171fe39Sbalrog * 4a171fe39Sbalrog * Copyright (c) 2006 Openedhand Ltd. 5a171fe39Sbalrog * Copyright (c) 2006 Thorsten Zitterell 6a171fe39Sbalrog * 78e31bf38SMatthew Fernandez * This code is licensed under the GPL. 8a171fe39Sbalrog */ 9a171fe39Sbalrog 108ef94f0bSPeter Maydell #include "qemu/osdep.h" 1164552b6bSMarkus Armbruster #include "hw/irq.h" 12a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 131de7afc9SPaolo Bonzini #include "qemu/timer.h" 1454d31236SMarkus Armbruster #include "sysemu/runstate.h" 150d09e41aSPaolo Bonzini #include "hw/arm/pxa.h" 1683c9f4caSPaolo Bonzini #include "hw/sysbus.h" 17d6454270SMarkus Armbruster #include "migration/vmstate.h" 182ba63e4aSPhilippe Mathieu-Daudé #include "qemu/log.h" 190b8fa32fSMarkus Armbruster #include "qemu/module.h" 20a171fe39Sbalrog 21a171fe39Sbalrog #define OSMR0 0x00 22a171fe39Sbalrog #define OSMR1 0x04 23a171fe39Sbalrog #define OSMR2 0x08 24a171fe39Sbalrog #define OSMR3 0x0c 25a171fe39Sbalrog #define OSMR4 0x80 26a171fe39Sbalrog #define OSMR5 0x84 27a171fe39Sbalrog #define OSMR6 0x88 28a171fe39Sbalrog #define OSMR7 0x8c 29a171fe39Sbalrog #define OSMR8 0x90 30a171fe39Sbalrog #define OSMR9 0x94 31a171fe39Sbalrog #define OSMR10 0x98 32a171fe39Sbalrog #define OSMR11 0x9c 33a171fe39Sbalrog #define OSCR 0x10 /* OS Timer Count */ 34a171fe39Sbalrog #define OSCR4 0x40 35a171fe39Sbalrog #define OSCR5 0x44 36a171fe39Sbalrog #define OSCR6 0x48 37a171fe39Sbalrog #define OSCR7 0x4c 38a171fe39Sbalrog #define OSCR8 0x50 39a171fe39Sbalrog #define OSCR9 0x54 40a171fe39Sbalrog #define OSCR10 0x58 41a171fe39Sbalrog #define OSCR11 0x5c 42a171fe39Sbalrog #define OSSR 0x14 /* Timer status register */ 43a171fe39Sbalrog #define OWER 0x18 44a171fe39Sbalrog #define OIER 0x1c /* Interrupt enable register 3-0 to E3-E0 */ 45a171fe39Sbalrog #define OMCR4 0xc0 /* OS Match Control registers */ 46a171fe39Sbalrog #define OMCR5 0xc4 47a171fe39Sbalrog #define OMCR6 0xc8 48a171fe39Sbalrog #define OMCR7 0xcc 49a171fe39Sbalrog #define OMCR8 0xd0 50a171fe39Sbalrog #define OMCR9 0xd4 51a171fe39Sbalrog #define OMCR10 0xd8 52a171fe39Sbalrog #define OMCR11 0xdc 53a171fe39Sbalrog #define OSNR 0x20 54a171fe39Sbalrog 55a171fe39Sbalrog #define PXA25X_FREQ 3686400 /* 3.6864 MHz */ 56a171fe39Sbalrog #define PXA27X_FREQ 3250000 /* 3.25 MHz */ 57a171fe39Sbalrog 58a171fe39Sbalrog static int pxa2xx_timer4_freq[8] = { 59a171fe39Sbalrog [0] = 0, 60a171fe39Sbalrog [1] = 32768, 61a171fe39Sbalrog [2] = 1000, 62a171fe39Sbalrog [3] = 1, 63a171fe39Sbalrog [4] = 1000000, 64a171fe39Sbalrog /* [5] is the "Externally supplied clock". Assign if necessary. */ 65a171fe39Sbalrog [5 ... 7] = 0, 66a171fe39Sbalrog }; 67a171fe39Sbalrog 68feea4361SAndreas Färber #define TYPE_PXA2XX_TIMER "pxa2xx-timer" 69feea4361SAndreas Färber #define PXA2XX_TIMER(obj) \ 70feea4361SAndreas Färber OBJECT_CHECK(PXA2xxTimerInfo, (obj), TYPE_PXA2XX_TIMER) 71feea4361SAndreas Färber 72797e9542SDmitry Eremin-Solenikov typedef struct PXA2xxTimerInfo PXA2xxTimerInfo; 73797e9542SDmitry Eremin-Solenikov 74bc24a225SPaul Brook typedef struct { 75a171fe39Sbalrog uint32_t value; 765251d196SAndrzej Zaborowski qemu_irq irq; 77a171fe39Sbalrog QEMUTimer *qtimer; 78a171fe39Sbalrog int num; 79797e9542SDmitry Eremin-Solenikov PXA2xxTimerInfo *info; 80bc24a225SPaul Brook } PXA2xxTimer0; 81a171fe39Sbalrog 82bc24a225SPaul Brook typedef struct { 83bc24a225SPaul Brook PXA2xxTimer0 tm; 84a171fe39Sbalrog int32_t oldclock; 85a171fe39Sbalrog int32_t clock; 86a171fe39Sbalrog uint64_t lastload; 87a171fe39Sbalrog uint32_t freq; 88a171fe39Sbalrog uint32_t control; 89bc24a225SPaul Brook } PXA2xxTimer4; 90a171fe39Sbalrog 91797e9542SDmitry Eremin-Solenikov struct PXA2xxTimerInfo { 92feea4361SAndreas Färber SysBusDevice parent_obj; 93feea4361SAndreas Färber 94b755bde3SBenoît Canet MemoryRegion iomem; 95797e9542SDmitry Eremin-Solenikov uint32_t flags; 96797e9542SDmitry Eremin-Solenikov 97a171fe39Sbalrog int32_t clock; 98a171fe39Sbalrog int32_t oldclock; 99a171fe39Sbalrog uint64_t lastload; 100a171fe39Sbalrog uint32_t freq; 101bc24a225SPaul Brook PXA2xxTimer0 timer[4]; 102a171fe39Sbalrog uint32_t events; 103a171fe39Sbalrog uint32_t irq_enabled; 104a171fe39Sbalrog uint32_t reset3; 105a171fe39Sbalrog uint32_t snapshot; 106797e9542SDmitry Eremin-Solenikov 1074ff927ccSDmitry Eremin-Solenikov qemu_irq irq4; 108797e9542SDmitry Eremin-Solenikov PXA2xxTimer4 tm4[8]; 109797e9542SDmitry Eremin-Solenikov }; 110797e9542SDmitry Eremin-Solenikov 111797e9542SDmitry Eremin-Solenikov #define PXA2XX_TIMER_HAVE_TM4 0 112797e9542SDmitry Eremin-Solenikov 113797e9542SDmitry Eremin-Solenikov static inline int pxa2xx_timer_has_tm4(PXA2xxTimerInfo *s) 114797e9542SDmitry Eremin-Solenikov { 115797e9542SDmitry Eremin-Solenikov return s->flags & (1 << PXA2XX_TIMER_HAVE_TM4); 116797e9542SDmitry Eremin-Solenikov } 117a171fe39Sbalrog 118a171fe39Sbalrog static void pxa2xx_timer_update(void *opaque, uint64_t now_qemu) 119a171fe39Sbalrog { 120d353eb43SDmitry Eremin-Solenikov PXA2xxTimerInfo *s = (PXA2xxTimerInfo *) opaque; 121a171fe39Sbalrog int i; 122a171fe39Sbalrog uint32_t now_vm; 123a171fe39Sbalrog uint64_t new_qemu; 124a171fe39Sbalrog 125a171fe39Sbalrog now_vm = s->clock + 12673bcb24dSRutuja Shah muldiv64(now_qemu - s->lastload, s->freq, NANOSECONDS_PER_SECOND); 127a171fe39Sbalrog 128a171fe39Sbalrog for (i = 0; i < 4; i ++) { 129a171fe39Sbalrog new_qemu = now_qemu + muldiv64((uint32_t) (s->timer[i].value - now_vm), 13073bcb24dSRutuja Shah NANOSECONDS_PER_SECOND, s->freq); 131bc72ad67SAlex Bligh timer_mod(s->timer[i].qtimer, new_qemu); 132a171fe39Sbalrog } 133a171fe39Sbalrog } 134a171fe39Sbalrog 135a171fe39Sbalrog static void pxa2xx_timer_update4(void *opaque, uint64_t now_qemu, int n) 136a171fe39Sbalrog { 137d353eb43SDmitry Eremin-Solenikov PXA2xxTimerInfo *s = (PXA2xxTimerInfo *) opaque; 138a171fe39Sbalrog uint32_t now_vm; 139a171fe39Sbalrog uint64_t new_qemu; 140a171fe39Sbalrog static const int counters[8] = { 0, 0, 0, 0, 4, 4, 6, 6 }; 141a171fe39Sbalrog int counter; 142a171fe39Sbalrog 143*e702fba8SPhilippe Mathieu-Daudé assert(n < ARRAY_SIZE(counters)); 144a171fe39Sbalrog if (s->tm4[n].control & (1 << 7)) 145a171fe39Sbalrog counter = n; 146a171fe39Sbalrog else 147a171fe39Sbalrog counter = counters[n]; 148a171fe39Sbalrog 149a171fe39Sbalrog if (!s->tm4[counter].freq) { 150bc72ad67SAlex Bligh timer_del(s->tm4[n].tm.qtimer); 151a171fe39Sbalrog return; 152a171fe39Sbalrog } 153a171fe39Sbalrog 154a171fe39Sbalrog now_vm = s->tm4[counter].clock + muldiv64(now_qemu - 155a171fe39Sbalrog s->tm4[counter].lastload, 15673bcb24dSRutuja Shah s->tm4[counter].freq, NANOSECONDS_PER_SECOND); 157a171fe39Sbalrog 1583bdd58a4Sbalrog new_qemu = now_qemu + muldiv64((uint32_t) (s->tm4[n].tm.value - now_vm), 15973bcb24dSRutuja Shah NANOSECONDS_PER_SECOND, s->tm4[counter].freq); 160bc72ad67SAlex Bligh timer_mod(s->tm4[n].tm.qtimer, new_qemu); 161a171fe39Sbalrog } 162a171fe39Sbalrog 163a8170e5eSAvi Kivity static uint64_t pxa2xx_timer_read(void *opaque, hwaddr offset, 164b755bde3SBenoît Canet unsigned size) 165a171fe39Sbalrog { 166d353eb43SDmitry Eremin-Solenikov PXA2xxTimerInfo *s = (PXA2xxTimerInfo *) opaque; 167a171fe39Sbalrog int tm = 0; 168a171fe39Sbalrog 169a171fe39Sbalrog switch (offset) { 170a171fe39Sbalrog case OSMR3: tm ++; 171de16017dSPeter Maydell /* fall through */ 172a171fe39Sbalrog case OSMR2: tm ++; 173de16017dSPeter Maydell /* fall through */ 174a171fe39Sbalrog case OSMR1: tm ++; 175de16017dSPeter Maydell /* fall through */ 176a171fe39Sbalrog case OSMR0: 177a171fe39Sbalrog return s->timer[tm].value; 178a171fe39Sbalrog case OSMR11: tm ++; 179de16017dSPeter Maydell /* fall through */ 180a171fe39Sbalrog case OSMR10: tm ++; 181de16017dSPeter Maydell /* fall through */ 182a171fe39Sbalrog case OSMR9: tm ++; 183de16017dSPeter Maydell /* fall through */ 184a171fe39Sbalrog case OSMR8: tm ++; 185de16017dSPeter Maydell /* fall through */ 186a171fe39Sbalrog case OSMR7: tm ++; 187de16017dSPeter Maydell /* fall through */ 188a171fe39Sbalrog case OSMR6: tm ++; 189de16017dSPeter Maydell /* fall through */ 190a171fe39Sbalrog case OSMR5: tm ++; 191de16017dSPeter Maydell /* fall through */ 192a171fe39Sbalrog case OSMR4: 193797e9542SDmitry Eremin-Solenikov if (!pxa2xx_timer_has_tm4(s)) 194a171fe39Sbalrog goto badreg; 1953bdd58a4Sbalrog return s->tm4[tm].tm.value; 196a171fe39Sbalrog case OSCR: 197bc72ad67SAlex Bligh return s->clock + muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - 19873bcb24dSRutuja Shah s->lastload, s->freq, NANOSECONDS_PER_SECOND); 199a171fe39Sbalrog case OSCR11: tm ++; 200de16017dSPeter Maydell /* fall through */ 201a171fe39Sbalrog case OSCR10: tm ++; 202de16017dSPeter Maydell /* fall through */ 203a171fe39Sbalrog case OSCR9: tm ++; 204de16017dSPeter Maydell /* fall through */ 205a171fe39Sbalrog case OSCR8: tm ++; 206de16017dSPeter Maydell /* fall through */ 207a171fe39Sbalrog case OSCR7: tm ++; 208de16017dSPeter Maydell /* fall through */ 209a171fe39Sbalrog case OSCR6: tm ++; 210de16017dSPeter Maydell /* fall through */ 211a171fe39Sbalrog case OSCR5: tm ++; 212de16017dSPeter Maydell /* fall through */ 213a171fe39Sbalrog case OSCR4: 214797e9542SDmitry Eremin-Solenikov if (!pxa2xx_timer_has_tm4(s)) 215a171fe39Sbalrog goto badreg; 216a171fe39Sbalrog 217a171fe39Sbalrog if ((tm == 9 - 4 || tm == 11 - 4) && (s->tm4[tm].control & (1 << 9))) { 218a171fe39Sbalrog if (s->tm4[tm - 1].freq) 219a171fe39Sbalrog s->snapshot = s->tm4[tm - 1].clock + muldiv64( 220bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - 221a171fe39Sbalrog s->tm4[tm - 1].lastload, 22273bcb24dSRutuja Shah s->tm4[tm - 1].freq, NANOSECONDS_PER_SECOND); 223a171fe39Sbalrog else 224a171fe39Sbalrog s->snapshot = s->tm4[tm - 1].clock; 225a171fe39Sbalrog } 226a171fe39Sbalrog 227a171fe39Sbalrog if (!s->tm4[tm].freq) 228a171fe39Sbalrog return s->tm4[tm].clock; 22973bcb24dSRutuja Shah return s->tm4[tm].clock + 23073bcb24dSRutuja Shah muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - 23173bcb24dSRutuja Shah s->tm4[tm].lastload, s->tm4[tm].freq, 23273bcb24dSRutuja Shah NANOSECONDS_PER_SECOND); 233a171fe39Sbalrog case OIER: 234a171fe39Sbalrog return s->irq_enabled; 235a171fe39Sbalrog case OSSR: /* Status register */ 236a171fe39Sbalrog return s->events; 237a171fe39Sbalrog case OWER: 238a171fe39Sbalrog return s->reset3; 239a171fe39Sbalrog case OMCR11: tm ++; 240de16017dSPeter Maydell /* fall through */ 241a171fe39Sbalrog case OMCR10: tm ++; 242de16017dSPeter Maydell /* fall through */ 243a171fe39Sbalrog case OMCR9: tm ++; 244de16017dSPeter Maydell /* fall through */ 245a171fe39Sbalrog case OMCR8: tm ++; 246de16017dSPeter Maydell /* fall through */ 247a171fe39Sbalrog case OMCR7: tm ++; 248de16017dSPeter Maydell /* fall through */ 249a171fe39Sbalrog case OMCR6: tm ++; 250de16017dSPeter Maydell /* fall through */ 251a171fe39Sbalrog case OMCR5: tm ++; 252de16017dSPeter Maydell /* fall through */ 253a171fe39Sbalrog case OMCR4: 254797e9542SDmitry Eremin-Solenikov if (!pxa2xx_timer_has_tm4(s)) 255a171fe39Sbalrog goto badreg; 256a171fe39Sbalrog return s->tm4[tm].control; 257a171fe39Sbalrog case OSNR: 258a171fe39Sbalrog return s->snapshot; 259a171fe39Sbalrog default: 2602ba63e4aSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 2612ba63e4aSPhilippe Mathieu-Daudé "%s: unknown register 0x%02" HWADDR_PRIx "\n", 2622ba63e4aSPhilippe Mathieu-Daudé __func__, offset); 2632ba63e4aSPhilippe Mathieu-Daudé break; 264a171fe39Sbalrog badreg: 2652ba63e4aSPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, 2662ba63e4aSPhilippe Mathieu-Daudé "%s: incorrect register 0x%02" HWADDR_PRIx "\n", 2672ba63e4aSPhilippe Mathieu-Daudé __func__, offset); 268a171fe39Sbalrog } 269a171fe39Sbalrog 270a171fe39Sbalrog return 0; 271a171fe39Sbalrog } 272a171fe39Sbalrog 273a8170e5eSAvi Kivity static void pxa2xx_timer_write(void *opaque, hwaddr offset, 274b755bde3SBenoît Canet uint64_t value, unsigned size) 275a171fe39Sbalrog { 276a171fe39Sbalrog int i, tm = 0; 277d353eb43SDmitry Eremin-Solenikov PXA2xxTimerInfo *s = (PXA2xxTimerInfo *) opaque; 278a171fe39Sbalrog 279a171fe39Sbalrog switch (offset) { 280a171fe39Sbalrog case OSMR3: tm ++; 281de16017dSPeter Maydell /* fall through */ 282a171fe39Sbalrog case OSMR2: tm ++; 283de16017dSPeter Maydell /* fall through */ 284a171fe39Sbalrog case OSMR1: tm ++; 285de16017dSPeter Maydell /* fall through */ 286a171fe39Sbalrog case OSMR0: 287a171fe39Sbalrog s->timer[tm].value = value; 288bc72ad67SAlex Bligh pxa2xx_timer_update(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)); 289a171fe39Sbalrog break; 290a171fe39Sbalrog case OSMR11: tm ++; 291de16017dSPeter Maydell /* fall through */ 292a171fe39Sbalrog case OSMR10: tm ++; 293de16017dSPeter Maydell /* fall through */ 294a171fe39Sbalrog case OSMR9: tm ++; 295de16017dSPeter Maydell /* fall through */ 296a171fe39Sbalrog case OSMR8: tm ++; 297de16017dSPeter Maydell /* fall through */ 298a171fe39Sbalrog case OSMR7: tm ++; 299de16017dSPeter Maydell /* fall through */ 300a171fe39Sbalrog case OSMR6: tm ++; 301de16017dSPeter Maydell /* fall through */ 302a171fe39Sbalrog case OSMR5: tm ++; 303de16017dSPeter Maydell /* fall through */ 304a171fe39Sbalrog case OSMR4: 305797e9542SDmitry Eremin-Solenikov if (!pxa2xx_timer_has_tm4(s)) 306a171fe39Sbalrog goto badreg; 3073bdd58a4Sbalrog s->tm4[tm].tm.value = value; 308bc72ad67SAlex Bligh pxa2xx_timer_update4(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), tm); 309a171fe39Sbalrog break; 310a171fe39Sbalrog case OSCR: 311a171fe39Sbalrog s->oldclock = s->clock; 312bc72ad67SAlex Bligh s->lastload = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 313a171fe39Sbalrog s->clock = value; 314a171fe39Sbalrog pxa2xx_timer_update(s, s->lastload); 315a171fe39Sbalrog break; 316a171fe39Sbalrog case OSCR11: tm ++; 317de16017dSPeter Maydell /* fall through */ 318a171fe39Sbalrog case OSCR10: tm ++; 319de16017dSPeter Maydell /* fall through */ 320a171fe39Sbalrog case OSCR9: tm ++; 321de16017dSPeter Maydell /* fall through */ 322a171fe39Sbalrog case OSCR8: tm ++; 323de16017dSPeter Maydell /* fall through */ 324a171fe39Sbalrog case OSCR7: tm ++; 325de16017dSPeter Maydell /* fall through */ 326a171fe39Sbalrog case OSCR6: tm ++; 327de16017dSPeter Maydell /* fall through */ 328a171fe39Sbalrog case OSCR5: tm ++; 329de16017dSPeter Maydell /* fall through */ 330a171fe39Sbalrog case OSCR4: 331797e9542SDmitry Eremin-Solenikov if (!pxa2xx_timer_has_tm4(s)) 332a171fe39Sbalrog goto badreg; 333a171fe39Sbalrog s->tm4[tm].oldclock = s->tm4[tm].clock; 334bc72ad67SAlex Bligh s->tm4[tm].lastload = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 335a171fe39Sbalrog s->tm4[tm].clock = value; 336a171fe39Sbalrog pxa2xx_timer_update4(s, s->tm4[tm].lastload, tm); 337a171fe39Sbalrog break; 338a171fe39Sbalrog case OIER: 339a171fe39Sbalrog s->irq_enabled = value & 0xfff; 340a171fe39Sbalrog break; 341a171fe39Sbalrog case OSSR: /* Status register */ 3428034ce7dSAndrzej Zaborowski value &= s->events; 343a171fe39Sbalrog s->events &= ~value; 3448034ce7dSAndrzej Zaborowski for (i = 0; i < 4; i ++, value >>= 1) 3458034ce7dSAndrzej Zaborowski if (value & 1) 3465251d196SAndrzej Zaborowski qemu_irq_lower(s->timer[i].irq); 3478034ce7dSAndrzej Zaborowski if (pxa2xx_timer_has_tm4(s) && !(s->events & 0xff0) && value) 3484ff927ccSDmitry Eremin-Solenikov qemu_irq_lower(s->irq4); 349a171fe39Sbalrog break; 350a171fe39Sbalrog case OWER: /* XXX: Reset on OSMR3 match? */ 351a171fe39Sbalrog s->reset3 = value; 352a171fe39Sbalrog break; 353a171fe39Sbalrog case OMCR7: tm ++; 354de16017dSPeter Maydell /* fall through */ 355a171fe39Sbalrog case OMCR6: tm ++; 356de16017dSPeter Maydell /* fall through */ 357a171fe39Sbalrog case OMCR5: tm ++; 358de16017dSPeter Maydell /* fall through */ 359a171fe39Sbalrog case OMCR4: 360797e9542SDmitry Eremin-Solenikov if (!pxa2xx_timer_has_tm4(s)) 361a171fe39Sbalrog goto badreg; 362a171fe39Sbalrog s->tm4[tm].control = value & 0x0ff; 363a171fe39Sbalrog /* XXX Stop if running (shouldn't happen) */ 364a171fe39Sbalrog if ((value & (1 << 7)) || tm == 0) 365a171fe39Sbalrog s->tm4[tm].freq = pxa2xx_timer4_freq[value & 7]; 366a171fe39Sbalrog else { 367a171fe39Sbalrog s->tm4[tm].freq = 0; 368bc72ad67SAlex Bligh pxa2xx_timer_update4(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), tm); 369a171fe39Sbalrog } 370a171fe39Sbalrog break; 371a171fe39Sbalrog case OMCR11: tm ++; 372de16017dSPeter Maydell /* fall through */ 373a171fe39Sbalrog case OMCR10: tm ++; 374de16017dSPeter Maydell /* fall through */ 375a171fe39Sbalrog case OMCR9: tm ++; 376de16017dSPeter Maydell /* fall through */ 377a171fe39Sbalrog case OMCR8: tm += 4; 378797e9542SDmitry Eremin-Solenikov if (!pxa2xx_timer_has_tm4(s)) 379a171fe39Sbalrog goto badreg; 380a171fe39Sbalrog s->tm4[tm].control = value & 0x3ff; 381a171fe39Sbalrog /* XXX Stop if running (shouldn't happen) */ 382a171fe39Sbalrog if ((value & (1 << 7)) || !(tm & 1)) 383a171fe39Sbalrog s->tm4[tm].freq = 384a171fe39Sbalrog pxa2xx_timer4_freq[(value & (1 << 8)) ? 0 : (value & 7)]; 385a171fe39Sbalrog else { 386a171fe39Sbalrog s->tm4[tm].freq = 0; 387bc72ad67SAlex Bligh pxa2xx_timer_update4(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), tm); 388a171fe39Sbalrog } 389a171fe39Sbalrog break; 390a171fe39Sbalrog default: 3912ba63e4aSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 3922ba63e4aSPhilippe Mathieu-Daudé "%s: unknown register 0x%02" HWADDR_PRIx " " 3932ba63e4aSPhilippe Mathieu-Daudé "(value 0x%08" PRIx64 ")\n", __func__, offset, value); 3942ba63e4aSPhilippe Mathieu-Daudé break; 395a171fe39Sbalrog badreg: 3962ba63e4aSPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, 3972ba63e4aSPhilippe Mathieu-Daudé "%s: incorrect register 0x%02" HWADDR_PRIx " " 3982ba63e4aSPhilippe Mathieu-Daudé "(value 0x%08" PRIx64 ")\n", __func__, offset, value); 399a171fe39Sbalrog } 400a171fe39Sbalrog } 401a171fe39Sbalrog 402b755bde3SBenoît Canet static const MemoryRegionOps pxa2xx_timer_ops = { 403b755bde3SBenoît Canet .read = pxa2xx_timer_read, 404b755bde3SBenoît Canet .write = pxa2xx_timer_write, 405b755bde3SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 406a171fe39Sbalrog }; 407a171fe39Sbalrog 408a171fe39Sbalrog static void pxa2xx_timer_tick(void *opaque) 409a171fe39Sbalrog { 410bc24a225SPaul Brook PXA2xxTimer0 *t = (PXA2xxTimer0 *) opaque; 411797e9542SDmitry Eremin-Solenikov PXA2xxTimerInfo *i = t->info; 412a171fe39Sbalrog 413a171fe39Sbalrog if (i->irq_enabled & (1 << t->num)) { 414a171fe39Sbalrog i->events |= 1 << t->num; 4155251d196SAndrzej Zaborowski qemu_irq_raise(t->irq); 416a171fe39Sbalrog } 417a171fe39Sbalrog 418a171fe39Sbalrog if (t->num == 3) 419a171fe39Sbalrog if (i->reset3 & 1) { 420a171fe39Sbalrog i->reset3 = 0; 421cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 422a171fe39Sbalrog } 423a171fe39Sbalrog } 424a171fe39Sbalrog 425a171fe39Sbalrog static void pxa2xx_timer_tick4(void *opaque) 426a171fe39Sbalrog { 427bc24a225SPaul Brook PXA2xxTimer4 *t = (PXA2xxTimer4 *) opaque; 428d353eb43SDmitry Eremin-Solenikov PXA2xxTimerInfo *i = (PXA2xxTimerInfo *) t->tm.info; 429a171fe39Sbalrog 4303bdd58a4Sbalrog pxa2xx_timer_tick(&t->tm); 431a171fe39Sbalrog if (t->control & (1 << 3)) 432a171fe39Sbalrog t->clock = 0; 433a171fe39Sbalrog if (t->control & (1 << 6)) 434bc72ad67SAlex Bligh pxa2xx_timer_update4(i, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), t->tm.num - 4); 4354ff927ccSDmitry Eremin-Solenikov if (i->events & 0xff0) 4364ff927ccSDmitry Eremin-Solenikov qemu_irq_raise(i->irq4); 437a171fe39Sbalrog } 438a171fe39Sbalrog 439797e9542SDmitry Eremin-Solenikov static int pxa25x_timer_post_load(void *opaque, int version_id) 440aa941b94Sbalrog { 441d353eb43SDmitry Eremin-Solenikov PXA2xxTimerInfo *s = (PXA2xxTimerInfo *) opaque; 442aa941b94Sbalrog int64_t now; 443aa941b94Sbalrog int i; 444aa941b94Sbalrog 445bc72ad67SAlex Bligh now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 446aa941b94Sbalrog pxa2xx_timer_update(s, now); 447aa941b94Sbalrog 448797e9542SDmitry Eremin-Solenikov if (pxa2xx_timer_has_tm4(s)) 449797e9542SDmitry Eremin-Solenikov for (i = 0; i < 8; i ++) 450aa941b94Sbalrog pxa2xx_timer_update4(s, now, i); 451aa941b94Sbalrog 452aa941b94Sbalrog return 0; 453aa941b94Sbalrog } 454aa941b94Sbalrog 4555d83e348Sxiaoqiang.zhao static void pxa2xx_timer_init(Object *obj) 456a171fe39Sbalrog { 4575d83e348Sxiaoqiang.zhao PXA2xxTimerInfo *s = PXA2XX_TIMER(obj); 4585d83e348Sxiaoqiang.zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 459a171fe39Sbalrog 460a171fe39Sbalrog s->irq_enabled = 0; 461a171fe39Sbalrog s->oldclock = 0; 462a171fe39Sbalrog s->clock = 0; 463bc72ad67SAlex Bligh s->lastload = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 464a171fe39Sbalrog s->reset3 = 0; 465a171fe39Sbalrog 4665d83e348Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &pxa2xx_timer_ops, s, 4675d83e348Sxiaoqiang.zhao "pxa2xx-timer", 0x00001000); 4685d83e348Sxiaoqiang.zhao sysbus_init_mmio(dev, &s->iomem); 4695d83e348Sxiaoqiang.zhao } 4705d83e348Sxiaoqiang.zhao 4715d83e348Sxiaoqiang.zhao static void pxa2xx_timer_realize(DeviceState *dev, Error **errp) 4725d83e348Sxiaoqiang.zhao { 4735d83e348Sxiaoqiang.zhao PXA2xxTimerInfo *s = PXA2XX_TIMER(dev); 4745d83e348Sxiaoqiang.zhao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 4755d83e348Sxiaoqiang.zhao int i; 4765d83e348Sxiaoqiang.zhao 477a171fe39Sbalrog for (i = 0; i < 4; i ++) { 478a171fe39Sbalrog s->timer[i].value = 0; 4795d83e348Sxiaoqiang.zhao sysbus_init_irq(sbd, &s->timer[i].irq); 480a171fe39Sbalrog s->timer[i].info = s; 481a171fe39Sbalrog s->timer[i].num = i; 482bc72ad67SAlex Bligh s->timer[i].qtimer = timer_new_ns(QEMU_CLOCK_VIRTUAL, 483a171fe39Sbalrog pxa2xx_timer_tick, &s->timer[i]); 484a171fe39Sbalrog } 4855d83e348Sxiaoqiang.zhao 486797e9542SDmitry Eremin-Solenikov if (s->flags & (1 << PXA2XX_TIMER_HAVE_TM4)) { 4875d83e348Sxiaoqiang.zhao sysbus_init_irq(sbd, &s->irq4); 488a171fe39Sbalrog 489a171fe39Sbalrog for (i = 0; i < 8; i ++) { 4903bdd58a4Sbalrog s->tm4[i].tm.value = 0; 4913bdd58a4Sbalrog s->tm4[i].tm.info = s; 4923bdd58a4Sbalrog s->tm4[i].tm.num = i + 4; 493a171fe39Sbalrog s->tm4[i].freq = 0; 494a171fe39Sbalrog s->tm4[i].control = 0x0; 495bc72ad67SAlex Bligh s->tm4[i].tm.qtimer = timer_new_ns(QEMU_CLOCK_VIRTUAL, 496a171fe39Sbalrog pxa2xx_timer_tick4, &s->tm4[i]); 497a171fe39Sbalrog } 498a171fe39Sbalrog } 499797e9542SDmitry Eremin-Solenikov } 500797e9542SDmitry Eremin-Solenikov 501797e9542SDmitry Eremin-Solenikov static const VMStateDescription vmstate_pxa2xx_timer0_regs = { 502797e9542SDmitry Eremin-Solenikov .name = "pxa2xx_timer0", 5038034ce7dSAndrzej Zaborowski .version_id = 2, 5048034ce7dSAndrzej Zaborowski .minimum_version_id = 2, 505797e9542SDmitry Eremin-Solenikov .fields = (VMStateField[]) { 506797e9542SDmitry Eremin-Solenikov VMSTATE_UINT32(value, PXA2xxTimer0), 507797e9542SDmitry Eremin-Solenikov VMSTATE_END_OF_LIST(), 508797e9542SDmitry Eremin-Solenikov }, 509797e9542SDmitry Eremin-Solenikov }; 510797e9542SDmitry Eremin-Solenikov 511797e9542SDmitry Eremin-Solenikov static const VMStateDescription vmstate_pxa2xx_timer4_regs = { 512797e9542SDmitry Eremin-Solenikov .name = "pxa2xx_timer4", 513797e9542SDmitry Eremin-Solenikov .version_id = 1, 514797e9542SDmitry Eremin-Solenikov .minimum_version_id = 1, 515797e9542SDmitry Eremin-Solenikov .fields = (VMStateField[]) { 516797e9542SDmitry Eremin-Solenikov VMSTATE_STRUCT(tm, PXA2xxTimer4, 1, 517797e9542SDmitry Eremin-Solenikov vmstate_pxa2xx_timer0_regs, PXA2xxTimer0), 518797e9542SDmitry Eremin-Solenikov VMSTATE_INT32(oldclock, PXA2xxTimer4), 519797e9542SDmitry Eremin-Solenikov VMSTATE_INT32(clock, PXA2xxTimer4), 520797e9542SDmitry Eremin-Solenikov VMSTATE_UINT64(lastload, PXA2xxTimer4), 521797e9542SDmitry Eremin-Solenikov VMSTATE_UINT32(freq, PXA2xxTimer4), 522797e9542SDmitry Eremin-Solenikov VMSTATE_UINT32(control, PXA2xxTimer4), 523797e9542SDmitry Eremin-Solenikov VMSTATE_END_OF_LIST(), 524797e9542SDmitry Eremin-Solenikov }, 525797e9542SDmitry Eremin-Solenikov }; 526797e9542SDmitry Eremin-Solenikov 527797e9542SDmitry Eremin-Solenikov static bool pxa2xx_timer_has_tm4_test(void *opaque, int version_id) 528797e9542SDmitry Eremin-Solenikov { 529797e9542SDmitry Eremin-Solenikov return pxa2xx_timer_has_tm4(opaque); 530797e9542SDmitry Eremin-Solenikov } 531797e9542SDmitry Eremin-Solenikov 532797e9542SDmitry Eremin-Solenikov static const VMStateDescription vmstate_pxa2xx_timer_regs = { 533797e9542SDmitry Eremin-Solenikov .name = "pxa2xx_timer", 534797e9542SDmitry Eremin-Solenikov .version_id = 1, 535797e9542SDmitry Eremin-Solenikov .minimum_version_id = 1, 536797e9542SDmitry Eremin-Solenikov .post_load = pxa25x_timer_post_load, 537797e9542SDmitry Eremin-Solenikov .fields = (VMStateField[]) { 538797e9542SDmitry Eremin-Solenikov VMSTATE_INT32(clock, PXA2xxTimerInfo), 539797e9542SDmitry Eremin-Solenikov VMSTATE_INT32(oldclock, PXA2xxTimerInfo), 540797e9542SDmitry Eremin-Solenikov VMSTATE_UINT64(lastload, PXA2xxTimerInfo), 541797e9542SDmitry Eremin-Solenikov VMSTATE_STRUCT_ARRAY(timer, PXA2xxTimerInfo, 4, 1, 542797e9542SDmitry Eremin-Solenikov vmstate_pxa2xx_timer0_regs, PXA2xxTimer0), 543797e9542SDmitry Eremin-Solenikov VMSTATE_UINT32(events, PXA2xxTimerInfo), 544797e9542SDmitry Eremin-Solenikov VMSTATE_UINT32(irq_enabled, PXA2xxTimerInfo), 545797e9542SDmitry Eremin-Solenikov VMSTATE_UINT32(reset3, PXA2xxTimerInfo), 546797e9542SDmitry Eremin-Solenikov VMSTATE_UINT32(snapshot, PXA2xxTimerInfo), 547797e9542SDmitry Eremin-Solenikov VMSTATE_STRUCT_ARRAY_TEST(tm4, PXA2xxTimerInfo, 8, 548797e9542SDmitry Eremin-Solenikov pxa2xx_timer_has_tm4_test, 0, 549797e9542SDmitry Eremin-Solenikov vmstate_pxa2xx_timer4_regs, PXA2xxTimer4), 550797e9542SDmitry Eremin-Solenikov VMSTATE_END_OF_LIST(), 551797e9542SDmitry Eremin-Solenikov } 552797e9542SDmitry Eremin-Solenikov }; 553797e9542SDmitry Eremin-Solenikov 554999e12bbSAnthony Liguori static Property pxa25x_timer_dev_properties[] = { 555797e9542SDmitry Eremin-Solenikov DEFINE_PROP_UINT32("freq", PXA2xxTimerInfo, freq, PXA25X_FREQ), 556797e9542SDmitry Eremin-Solenikov DEFINE_PROP_BIT("tm4", PXA2xxTimerInfo, flags, 557797e9542SDmitry Eremin-Solenikov PXA2XX_TIMER_HAVE_TM4, false), 558797e9542SDmitry Eremin-Solenikov DEFINE_PROP_END_OF_LIST(), 559797e9542SDmitry Eremin-Solenikov }; 560797e9542SDmitry Eremin-Solenikov 561999e12bbSAnthony Liguori static void pxa25x_timer_dev_class_init(ObjectClass *klass, void *data) 562999e12bbSAnthony Liguori { 56339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 564999e12bbSAnthony Liguori 56539bffca2SAnthony Liguori dc->desc = "PXA25x timer"; 5664f67d30bSMarc-André Lureau device_class_set_props(dc, pxa25x_timer_dev_properties); 567999e12bbSAnthony Liguori } 568999e12bbSAnthony Liguori 5698c43a6f0SAndreas Färber static const TypeInfo pxa25x_timer_dev_info = { 570999e12bbSAnthony Liguori .name = "pxa25x-timer", 571feea4361SAndreas Färber .parent = TYPE_PXA2XX_TIMER, 57239bffca2SAnthony Liguori .instance_size = sizeof(PXA2xxTimerInfo), 573999e12bbSAnthony Liguori .class_init = pxa25x_timer_dev_class_init, 574999e12bbSAnthony Liguori }; 575999e12bbSAnthony Liguori 576999e12bbSAnthony Liguori static Property pxa27x_timer_dev_properties[] = { 577797e9542SDmitry Eremin-Solenikov DEFINE_PROP_UINT32("freq", PXA2xxTimerInfo, freq, PXA27X_FREQ), 578797e9542SDmitry Eremin-Solenikov DEFINE_PROP_BIT("tm4", PXA2xxTimerInfo, flags, 579797e9542SDmitry Eremin-Solenikov PXA2XX_TIMER_HAVE_TM4, true), 580797e9542SDmitry Eremin-Solenikov DEFINE_PROP_END_OF_LIST(), 581999e12bbSAnthony Liguori }; 582999e12bbSAnthony Liguori 583999e12bbSAnthony Liguori static void pxa27x_timer_dev_class_init(ObjectClass *klass, void *data) 584999e12bbSAnthony Liguori { 58539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 586999e12bbSAnthony Liguori 58739bffca2SAnthony Liguori dc->desc = "PXA27x timer"; 5884f67d30bSMarc-André Lureau device_class_set_props(dc, pxa27x_timer_dev_properties); 589999e12bbSAnthony Liguori } 590999e12bbSAnthony Liguori 5918c43a6f0SAndreas Färber static const TypeInfo pxa27x_timer_dev_info = { 592999e12bbSAnthony Liguori .name = "pxa27x-timer", 593feea4361SAndreas Färber .parent = TYPE_PXA2XX_TIMER, 59439bffca2SAnthony Liguori .instance_size = sizeof(PXA2xxTimerInfo), 595999e12bbSAnthony Liguori .class_init = pxa27x_timer_dev_class_init, 596797e9542SDmitry Eremin-Solenikov }; 597797e9542SDmitry Eremin-Solenikov 598feea4361SAndreas Färber static void pxa2xx_timer_class_init(ObjectClass *oc, void *data) 599feea4361SAndreas Färber { 600feea4361SAndreas Färber DeviceClass *dc = DEVICE_CLASS(oc); 601feea4361SAndreas Färber 6025d83e348Sxiaoqiang.zhao dc->realize = pxa2xx_timer_realize; 603feea4361SAndreas Färber dc->vmsd = &vmstate_pxa2xx_timer_regs; 604feea4361SAndreas Färber } 605feea4361SAndreas Färber 606feea4361SAndreas Färber static const TypeInfo pxa2xx_timer_type_info = { 607feea4361SAndreas Färber .name = TYPE_PXA2XX_TIMER, 608feea4361SAndreas Färber .parent = TYPE_SYS_BUS_DEVICE, 609feea4361SAndreas Färber .instance_size = sizeof(PXA2xxTimerInfo), 6105d83e348Sxiaoqiang.zhao .instance_init = pxa2xx_timer_init, 611feea4361SAndreas Färber .abstract = true, 612feea4361SAndreas Färber .class_init = pxa2xx_timer_class_init, 613feea4361SAndreas Färber }; 614feea4361SAndreas Färber 61583f7d43aSAndreas Färber static void pxa2xx_timer_register_types(void) 616797e9542SDmitry Eremin-Solenikov { 617feea4361SAndreas Färber type_register_static(&pxa2xx_timer_type_info); 61839bffca2SAnthony Liguori type_register_static(&pxa25x_timer_dev_info); 61939bffca2SAnthony Liguori type_register_static(&pxa27x_timer_dev_info); 62083f7d43aSAndreas Färber } 62183f7d43aSAndreas Färber 62283f7d43aSAndreas Färber type_init(pxa2xx_timer_register_types) 623