1a171fe39Sbalrog /* 2a171fe39Sbalrog * Intel XScale PXA255/270 OS Timers. 3a171fe39Sbalrog * 4a171fe39Sbalrog * Copyright (c) 2006 Openedhand Ltd. 5a171fe39Sbalrog * Copyright (c) 2006 Thorsten Zitterell 6a171fe39Sbalrog * 78e31bf38SMatthew Fernandez * This code is licensed under the GPL. 8a171fe39Sbalrog */ 9a171fe39Sbalrog 108ef94f0bSPeter Maydell #include "qemu/osdep.h" 1183c9f4caSPaolo Bonzini #include "hw/hw.h" 1264552b6bSMarkus Armbruster #include "hw/irq.h" 131de7afc9SPaolo Bonzini #include "qemu/timer.h" 149c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 150d09e41aSPaolo Bonzini #include "hw/arm/pxa.h" 1683c9f4caSPaolo Bonzini #include "hw/sysbus.h" 17*d6454270SMarkus Armbruster #include "migration/vmstate.h" 182ba63e4aSPhilippe Mathieu-Daudé #include "qemu/log.h" 190b8fa32fSMarkus Armbruster #include "qemu/module.h" 20a171fe39Sbalrog 21a171fe39Sbalrog #define OSMR0 0x00 22a171fe39Sbalrog #define OSMR1 0x04 23a171fe39Sbalrog #define OSMR2 0x08 24a171fe39Sbalrog #define OSMR3 0x0c 25a171fe39Sbalrog #define OSMR4 0x80 26a171fe39Sbalrog #define OSMR5 0x84 27a171fe39Sbalrog #define OSMR6 0x88 28a171fe39Sbalrog #define OSMR7 0x8c 29a171fe39Sbalrog #define OSMR8 0x90 30a171fe39Sbalrog #define OSMR9 0x94 31a171fe39Sbalrog #define OSMR10 0x98 32a171fe39Sbalrog #define OSMR11 0x9c 33a171fe39Sbalrog #define OSCR 0x10 /* OS Timer Count */ 34a171fe39Sbalrog #define OSCR4 0x40 35a171fe39Sbalrog #define OSCR5 0x44 36a171fe39Sbalrog #define OSCR6 0x48 37a171fe39Sbalrog #define OSCR7 0x4c 38a171fe39Sbalrog #define OSCR8 0x50 39a171fe39Sbalrog #define OSCR9 0x54 40a171fe39Sbalrog #define OSCR10 0x58 41a171fe39Sbalrog #define OSCR11 0x5c 42a171fe39Sbalrog #define OSSR 0x14 /* Timer status register */ 43a171fe39Sbalrog #define OWER 0x18 44a171fe39Sbalrog #define OIER 0x1c /* Interrupt enable register 3-0 to E3-E0 */ 45a171fe39Sbalrog #define OMCR4 0xc0 /* OS Match Control registers */ 46a171fe39Sbalrog #define OMCR5 0xc4 47a171fe39Sbalrog #define OMCR6 0xc8 48a171fe39Sbalrog #define OMCR7 0xcc 49a171fe39Sbalrog #define OMCR8 0xd0 50a171fe39Sbalrog #define OMCR9 0xd4 51a171fe39Sbalrog #define OMCR10 0xd8 52a171fe39Sbalrog #define OMCR11 0xdc 53a171fe39Sbalrog #define OSNR 0x20 54a171fe39Sbalrog 55a171fe39Sbalrog #define PXA25X_FREQ 3686400 /* 3.6864 MHz */ 56a171fe39Sbalrog #define PXA27X_FREQ 3250000 /* 3.25 MHz */ 57a171fe39Sbalrog 58a171fe39Sbalrog static int pxa2xx_timer4_freq[8] = { 59a171fe39Sbalrog [0] = 0, 60a171fe39Sbalrog [1] = 32768, 61a171fe39Sbalrog [2] = 1000, 62a171fe39Sbalrog [3] = 1, 63a171fe39Sbalrog [4] = 1000000, 64a171fe39Sbalrog /* [5] is the "Externally supplied clock". Assign if necessary. */ 65a171fe39Sbalrog [5 ... 7] = 0, 66a171fe39Sbalrog }; 67a171fe39Sbalrog 68feea4361SAndreas Färber #define TYPE_PXA2XX_TIMER "pxa2xx-timer" 69feea4361SAndreas Färber #define PXA2XX_TIMER(obj) \ 70feea4361SAndreas Färber OBJECT_CHECK(PXA2xxTimerInfo, (obj), TYPE_PXA2XX_TIMER) 71feea4361SAndreas Färber 72797e9542SDmitry Eremin-Solenikov typedef struct PXA2xxTimerInfo PXA2xxTimerInfo; 73797e9542SDmitry Eremin-Solenikov 74bc24a225SPaul Brook typedef struct { 75a171fe39Sbalrog uint32_t value; 765251d196SAndrzej Zaborowski qemu_irq irq; 77a171fe39Sbalrog QEMUTimer *qtimer; 78a171fe39Sbalrog int num; 79797e9542SDmitry Eremin-Solenikov PXA2xxTimerInfo *info; 80bc24a225SPaul Brook } PXA2xxTimer0; 81a171fe39Sbalrog 82bc24a225SPaul Brook typedef struct { 83bc24a225SPaul Brook PXA2xxTimer0 tm; 84a171fe39Sbalrog int32_t oldclock; 85a171fe39Sbalrog int32_t clock; 86a171fe39Sbalrog uint64_t lastload; 87a171fe39Sbalrog uint32_t freq; 88a171fe39Sbalrog uint32_t control; 89bc24a225SPaul Brook } PXA2xxTimer4; 90a171fe39Sbalrog 91797e9542SDmitry Eremin-Solenikov struct PXA2xxTimerInfo { 92feea4361SAndreas Färber SysBusDevice parent_obj; 93feea4361SAndreas Färber 94b755bde3SBenoît Canet MemoryRegion iomem; 95797e9542SDmitry Eremin-Solenikov uint32_t flags; 96797e9542SDmitry Eremin-Solenikov 97a171fe39Sbalrog int32_t clock; 98a171fe39Sbalrog int32_t oldclock; 99a171fe39Sbalrog uint64_t lastload; 100a171fe39Sbalrog uint32_t freq; 101bc24a225SPaul Brook PXA2xxTimer0 timer[4]; 102a171fe39Sbalrog uint32_t events; 103a171fe39Sbalrog uint32_t irq_enabled; 104a171fe39Sbalrog uint32_t reset3; 105a171fe39Sbalrog uint32_t snapshot; 106797e9542SDmitry Eremin-Solenikov 1074ff927ccSDmitry Eremin-Solenikov qemu_irq irq4; 108797e9542SDmitry Eremin-Solenikov PXA2xxTimer4 tm4[8]; 109797e9542SDmitry Eremin-Solenikov }; 110797e9542SDmitry Eremin-Solenikov 111797e9542SDmitry Eremin-Solenikov #define PXA2XX_TIMER_HAVE_TM4 0 112797e9542SDmitry Eremin-Solenikov 113797e9542SDmitry Eremin-Solenikov static inline int pxa2xx_timer_has_tm4(PXA2xxTimerInfo *s) 114797e9542SDmitry Eremin-Solenikov { 115797e9542SDmitry Eremin-Solenikov return s->flags & (1 << PXA2XX_TIMER_HAVE_TM4); 116797e9542SDmitry Eremin-Solenikov } 117a171fe39Sbalrog 118a171fe39Sbalrog static void pxa2xx_timer_update(void *opaque, uint64_t now_qemu) 119a171fe39Sbalrog { 120d353eb43SDmitry Eremin-Solenikov PXA2xxTimerInfo *s = (PXA2xxTimerInfo *) opaque; 121a171fe39Sbalrog int i; 122a171fe39Sbalrog uint32_t now_vm; 123a171fe39Sbalrog uint64_t new_qemu; 124a171fe39Sbalrog 125a171fe39Sbalrog now_vm = s->clock + 12673bcb24dSRutuja Shah muldiv64(now_qemu - s->lastload, s->freq, NANOSECONDS_PER_SECOND); 127a171fe39Sbalrog 128a171fe39Sbalrog for (i = 0; i < 4; i ++) { 129a171fe39Sbalrog new_qemu = now_qemu + muldiv64((uint32_t) (s->timer[i].value - now_vm), 13073bcb24dSRutuja Shah NANOSECONDS_PER_SECOND, s->freq); 131bc72ad67SAlex Bligh timer_mod(s->timer[i].qtimer, new_qemu); 132a171fe39Sbalrog } 133a171fe39Sbalrog } 134a171fe39Sbalrog 135a171fe39Sbalrog static void pxa2xx_timer_update4(void *opaque, uint64_t now_qemu, int n) 136a171fe39Sbalrog { 137d353eb43SDmitry Eremin-Solenikov PXA2xxTimerInfo *s = (PXA2xxTimerInfo *) opaque; 138a171fe39Sbalrog uint32_t now_vm; 139a171fe39Sbalrog uint64_t new_qemu; 140a171fe39Sbalrog static const int counters[8] = { 0, 0, 0, 0, 4, 4, 6, 6 }; 141a171fe39Sbalrog int counter; 142a171fe39Sbalrog 143a171fe39Sbalrog if (s->tm4[n].control & (1 << 7)) 144a171fe39Sbalrog counter = n; 145a171fe39Sbalrog else 146a171fe39Sbalrog counter = counters[n]; 147a171fe39Sbalrog 148a171fe39Sbalrog if (!s->tm4[counter].freq) { 149bc72ad67SAlex Bligh timer_del(s->tm4[n].tm.qtimer); 150a171fe39Sbalrog return; 151a171fe39Sbalrog } 152a171fe39Sbalrog 153a171fe39Sbalrog now_vm = s->tm4[counter].clock + muldiv64(now_qemu - 154a171fe39Sbalrog s->tm4[counter].lastload, 15573bcb24dSRutuja Shah s->tm4[counter].freq, NANOSECONDS_PER_SECOND); 156a171fe39Sbalrog 1573bdd58a4Sbalrog new_qemu = now_qemu + muldiv64((uint32_t) (s->tm4[n].tm.value - now_vm), 15873bcb24dSRutuja Shah NANOSECONDS_PER_SECOND, s->tm4[counter].freq); 159bc72ad67SAlex Bligh timer_mod(s->tm4[n].tm.qtimer, new_qemu); 160a171fe39Sbalrog } 161a171fe39Sbalrog 162a8170e5eSAvi Kivity static uint64_t pxa2xx_timer_read(void *opaque, hwaddr offset, 163b755bde3SBenoît Canet unsigned size) 164a171fe39Sbalrog { 165d353eb43SDmitry Eremin-Solenikov PXA2xxTimerInfo *s = (PXA2xxTimerInfo *) opaque; 166a171fe39Sbalrog int tm = 0; 167a171fe39Sbalrog 168a171fe39Sbalrog switch (offset) { 169a171fe39Sbalrog case OSMR3: tm ++; 170de16017dSPeter Maydell /* fall through */ 171a171fe39Sbalrog case OSMR2: tm ++; 172de16017dSPeter Maydell /* fall through */ 173a171fe39Sbalrog case OSMR1: tm ++; 174de16017dSPeter Maydell /* fall through */ 175a171fe39Sbalrog case OSMR0: 176a171fe39Sbalrog return s->timer[tm].value; 177a171fe39Sbalrog case OSMR11: tm ++; 178de16017dSPeter Maydell /* fall through */ 179a171fe39Sbalrog case OSMR10: tm ++; 180de16017dSPeter Maydell /* fall through */ 181a171fe39Sbalrog case OSMR9: tm ++; 182de16017dSPeter Maydell /* fall through */ 183a171fe39Sbalrog case OSMR8: tm ++; 184de16017dSPeter Maydell /* fall through */ 185a171fe39Sbalrog case OSMR7: tm ++; 186de16017dSPeter Maydell /* fall through */ 187a171fe39Sbalrog case OSMR6: tm ++; 188de16017dSPeter Maydell /* fall through */ 189a171fe39Sbalrog case OSMR5: tm ++; 190de16017dSPeter Maydell /* fall through */ 191a171fe39Sbalrog case OSMR4: 192797e9542SDmitry Eremin-Solenikov if (!pxa2xx_timer_has_tm4(s)) 193a171fe39Sbalrog goto badreg; 1943bdd58a4Sbalrog return s->tm4[tm].tm.value; 195a171fe39Sbalrog case OSCR: 196bc72ad67SAlex Bligh return s->clock + muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - 19773bcb24dSRutuja Shah s->lastload, s->freq, NANOSECONDS_PER_SECOND); 198a171fe39Sbalrog case OSCR11: tm ++; 199de16017dSPeter Maydell /* fall through */ 200a171fe39Sbalrog case OSCR10: tm ++; 201de16017dSPeter Maydell /* fall through */ 202a171fe39Sbalrog case OSCR9: tm ++; 203de16017dSPeter Maydell /* fall through */ 204a171fe39Sbalrog case OSCR8: tm ++; 205de16017dSPeter Maydell /* fall through */ 206a171fe39Sbalrog case OSCR7: tm ++; 207de16017dSPeter Maydell /* fall through */ 208a171fe39Sbalrog case OSCR6: tm ++; 209de16017dSPeter Maydell /* fall through */ 210a171fe39Sbalrog case OSCR5: tm ++; 211de16017dSPeter Maydell /* fall through */ 212a171fe39Sbalrog case OSCR4: 213797e9542SDmitry Eremin-Solenikov if (!pxa2xx_timer_has_tm4(s)) 214a171fe39Sbalrog goto badreg; 215a171fe39Sbalrog 216a171fe39Sbalrog if ((tm == 9 - 4 || tm == 11 - 4) && (s->tm4[tm].control & (1 << 9))) { 217a171fe39Sbalrog if (s->tm4[tm - 1].freq) 218a171fe39Sbalrog s->snapshot = s->tm4[tm - 1].clock + muldiv64( 219bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - 220a171fe39Sbalrog s->tm4[tm - 1].lastload, 22173bcb24dSRutuja Shah s->tm4[tm - 1].freq, NANOSECONDS_PER_SECOND); 222a171fe39Sbalrog else 223a171fe39Sbalrog s->snapshot = s->tm4[tm - 1].clock; 224a171fe39Sbalrog } 225a171fe39Sbalrog 226a171fe39Sbalrog if (!s->tm4[tm].freq) 227a171fe39Sbalrog return s->tm4[tm].clock; 22873bcb24dSRutuja Shah return s->tm4[tm].clock + 22973bcb24dSRutuja Shah muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - 23073bcb24dSRutuja Shah s->tm4[tm].lastload, s->tm4[tm].freq, 23173bcb24dSRutuja Shah NANOSECONDS_PER_SECOND); 232a171fe39Sbalrog case OIER: 233a171fe39Sbalrog return s->irq_enabled; 234a171fe39Sbalrog case OSSR: /* Status register */ 235a171fe39Sbalrog return s->events; 236a171fe39Sbalrog case OWER: 237a171fe39Sbalrog return s->reset3; 238a171fe39Sbalrog case OMCR11: tm ++; 239de16017dSPeter Maydell /* fall through */ 240a171fe39Sbalrog case OMCR10: tm ++; 241de16017dSPeter Maydell /* fall through */ 242a171fe39Sbalrog case OMCR9: tm ++; 243de16017dSPeter Maydell /* fall through */ 244a171fe39Sbalrog case OMCR8: tm ++; 245de16017dSPeter Maydell /* fall through */ 246a171fe39Sbalrog case OMCR7: tm ++; 247de16017dSPeter Maydell /* fall through */ 248a171fe39Sbalrog case OMCR6: tm ++; 249de16017dSPeter Maydell /* fall through */ 250a171fe39Sbalrog case OMCR5: tm ++; 251de16017dSPeter Maydell /* fall through */ 252a171fe39Sbalrog case OMCR4: 253797e9542SDmitry Eremin-Solenikov if (!pxa2xx_timer_has_tm4(s)) 254a171fe39Sbalrog goto badreg; 255a171fe39Sbalrog return s->tm4[tm].control; 256a171fe39Sbalrog case OSNR: 257a171fe39Sbalrog return s->snapshot; 258a171fe39Sbalrog default: 2592ba63e4aSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 2602ba63e4aSPhilippe Mathieu-Daudé "%s: unknown register 0x%02" HWADDR_PRIx "\n", 2612ba63e4aSPhilippe Mathieu-Daudé __func__, offset); 2622ba63e4aSPhilippe Mathieu-Daudé break; 263a171fe39Sbalrog badreg: 2642ba63e4aSPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, 2652ba63e4aSPhilippe Mathieu-Daudé "%s: incorrect register 0x%02" HWADDR_PRIx "\n", 2662ba63e4aSPhilippe Mathieu-Daudé __func__, offset); 267a171fe39Sbalrog } 268a171fe39Sbalrog 269a171fe39Sbalrog return 0; 270a171fe39Sbalrog } 271a171fe39Sbalrog 272a8170e5eSAvi Kivity static void pxa2xx_timer_write(void *opaque, hwaddr offset, 273b755bde3SBenoît Canet uint64_t value, unsigned size) 274a171fe39Sbalrog { 275a171fe39Sbalrog int i, tm = 0; 276d353eb43SDmitry Eremin-Solenikov PXA2xxTimerInfo *s = (PXA2xxTimerInfo *) opaque; 277a171fe39Sbalrog 278a171fe39Sbalrog switch (offset) { 279a171fe39Sbalrog case OSMR3: tm ++; 280de16017dSPeter Maydell /* fall through */ 281a171fe39Sbalrog case OSMR2: tm ++; 282de16017dSPeter Maydell /* fall through */ 283a171fe39Sbalrog case OSMR1: tm ++; 284de16017dSPeter Maydell /* fall through */ 285a171fe39Sbalrog case OSMR0: 286a171fe39Sbalrog s->timer[tm].value = value; 287bc72ad67SAlex Bligh pxa2xx_timer_update(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)); 288a171fe39Sbalrog break; 289a171fe39Sbalrog case OSMR11: tm ++; 290de16017dSPeter Maydell /* fall through */ 291a171fe39Sbalrog case OSMR10: tm ++; 292de16017dSPeter Maydell /* fall through */ 293a171fe39Sbalrog case OSMR9: tm ++; 294de16017dSPeter Maydell /* fall through */ 295a171fe39Sbalrog case OSMR8: tm ++; 296de16017dSPeter Maydell /* fall through */ 297a171fe39Sbalrog case OSMR7: tm ++; 298de16017dSPeter Maydell /* fall through */ 299a171fe39Sbalrog case OSMR6: tm ++; 300de16017dSPeter Maydell /* fall through */ 301a171fe39Sbalrog case OSMR5: tm ++; 302de16017dSPeter Maydell /* fall through */ 303a171fe39Sbalrog case OSMR4: 304797e9542SDmitry Eremin-Solenikov if (!pxa2xx_timer_has_tm4(s)) 305a171fe39Sbalrog goto badreg; 3063bdd58a4Sbalrog s->tm4[tm].tm.value = value; 307bc72ad67SAlex Bligh pxa2xx_timer_update4(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), tm); 308a171fe39Sbalrog break; 309a171fe39Sbalrog case OSCR: 310a171fe39Sbalrog s->oldclock = s->clock; 311bc72ad67SAlex Bligh s->lastload = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 312a171fe39Sbalrog s->clock = value; 313a171fe39Sbalrog pxa2xx_timer_update(s, s->lastload); 314a171fe39Sbalrog break; 315a171fe39Sbalrog case OSCR11: tm ++; 316de16017dSPeter Maydell /* fall through */ 317a171fe39Sbalrog case OSCR10: tm ++; 318de16017dSPeter Maydell /* fall through */ 319a171fe39Sbalrog case OSCR9: tm ++; 320de16017dSPeter Maydell /* fall through */ 321a171fe39Sbalrog case OSCR8: tm ++; 322de16017dSPeter Maydell /* fall through */ 323a171fe39Sbalrog case OSCR7: tm ++; 324de16017dSPeter Maydell /* fall through */ 325a171fe39Sbalrog case OSCR6: tm ++; 326de16017dSPeter Maydell /* fall through */ 327a171fe39Sbalrog case OSCR5: tm ++; 328de16017dSPeter Maydell /* fall through */ 329a171fe39Sbalrog case OSCR4: 330797e9542SDmitry Eremin-Solenikov if (!pxa2xx_timer_has_tm4(s)) 331a171fe39Sbalrog goto badreg; 332a171fe39Sbalrog s->tm4[tm].oldclock = s->tm4[tm].clock; 333bc72ad67SAlex Bligh s->tm4[tm].lastload = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 334a171fe39Sbalrog s->tm4[tm].clock = value; 335a171fe39Sbalrog pxa2xx_timer_update4(s, s->tm4[tm].lastload, tm); 336a171fe39Sbalrog break; 337a171fe39Sbalrog case OIER: 338a171fe39Sbalrog s->irq_enabled = value & 0xfff; 339a171fe39Sbalrog break; 340a171fe39Sbalrog case OSSR: /* Status register */ 3418034ce7dSAndrzej Zaborowski value &= s->events; 342a171fe39Sbalrog s->events &= ~value; 3438034ce7dSAndrzej Zaborowski for (i = 0; i < 4; i ++, value >>= 1) 3448034ce7dSAndrzej Zaborowski if (value & 1) 3455251d196SAndrzej Zaborowski qemu_irq_lower(s->timer[i].irq); 3468034ce7dSAndrzej Zaborowski if (pxa2xx_timer_has_tm4(s) && !(s->events & 0xff0) && value) 3474ff927ccSDmitry Eremin-Solenikov qemu_irq_lower(s->irq4); 348a171fe39Sbalrog break; 349a171fe39Sbalrog case OWER: /* XXX: Reset on OSMR3 match? */ 350a171fe39Sbalrog s->reset3 = value; 351a171fe39Sbalrog break; 352a171fe39Sbalrog case OMCR7: tm ++; 353de16017dSPeter Maydell /* fall through */ 354a171fe39Sbalrog case OMCR6: tm ++; 355de16017dSPeter Maydell /* fall through */ 356a171fe39Sbalrog case OMCR5: tm ++; 357de16017dSPeter Maydell /* fall through */ 358a171fe39Sbalrog case OMCR4: 359797e9542SDmitry Eremin-Solenikov if (!pxa2xx_timer_has_tm4(s)) 360a171fe39Sbalrog goto badreg; 361a171fe39Sbalrog s->tm4[tm].control = value & 0x0ff; 362a171fe39Sbalrog /* XXX Stop if running (shouldn't happen) */ 363a171fe39Sbalrog if ((value & (1 << 7)) || tm == 0) 364a171fe39Sbalrog s->tm4[tm].freq = pxa2xx_timer4_freq[value & 7]; 365a171fe39Sbalrog else { 366a171fe39Sbalrog s->tm4[tm].freq = 0; 367bc72ad67SAlex Bligh pxa2xx_timer_update4(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), tm); 368a171fe39Sbalrog } 369a171fe39Sbalrog break; 370a171fe39Sbalrog case OMCR11: tm ++; 371de16017dSPeter Maydell /* fall through */ 372a171fe39Sbalrog case OMCR10: tm ++; 373de16017dSPeter Maydell /* fall through */ 374a171fe39Sbalrog case OMCR9: tm ++; 375de16017dSPeter Maydell /* fall through */ 376a171fe39Sbalrog case OMCR8: tm += 4; 377797e9542SDmitry Eremin-Solenikov if (!pxa2xx_timer_has_tm4(s)) 378a171fe39Sbalrog goto badreg; 379a171fe39Sbalrog s->tm4[tm].control = value & 0x3ff; 380a171fe39Sbalrog /* XXX Stop if running (shouldn't happen) */ 381a171fe39Sbalrog if ((value & (1 << 7)) || !(tm & 1)) 382a171fe39Sbalrog s->tm4[tm].freq = 383a171fe39Sbalrog pxa2xx_timer4_freq[(value & (1 << 8)) ? 0 : (value & 7)]; 384a171fe39Sbalrog else { 385a171fe39Sbalrog s->tm4[tm].freq = 0; 386bc72ad67SAlex Bligh pxa2xx_timer_update4(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), tm); 387a171fe39Sbalrog } 388a171fe39Sbalrog break; 389a171fe39Sbalrog default: 3902ba63e4aSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 3912ba63e4aSPhilippe Mathieu-Daudé "%s: unknown register 0x%02" HWADDR_PRIx " " 3922ba63e4aSPhilippe Mathieu-Daudé "(value 0x%08" PRIx64 ")\n", __func__, offset, value); 3932ba63e4aSPhilippe Mathieu-Daudé break; 394a171fe39Sbalrog badreg: 3952ba63e4aSPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, 3962ba63e4aSPhilippe Mathieu-Daudé "%s: incorrect register 0x%02" HWADDR_PRIx " " 3972ba63e4aSPhilippe Mathieu-Daudé "(value 0x%08" PRIx64 ")\n", __func__, offset, value); 398a171fe39Sbalrog } 399a171fe39Sbalrog } 400a171fe39Sbalrog 401b755bde3SBenoît Canet static const MemoryRegionOps pxa2xx_timer_ops = { 402b755bde3SBenoît Canet .read = pxa2xx_timer_read, 403b755bde3SBenoît Canet .write = pxa2xx_timer_write, 404b755bde3SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 405a171fe39Sbalrog }; 406a171fe39Sbalrog 407a171fe39Sbalrog static void pxa2xx_timer_tick(void *opaque) 408a171fe39Sbalrog { 409bc24a225SPaul Brook PXA2xxTimer0 *t = (PXA2xxTimer0 *) opaque; 410797e9542SDmitry Eremin-Solenikov PXA2xxTimerInfo *i = t->info; 411a171fe39Sbalrog 412a171fe39Sbalrog if (i->irq_enabled & (1 << t->num)) { 413a171fe39Sbalrog i->events |= 1 << t->num; 4145251d196SAndrzej Zaborowski qemu_irq_raise(t->irq); 415a171fe39Sbalrog } 416a171fe39Sbalrog 417a171fe39Sbalrog if (t->num == 3) 418a171fe39Sbalrog if (i->reset3 & 1) { 419a171fe39Sbalrog i->reset3 = 0; 420cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 421a171fe39Sbalrog } 422a171fe39Sbalrog } 423a171fe39Sbalrog 424a171fe39Sbalrog static void pxa2xx_timer_tick4(void *opaque) 425a171fe39Sbalrog { 426bc24a225SPaul Brook PXA2xxTimer4 *t = (PXA2xxTimer4 *) opaque; 427d353eb43SDmitry Eremin-Solenikov PXA2xxTimerInfo *i = (PXA2xxTimerInfo *) t->tm.info; 428a171fe39Sbalrog 4293bdd58a4Sbalrog pxa2xx_timer_tick(&t->tm); 430a171fe39Sbalrog if (t->control & (1 << 3)) 431a171fe39Sbalrog t->clock = 0; 432a171fe39Sbalrog if (t->control & (1 << 6)) 433bc72ad67SAlex Bligh pxa2xx_timer_update4(i, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), t->tm.num - 4); 4344ff927ccSDmitry Eremin-Solenikov if (i->events & 0xff0) 4354ff927ccSDmitry Eremin-Solenikov qemu_irq_raise(i->irq4); 436a171fe39Sbalrog } 437a171fe39Sbalrog 438797e9542SDmitry Eremin-Solenikov static int pxa25x_timer_post_load(void *opaque, int version_id) 439aa941b94Sbalrog { 440d353eb43SDmitry Eremin-Solenikov PXA2xxTimerInfo *s = (PXA2xxTimerInfo *) opaque; 441aa941b94Sbalrog int64_t now; 442aa941b94Sbalrog int i; 443aa941b94Sbalrog 444bc72ad67SAlex Bligh now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 445aa941b94Sbalrog pxa2xx_timer_update(s, now); 446aa941b94Sbalrog 447797e9542SDmitry Eremin-Solenikov if (pxa2xx_timer_has_tm4(s)) 448797e9542SDmitry Eremin-Solenikov for (i = 0; i < 8; i ++) 449aa941b94Sbalrog pxa2xx_timer_update4(s, now, i); 450aa941b94Sbalrog 451aa941b94Sbalrog return 0; 452aa941b94Sbalrog } 453aa941b94Sbalrog 4545d83e348Sxiaoqiang.zhao static void pxa2xx_timer_init(Object *obj) 455a171fe39Sbalrog { 4565d83e348Sxiaoqiang.zhao PXA2xxTimerInfo *s = PXA2XX_TIMER(obj); 4575d83e348Sxiaoqiang.zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 458a171fe39Sbalrog 459a171fe39Sbalrog s->irq_enabled = 0; 460a171fe39Sbalrog s->oldclock = 0; 461a171fe39Sbalrog s->clock = 0; 462bc72ad67SAlex Bligh s->lastload = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 463a171fe39Sbalrog s->reset3 = 0; 464a171fe39Sbalrog 4655d83e348Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &pxa2xx_timer_ops, s, 4665d83e348Sxiaoqiang.zhao "pxa2xx-timer", 0x00001000); 4675d83e348Sxiaoqiang.zhao sysbus_init_mmio(dev, &s->iomem); 4685d83e348Sxiaoqiang.zhao } 4695d83e348Sxiaoqiang.zhao 4705d83e348Sxiaoqiang.zhao static void pxa2xx_timer_realize(DeviceState *dev, Error **errp) 4715d83e348Sxiaoqiang.zhao { 4725d83e348Sxiaoqiang.zhao PXA2xxTimerInfo *s = PXA2XX_TIMER(dev); 4735d83e348Sxiaoqiang.zhao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 4745d83e348Sxiaoqiang.zhao int i; 4755d83e348Sxiaoqiang.zhao 476a171fe39Sbalrog for (i = 0; i < 4; i ++) { 477a171fe39Sbalrog s->timer[i].value = 0; 4785d83e348Sxiaoqiang.zhao sysbus_init_irq(sbd, &s->timer[i].irq); 479a171fe39Sbalrog s->timer[i].info = s; 480a171fe39Sbalrog s->timer[i].num = i; 481bc72ad67SAlex Bligh s->timer[i].qtimer = timer_new_ns(QEMU_CLOCK_VIRTUAL, 482a171fe39Sbalrog pxa2xx_timer_tick, &s->timer[i]); 483a171fe39Sbalrog } 4845d83e348Sxiaoqiang.zhao 485797e9542SDmitry Eremin-Solenikov if (s->flags & (1 << PXA2XX_TIMER_HAVE_TM4)) { 4865d83e348Sxiaoqiang.zhao sysbus_init_irq(sbd, &s->irq4); 487a171fe39Sbalrog 488a171fe39Sbalrog for (i = 0; i < 8; i ++) { 4893bdd58a4Sbalrog s->tm4[i].tm.value = 0; 4903bdd58a4Sbalrog s->tm4[i].tm.info = s; 4913bdd58a4Sbalrog s->tm4[i].tm.num = i + 4; 492a171fe39Sbalrog s->tm4[i].freq = 0; 493a171fe39Sbalrog s->tm4[i].control = 0x0; 494bc72ad67SAlex Bligh s->tm4[i].tm.qtimer = timer_new_ns(QEMU_CLOCK_VIRTUAL, 495a171fe39Sbalrog pxa2xx_timer_tick4, &s->tm4[i]); 496a171fe39Sbalrog } 497a171fe39Sbalrog } 498797e9542SDmitry Eremin-Solenikov } 499797e9542SDmitry Eremin-Solenikov 500797e9542SDmitry Eremin-Solenikov static const VMStateDescription vmstate_pxa2xx_timer0_regs = { 501797e9542SDmitry Eremin-Solenikov .name = "pxa2xx_timer0", 5028034ce7dSAndrzej Zaborowski .version_id = 2, 5038034ce7dSAndrzej Zaborowski .minimum_version_id = 2, 504797e9542SDmitry Eremin-Solenikov .fields = (VMStateField[]) { 505797e9542SDmitry Eremin-Solenikov VMSTATE_UINT32(value, PXA2xxTimer0), 506797e9542SDmitry Eremin-Solenikov VMSTATE_END_OF_LIST(), 507797e9542SDmitry Eremin-Solenikov }, 508797e9542SDmitry Eremin-Solenikov }; 509797e9542SDmitry Eremin-Solenikov 510797e9542SDmitry Eremin-Solenikov static const VMStateDescription vmstate_pxa2xx_timer4_regs = { 511797e9542SDmitry Eremin-Solenikov .name = "pxa2xx_timer4", 512797e9542SDmitry Eremin-Solenikov .version_id = 1, 513797e9542SDmitry Eremin-Solenikov .minimum_version_id = 1, 514797e9542SDmitry Eremin-Solenikov .fields = (VMStateField[]) { 515797e9542SDmitry Eremin-Solenikov VMSTATE_STRUCT(tm, PXA2xxTimer4, 1, 516797e9542SDmitry Eremin-Solenikov vmstate_pxa2xx_timer0_regs, PXA2xxTimer0), 517797e9542SDmitry Eremin-Solenikov VMSTATE_INT32(oldclock, PXA2xxTimer4), 518797e9542SDmitry Eremin-Solenikov VMSTATE_INT32(clock, PXA2xxTimer4), 519797e9542SDmitry Eremin-Solenikov VMSTATE_UINT64(lastload, PXA2xxTimer4), 520797e9542SDmitry Eremin-Solenikov VMSTATE_UINT32(freq, PXA2xxTimer4), 521797e9542SDmitry Eremin-Solenikov VMSTATE_UINT32(control, PXA2xxTimer4), 522797e9542SDmitry Eremin-Solenikov VMSTATE_END_OF_LIST(), 523797e9542SDmitry Eremin-Solenikov }, 524797e9542SDmitry Eremin-Solenikov }; 525797e9542SDmitry Eremin-Solenikov 526797e9542SDmitry Eremin-Solenikov static bool pxa2xx_timer_has_tm4_test(void *opaque, int version_id) 527797e9542SDmitry Eremin-Solenikov { 528797e9542SDmitry Eremin-Solenikov return pxa2xx_timer_has_tm4(opaque); 529797e9542SDmitry Eremin-Solenikov } 530797e9542SDmitry Eremin-Solenikov 531797e9542SDmitry Eremin-Solenikov static const VMStateDescription vmstate_pxa2xx_timer_regs = { 532797e9542SDmitry Eremin-Solenikov .name = "pxa2xx_timer", 533797e9542SDmitry Eremin-Solenikov .version_id = 1, 534797e9542SDmitry Eremin-Solenikov .minimum_version_id = 1, 535797e9542SDmitry Eremin-Solenikov .post_load = pxa25x_timer_post_load, 536797e9542SDmitry Eremin-Solenikov .fields = (VMStateField[]) { 537797e9542SDmitry Eremin-Solenikov VMSTATE_INT32(clock, PXA2xxTimerInfo), 538797e9542SDmitry Eremin-Solenikov VMSTATE_INT32(oldclock, PXA2xxTimerInfo), 539797e9542SDmitry Eremin-Solenikov VMSTATE_UINT64(lastload, PXA2xxTimerInfo), 540797e9542SDmitry Eremin-Solenikov VMSTATE_STRUCT_ARRAY(timer, PXA2xxTimerInfo, 4, 1, 541797e9542SDmitry Eremin-Solenikov vmstate_pxa2xx_timer0_regs, PXA2xxTimer0), 542797e9542SDmitry Eremin-Solenikov VMSTATE_UINT32(events, PXA2xxTimerInfo), 543797e9542SDmitry Eremin-Solenikov VMSTATE_UINT32(irq_enabled, PXA2xxTimerInfo), 544797e9542SDmitry Eremin-Solenikov VMSTATE_UINT32(reset3, PXA2xxTimerInfo), 545797e9542SDmitry Eremin-Solenikov VMSTATE_UINT32(snapshot, PXA2xxTimerInfo), 546797e9542SDmitry Eremin-Solenikov VMSTATE_STRUCT_ARRAY_TEST(tm4, PXA2xxTimerInfo, 8, 547797e9542SDmitry Eremin-Solenikov pxa2xx_timer_has_tm4_test, 0, 548797e9542SDmitry Eremin-Solenikov vmstate_pxa2xx_timer4_regs, PXA2xxTimer4), 549797e9542SDmitry Eremin-Solenikov VMSTATE_END_OF_LIST(), 550797e9542SDmitry Eremin-Solenikov } 551797e9542SDmitry Eremin-Solenikov }; 552797e9542SDmitry Eremin-Solenikov 553999e12bbSAnthony Liguori static Property pxa25x_timer_dev_properties[] = { 554797e9542SDmitry Eremin-Solenikov DEFINE_PROP_UINT32("freq", PXA2xxTimerInfo, freq, PXA25X_FREQ), 555797e9542SDmitry Eremin-Solenikov DEFINE_PROP_BIT("tm4", PXA2xxTimerInfo, flags, 556797e9542SDmitry Eremin-Solenikov PXA2XX_TIMER_HAVE_TM4, false), 557797e9542SDmitry Eremin-Solenikov DEFINE_PROP_END_OF_LIST(), 558797e9542SDmitry Eremin-Solenikov }; 559797e9542SDmitry Eremin-Solenikov 560999e12bbSAnthony Liguori static void pxa25x_timer_dev_class_init(ObjectClass *klass, void *data) 561999e12bbSAnthony Liguori { 56239bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 563999e12bbSAnthony Liguori 56439bffca2SAnthony Liguori dc->desc = "PXA25x timer"; 56539bffca2SAnthony Liguori dc->props = pxa25x_timer_dev_properties; 566999e12bbSAnthony Liguori } 567999e12bbSAnthony Liguori 5688c43a6f0SAndreas Färber static const TypeInfo pxa25x_timer_dev_info = { 569999e12bbSAnthony Liguori .name = "pxa25x-timer", 570feea4361SAndreas Färber .parent = TYPE_PXA2XX_TIMER, 57139bffca2SAnthony Liguori .instance_size = sizeof(PXA2xxTimerInfo), 572999e12bbSAnthony Liguori .class_init = pxa25x_timer_dev_class_init, 573999e12bbSAnthony Liguori }; 574999e12bbSAnthony Liguori 575999e12bbSAnthony Liguori static Property pxa27x_timer_dev_properties[] = { 576797e9542SDmitry Eremin-Solenikov DEFINE_PROP_UINT32("freq", PXA2xxTimerInfo, freq, PXA27X_FREQ), 577797e9542SDmitry Eremin-Solenikov DEFINE_PROP_BIT("tm4", PXA2xxTimerInfo, flags, 578797e9542SDmitry Eremin-Solenikov PXA2XX_TIMER_HAVE_TM4, true), 579797e9542SDmitry Eremin-Solenikov DEFINE_PROP_END_OF_LIST(), 580999e12bbSAnthony Liguori }; 581999e12bbSAnthony Liguori 582999e12bbSAnthony Liguori static void pxa27x_timer_dev_class_init(ObjectClass *klass, void *data) 583999e12bbSAnthony Liguori { 58439bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 585999e12bbSAnthony Liguori 58639bffca2SAnthony Liguori dc->desc = "PXA27x timer"; 58739bffca2SAnthony Liguori dc->props = pxa27x_timer_dev_properties; 588999e12bbSAnthony Liguori } 589999e12bbSAnthony Liguori 5908c43a6f0SAndreas Färber static const TypeInfo pxa27x_timer_dev_info = { 591999e12bbSAnthony Liguori .name = "pxa27x-timer", 592feea4361SAndreas Färber .parent = TYPE_PXA2XX_TIMER, 59339bffca2SAnthony Liguori .instance_size = sizeof(PXA2xxTimerInfo), 594999e12bbSAnthony Liguori .class_init = pxa27x_timer_dev_class_init, 595797e9542SDmitry Eremin-Solenikov }; 596797e9542SDmitry Eremin-Solenikov 597feea4361SAndreas Färber static void pxa2xx_timer_class_init(ObjectClass *oc, void *data) 598feea4361SAndreas Färber { 599feea4361SAndreas Färber DeviceClass *dc = DEVICE_CLASS(oc); 600feea4361SAndreas Färber 6015d83e348Sxiaoqiang.zhao dc->realize = pxa2xx_timer_realize; 602feea4361SAndreas Färber dc->vmsd = &vmstate_pxa2xx_timer_regs; 603feea4361SAndreas Färber } 604feea4361SAndreas Färber 605feea4361SAndreas Färber static const TypeInfo pxa2xx_timer_type_info = { 606feea4361SAndreas Färber .name = TYPE_PXA2XX_TIMER, 607feea4361SAndreas Färber .parent = TYPE_SYS_BUS_DEVICE, 608feea4361SAndreas Färber .instance_size = sizeof(PXA2xxTimerInfo), 6095d83e348Sxiaoqiang.zhao .instance_init = pxa2xx_timer_init, 610feea4361SAndreas Färber .abstract = true, 611feea4361SAndreas Färber .class_init = pxa2xx_timer_class_init, 612feea4361SAndreas Färber }; 613feea4361SAndreas Färber 61483f7d43aSAndreas Färber static void pxa2xx_timer_register_types(void) 615797e9542SDmitry Eremin-Solenikov { 616feea4361SAndreas Färber type_register_static(&pxa2xx_timer_type_info); 61739bffca2SAnthony Liguori type_register_static(&pxa25x_timer_dev_info); 61839bffca2SAnthony Liguori type_register_static(&pxa27x_timer_dev_info); 61983f7d43aSAndreas Färber } 62083f7d43aSAndreas Färber 62183f7d43aSAndreas Färber type_init(pxa2xx_timer_register_types) 622