xref: /qemu/hw/timer/pxa2xx_timer.c (revision 5cb8b0988bdf1e1b22f66925604fe9a44a568993)
1a171fe39Sbalrog /*
2a171fe39Sbalrog  * Intel XScale PXA255/270 OS Timers.
3a171fe39Sbalrog  *
4a171fe39Sbalrog  * Copyright (c) 2006 Openedhand Ltd.
5a171fe39Sbalrog  * Copyright (c) 2006 Thorsten Zitterell
6a171fe39Sbalrog  *
78e31bf38SMatthew Fernandez  * This code is licensed under the GPL.
8a171fe39Sbalrog  */
9a171fe39Sbalrog 
108ef94f0bSPeter Maydell #include "qemu/osdep.h"
1164552b6bSMarkus Armbruster #include "hw/irq.h"
12a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
131de7afc9SPaolo Bonzini #include "qemu/timer.h"
1432cad1ffSPhilippe Mathieu-Daudé #include "system/runstate.h"
1583c9f4caSPaolo Bonzini #include "hw/sysbus.h"
16d6454270SMarkus Armbruster #include "migration/vmstate.h"
172ba63e4aSPhilippe Mathieu-Daudé #include "qemu/log.h"
180b8fa32fSMarkus Armbruster #include "qemu/module.h"
19db1015e9SEduardo Habkost #include "qom/object.h"
2032cad1ffSPhilippe Mathieu-Daudé #include "system/watchdog.h"
21a171fe39Sbalrog 
22a171fe39Sbalrog #define OSMR0   0x00
23a171fe39Sbalrog #define OSMR1   0x04
24a171fe39Sbalrog #define OSMR2   0x08
25a171fe39Sbalrog #define OSMR3   0x0c
26a171fe39Sbalrog #define OSMR4   0x80
27a171fe39Sbalrog #define OSMR5   0x84
28a171fe39Sbalrog #define OSMR6   0x88
29a171fe39Sbalrog #define OSMR7   0x8c
30a171fe39Sbalrog #define OSMR8   0x90
31a171fe39Sbalrog #define OSMR9   0x94
32a171fe39Sbalrog #define OSMR10  0x98
33a171fe39Sbalrog #define OSMR11  0x9c
34a171fe39Sbalrog #define OSCR    0x10    /* OS Timer Count */
35a171fe39Sbalrog #define OSCR4   0x40
36a171fe39Sbalrog #define OSCR5   0x44
37a171fe39Sbalrog #define OSCR6   0x48
38a171fe39Sbalrog #define OSCR7   0x4c
39a171fe39Sbalrog #define OSCR8   0x50
40a171fe39Sbalrog #define OSCR9   0x54
41a171fe39Sbalrog #define OSCR10  0x58
42a171fe39Sbalrog #define OSCR11  0x5c
43a171fe39Sbalrog #define OSSR    0x14    /* Timer status register */
44a171fe39Sbalrog #define OWER    0x18
45a171fe39Sbalrog #define OIER    0x1c    /* Interrupt enable register  3-0 to E3-E0 */
46a171fe39Sbalrog #define OMCR4   0xc0    /* OS Match Control registers */
47a171fe39Sbalrog #define OMCR5   0xc4
48a171fe39Sbalrog #define OMCR6   0xc8
49a171fe39Sbalrog #define OMCR7   0xcc
50a171fe39Sbalrog #define OMCR8   0xd0
51a171fe39Sbalrog #define OMCR9   0xd4
52a171fe39Sbalrog #define OMCR10  0xd8
53a171fe39Sbalrog #define OMCR11  0xdc
54a171fe39Sbalrog #define OSNR    0x20
55a171fe39Sbalrog 
56a171fe39Sbalrog #define PXA25X_FREQ 3686400 /* 3.6864 MHz */
57a171fe39Sbalrog 
58a171fe39Sbalrog static int pxa2xx_timer4_freq[8] = {
59a171fe39Sbalrog     [0] = 0,
60a171fe39Sbalrog     [1] = 32768,
61a171fe39Sbalrog     [2] = 1000,
62a171fe39Sbalrog     [3] = 1,
63a171fe39Sbalrog     [4] = 1000000,
64a171fe39Sbalrog     /* [5] is the "Externally supplied clock".  Assign if necessary.  */
65a171fe39Sbalrog     [5 ... 7] = 0,
66a171fe39Sbalrog };
67a171fe39Sbalrog 
68feea4361SAndreas Färber #define TYPE_PXA2XX_TIMER "pxa2xx-timer"
698063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxTimerInfo, PXA2XX_TIMER)
70feea4361SAndreas Färber 
71797e9542SDmitry Eremin-Solenikov 
72bc24a225SPaul Brook typedef struct {
73a171fe39Sbalrog     uint32_t value;
745251d196SAndrzej Zaborowski     qemu_irq irq;
75a171fe39Sbalrog     QEMUTimer *qtimer;
76a171fe39Sbalrog     int num;
77797e9542SDmitry Eremin-Solenikov     PXA2xxTimerInfo *info;
78bc24a225SPaul Brook } PXA2xxTimer0;
79a171fe39Sbalrog 
80bc24a225SPaul Brook typedef struct {
81bc24a225SPaul Brook     PXA2xxTimer0 tm;
82a171fe39Sbalrog     int32_t oldclock;
83a171fe39Sbalrog     int32_t clock;
84a171fe39Sbalrog     uint64_t lastload;
85a171fe39Sbalrog     uint32_t freq;
86a171fe39Sbalrog     uint32_t control;
87bc24a225SPaul Brook } PXA2xxTimer4;
88a171fe39Sbalrog 
89797e9542SDmitry Eremin-Solenikov struct PXA2xxTimerInfo {
90feea4361SAndreas Färber     SysBusDevice parent_obj;
91feea4361SAndreas Färber 
92b755bde3SBenoît Canet     MemoryRegion iomem;
93797e9542SDmitry Eremin-Solenikov     uint32_t flags;
94797e9542SDmitry Eremin-Solenikov 
95a171fe39Sbalrog     int32_t clock;
96a171fe39Sbalrog     int32_t oldclock;
97a171fe39Sbalrog     uint64_t lastload;
98a171fe39Sbalrog     uint32_t freq;
99bc24a225SPaul Brook     PXA2xxTimer0 timer[4];
100a171fe39Sbalrog     uint32_t events;
101a171fe39Sbalrog     uint32_t irq_enabled;
102a171fe39Sbalrog     uint32_t reset3;
103a171fe39Sbalrog     uint32_t snapshot;
104797e9542SDmitry Eremin-Solenikov 
1054ff927ccSDmitry Eremin-Solenikov     qemu_irq irq4;
106797e9542SDmitry Eremin-Solenikov     PXA2xxTimer4 tm4[8];
107797e9542SDmitry Eremin-Solenikov };
108797e9542SDmitry Eremin-Solenikov 
109797e9542SDmitry Eremin-Solenikov #define PXA2XX_TIMER_HAVE_TM4   0
110797e9542SDmitry Eremin-Solenikov 
pxa2xx_timer_has_tm4(PXA2xxTimerInfo * s)111797e9542SDmitry Eremin-Solenikov static inline int pxa2xx_timer_has_tm4(PXA2xxTimerInfo *s)
112797e9542SDmitry Eremin-Solenikov {
113797e9542SDmitry Eremin-Solenikov     return s->flags & (1 << PXA2XX_TIMER_HAVE_TM4);
114797e9542SDmitry Eremin-Solenikov }
115a171fe39Sbalrog 
pxa2xx_timer_update(void * opaque,uint64_t now_qemu)116a171fe39Sbalrog static void pxa2xx_timer_update(void *opaque, uint64_t now_qemu)
117a171fe39Sbalrog {
118d353eb43SDmitry Eremin-Solenikov     PXA2xxTimerInfo *s = (PXA2xxTimerInfo *) opaque;
119a171fe39Sbalrog     int i;
120a171fe39Sbalrog     uint32_t now_vm;
121a171fe39Sbalrog     uint64_t new_qemu;
122a171fe39Sbalrog 
123a171fe39Sbalrog     now_vm = s->clock +
12473bcb24dSRutuja Shah             muldiv64(now_qemu - s->lastload, s->freq, NANOSECONDS_PER_SECOND);
125a171fe39Sbalrog 
126a171fe39Sbalrog     for (i = 0; i < 4; i ++) {
127a171fe39Sbalrog         new_qemu = now_qemu + muldiv64((uint32_t) (s->timer[i].value - now_vm),
12873bcb24dSRutuja Shah                         NANOSECONDS_PER_SECOND, s->freq);
129bc72ad67SAlex Bligh         timer_mod(s->timer[i].qtimer, new_qemu);
130a171fe39Sbalrog     }
131a171fe39Sbalrog }
132a171fe39Sbalrog 
pxa2xx_timer_update4(void * opaque,uint64_t now_qemu,int n)133a171fe39Sbalrog static void pxa2xx_timer_update4(void *opaque, uint64_t now_qemu, int n)
134a171fe39Sbalrog {
135d353eb43SDmitry Eremin-Solenikov     PXA2xxTimerInfo *s = (PXA2xxTimerInfo *) opaque;
136a171fe39Sbalrog     uint32_t now_vm;
137a171fe39Sbalrog     uint64_t new_qemu;
138a171fe39Sbalrog     static const int counters[8] = { 0, 0, 0, 0, 4, 4, 6, 6 };
139a171fe39Sbalrog     int counter;
140a171fe39Sbalrog 
141e702fba8SPhilippe Mathieu-Daudé     assert(n < ARRAY_SIZE(counters));
142a171fe39Sbalrog     if (s->tm4[n].control & (1 << 7))
143a171fe39Sbalrog         counter = n;
144a171fe39Sbalrog     else
145a171fe39Sbalrog         counter = counters[n];
146a171fe39Sbalrog 
147a171fe39Sbalrog     if (!s->tm4[counter].freq) {
148bc72ad67SAlex Bligh         timer_del(s->tm4[n].tm.qtimer);
149a171fe39Sbalrog         return;
150a171fe39Sbalrog     }
151a171fe39Sbalrog 
152a171fe39Sbalrog     now_vm = s->tm4[counter].clock + muldiv64(now_qemu -
153a171fe39Sbalrog                     s->tm4[counter].lastload,
15473bcb24dSRutuja Shah                     s->tm4[counter].freq, NANOSECONDS_PER_SECOND);
155a171fe39Sbalrog 
1563bdd58a4Sbalrog     new_qemu = now_qemu + muldiv64((uint32_t) (s->tm4[n].tm.value - now_vm),
15773bcb24dSRutuja Shah                     NANOSECONDS_PER_SECOND, s->tm4[counter].freq);
158bc72ad67SAlex Bligh     timer_mod(s->tm4[n].tm.qtimer, new_qemu);
159a171fe39Sbalrog }
160a171fe39Sbalrog 
pxa2xx_timer_read(void * opaque,hwaddr offset,unsigned size)161a8170e5eSAvi Kivity static uint64_t pxa2xx_timer_read(void *opaque, hwaddr offset,
162b755bde3SBenoît Canet                                   unsigned size)
163a171fe39Sbalrog {
164d353eb43SDmitry Eremin-Solenikov     PXA2xxTimerInfo *s = (PXA2xxTimerInfo *) opaque;
165a171fe39Sbalrog     int tm = 0;
166a171fe39Sbalrog 
167a171fe39Sbalrog     switch (offset) {
168a171fe39Sbalrog     case OSMR3:  tm ++;
169de16017dSPeter Maydell         /* fall through */
170a171fe39Sbalrog     case OSMR2:  tm ++;
171de16017dSPeter Maydell         /* fall through */
172a171fe39Sbalrog     case OSMR1:  tm ++;
173de16017dSPeter Maydell         /* fall through */
174a171fe39Sbalrog     case OSMR0:
175a171fe39Sbalrog         return s->timer[tm].value;
176a171fe39Sbalrog     case OSMR11: tm ++;
177de16017dSPeter Maydell         /* fall through */
178a171fe39Sbalrog     case OSMR10: tm ++;
179de16017dSPeter Maydell         /* fall through */
180a171fe39Sbalrog     case OSMR9:  tm ++;
181de16017dSPeter Maydell         /* fall through */
182a171fe39Sbalrog     case OSMR8:  tm ++;
183de16017dSPeter Maydell         /* fall through */
184a171fe39Sbalrog     case OSMR7:  tm ++;
185de16017dSPeter Maydell         /* fall through */
186a171fe39Sbalrog     case OSMR6:  tm ++;
187de16017dSPeter Maydell         /* fall through */
188a171fe39Sbalrog     case OSMR5:  tm ++;
189de16017dSPeter Maydell         /* fall through */
190a171fe39Sbalrog     case OSMR4:
191797e9542SDmitry Eremin-Solenikov         if (!pxa2xx_timer_has_tm4(s))
192a171fe39Sbalrog             goto badreg;
1933bdd58a4Sbalrog         return s->tm4[tm].tm.value;
194a171fe39Sbalrog     case OSCR:
195bc72ad67SAlex Bligh         return s->clock + muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) -
19673bcb24dSRutuja Shah                         s->lastload, s->freq, NANOSECONDS_PER_SECOND);
197a171fe39Sbalrog     case OSCR11: tm ++;
198de16017dSPeter Maydell         /* fall through */
199a171fe39Sbalrog     case OSCR10: tm ++;
200de16017dSPeter Maydell         /* fall through */
201a171fe39Sbalrog     case OSCR9:  tm ++;
202de16017dSPeter Maydell         /* fall through */
203a171fe39Sbalrog     case OSCR8:  tm ++;
204de16017dSPeter Maydell         /* fall through */
205a171fe39Sbalrog     case OSCR7:  tm ++;
206de16017dSPeter Maydell         /* fall through */
207a171fe39Sbalrog     case OSCR6:  tm ++;
208de16017dSPeter Maydell         /* fall through */
209a171fe39Sbalrog     case OSCR5:  tm ++;
210de16017dSPeter Maydell         /* fall through */
211a171fe39Sbalrog     case OSCR4:
212797e9542SDmitry Eremin-Solenikov         if (!pxa2xx_timer_has_tm4(s))
213a171fe39Sbalrog             goto badreg;
214a171fe39Sbalrog 
215a171fe39Sbalrog         if ((tm == 9 - 4 || tm == 11 - 4) && (s->tm4[tm].control & (1 << 9))) {
216a171fe39Sbalrog             if (s->tm4[tm - 1].freq)
217a171fe39Sbalrog                 s->snapshot = s->tm4[tm - 1].clock + muldiv64(
218bc72ad67SAlex Bligh                                 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) -
219a171fe39Sbalrog                                 s->tm4[tm - 1].lastload,
22073bcb24dSRutuja Shah                                 s->tm4[tm - 1].freq, NANOSECONDS_PER_SECOND);
221a171fe39Sbalrog             else
222a171fe39Sbalrog                 s->snapshot = s->tm4[tm - 1].clock;
223a171fe39Sbalrog         }
224a171fe39Sbalrog 
225a171fe39Sbalrog         if (!s->tm4[tm].freq)
226a171fe39Sbalrog             return s->tm4[tm].clock;
22773bcb24dSRutuja Shah         return s->tm4[tm].clock +
22873bcb24dSRutuja Shah             muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) -
22973bcb24dSRutuja Shah                      s->tm4[tm].lastload, s->tm4[tm].freq,
23073bcb24dSRutuja Shah                      NANOSECONDS_PER_SECOND);
231a171fe39Sbalrog     case OIER:
232a171fe39Sbalrog         return s->irq_enabled;
233a171fe39Sbalrog     case OSSR:  /* Status register */
234a171fe39Sbalrog         return s->events;
235a171fe39Sbalrog     case OWER:
236a171fe39Sbalrog         return s->reset3;
237a171fe39Sbalrog     case OMCR11: tm ++;
238de16017dSPeter Maydell         /* fall through */
239a171fe39Sbalrog     case OMCR10: tm ++;
240de16017dSPeter Maydell         /* fall through */
241a171fe39Sbalrog     case OMCR9:  tm ++;
242de16017dSPeter Maydell         /* fall through */
243a171fe39Sbalrog     case OMCR8:  tm ++;
244de16017dSPeter Maydell         /* fall through */
245a171fe39Sbalrog     case OMCR7:  tm ++;
246de16017dSPeter Maydell         /* fall through */
247a171fe39Sbalrog     case OMCR6:  tm ++;
248de16017dSPeter Maydell         /* fall through */
249a171fe39Sbalrog     case OMCR5:  tm ++;
250de16017dSPeter Maydell         /* fall through */
251a171fe39Sbalrog     case OMCR4:
252797e9542SDmitry Eremin-Solenikov         if (!pxa2xx_timer_has_tm4(s))
253a171fe39Sbalrog             goto badreg;
254a171fe39Sbalrog         return s->tm4[tm].control;
255a171fe39Sbalrog     case OSNR:
256a171fe39Sbalrog         return s->snapshot;
257a171fe39Sbalrog     default:
2582ba63e4aSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP,
2592ba63e4aSPhilippe Mathieu-Daudé                       "%s: unknown register 0x%02" HWADDR_PRIx "\n",
2602ba63e4aSPhilippe Mathieu-Daudé                       __func__, offset);
2612ba63e4aSPhilippe Mathieu-Daudé         break;
262a171fe39Sbalrog     badreg:
2632ba63e4aSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR,
2642ba63e4aSPhilippe Mathieu-Daudé                       "%s: incorrect register 0x%02" HWADDR_PRIx "\n",
2652ba63e4aSPhilippe Mathieu-Daudé                       __func__, offset);
266a171fe39Sbalrog     }
267a171fe39Sbalrog 
268a171fe39Sbalrog     return 0;
269a171fe39Sbalrog }
270a171fe39Sbalrog 
pxa2xx_timer_write(void * opaque,hwaddr offset,uint64_t value,unsigned size)271a8170e5eSAvi Kivity static void pxa2xx_timer_write(void *opaque, hwaddr offset,
272b755bde3SBenoît Canet                                uint64_t value, unsigned size)
273a171fe39Sbalrog {
274a171fe39Sbalrog     int i, tm = 0;
275d353eb43SDmitry Eremin-Solenikov     PXA2xxTimerInfo *s = (PXA2xxTimerInfo *) opaque;
276a171fe39Sbalrog 
277a171fe39Sbalrog     switch (offset) {
278a171fe39Sbalrog     case OSMR3:  tm ++;
279de16017dSPeter Maydell         /* fall through */
280a171fe39Sbalrog     case OSMR2:  tm ++;
281de16017dSPeter Maydell         /* fall through */
282a171fe39Sbalrog     case OSMR1:  tm ++;
283de16017dSPeter Maydell         /* fall through */
284a171fe39Sbalrog     case OSMR0:
285a171fe39Sbalrog         s->timer[tm].value = value;
286bc72ad67SAlex Bligh         pxa2xx_timer_update(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
287a171fe39Sbalrog         break;
288a171fe39Sbalrog     case OSMR11: tm ++;
289de16017dSPeter Maydell         /* fall through */
290a171fe39Sbalrog     case OSMR10: tm ++;
291de16017dSPeter Maydell         /* fall through */
292a171fe39Sbalrog     case OSMR9:  tm ++;
293de16017dSPeter Maydell         /* fall through */
294a171fe39Sbalrog     case OSMR8:  tm ++;
295de16017dSPeter Maydell         /* fall through */
296a171fe39Sbalrog     case OSMR7:  tm ++;
297de16017dSPeter Maydell         /* fall through */
298a171fe39Sbalrog     case OSMR6:  tm ++;
299de16017dSPeter Maydell         /* fall through */
300a171fe39Sbalrog     case OSMR5:  tm ++;
301de16017dSPeter Maydell         /* fall through */
302a171fe39Sbalrog     case OSMR4:
303797e9542SDmitry Eremin-Solenikov         if (!pxa2xx_timer_has_tm4(s))
304a171fe39Sbalrog             goto badreg;
3053bdd58a4Sbalrog         s->tm4[tm].tm.value = value;
306bc72ad67SAlex Bligh         pxa2xx_timer_update4(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), tm);
307a171fe39Sbalrog         break;
308a171fe39Sbalrog     case OSCR:
309a171fe39Sbalrog         s->oldclock = s->clock;
310bc72ad67SAlex Bligh         s->lastload = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
311a171fe39Sbalrog         s->clock = value;
312a171fe39Sbalrog         pxa2xx_timer_update(s, s->lastload);
313a171fe39Sbalrog         break;
314a171fe39Sbalrog     case OSCR11: tm ++;
315de16017dSPeter Maydell         /* fall through */
316a171fe39Sbalrog     case OSCR10: tm ++;
317de16017dSPeter Maydell         /* fall through */
318a171fe39Sbalrog     case OSCR9:  tm ++;
319de16017dSPeter Maydell         /* fall through */
320a171fe39Sbalrog     case OSCR8:  tm ++;
321de16017dSPeter Maydell         /* fall through */
322a171fe39Sbalrog     case OSCR7:  tm ++;
323de16017dSPeter Maydell         /* fall through */
324a171fe39Sbalrog     case OSCR6:  tm ++;
325de16017dSPeter Maydell         /* fall through */
326a171fe39Sbalrog     case OSCR5:  tm ++;
327de16017dSPeter Maydell         /* fall through */
328a171fe39Sbalrog     case OSCR4:
329797e9542SDmitry Eremin-Solenikov         if (!pxa2xx_timer_has_tm4(s))
330a171fe39Sbalrog             goto badreg;
331a171fe39Sbalrog         s->tm4[tm].oldclock = s->tm4[tm].clock;
332bc72ad67SAlex Bligh         s->tm4[tm].lastload = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
333a171fe39Sbalrog         s->tm4[tm].clock = value;
334a171fe39Sbalrog         pxa2xx_timer_update4(s, s->tm4[tm].lastload, tm);
335a171fe39Sbalrog         break;
336a171fe39Sbalrog     case OIER:
337a171fe39Sbalrog         s->irq_enabled = value & 0xfff;
338a171fe39Sbalrog         break;
339a171fe39Sbalrog     case OSSR:  /* Status register */
3408034ce7dSAndrzej Zaborowski         value &= s->events;
341a171fe39Sbalrog         s->events &= ~value;
3428034ce7dSAndrzej Zaborowski         for (i = 0; i < 4; i ++, value >>= 1)
3438034ce7dSAndrzej Zaborowski             if (value & 1)
3445251d196SAndrzej Zaborowski                 qemu_irq_lower(s->timer[i].irq);
3458034ce7dSAndrzej Zaborowski         if (pxa2xx_timer_has_tm4(s) && !(s->events & 0xff0) && value)
3464ff927ccSDmitry Eremin-Solenikov             qemu_irq_lower(s->irq4);
347a171fe39Sbalrog         break;
348a171fe39Sbalrog     case OWER:  /* XXX: Reset on OSMR3 match? */
349a171fe39Sbalrog         s->reset3 = value;
350a171fe39Sbalrog         break;
351a171fe39Sbalrog     case OMCR7:  tm ++;
352de16017dSPeter Maydell         /* fall through */
353a171fe39Sbalrog     case OMCR6:  tm ++;
354de16017dSPeter Maydell         /* fall through */
355a171fe39Sbalrog     case OMCR5:  tm ++;
356de16017dSPeter Maydell         /* fall through */
357a171fe39Sbalrog     case OMCR4:
358797e9542SDmitry Eremin-Solenikov         if (!pxa2xx_timer_has_tm4(s))
359a171fe39Sbalrog             goto badreg;
360a171fe39Sbalrog         s->tm4[tm].control = value & 0x0ff;
361a171fe39Sbalrog         /* XXX Stop if running (shouldn't happen) */
362a171fe39Sbalrog         if ((value & (1 << 7)) || tm == 0)
363a171fe39Sbalrog             s->tm4[tm].freq = pxa2xx_timer4_freq[value & 7];
364a171fe39Sbalrog         else {
365a171fe39Sbalrog             s->tm4[tm].freq = 0;
366bc72ad67SAlex Bligh             pxa2xx_timer_update4(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), tm);
367a171fe39Sbalrog         }
368a171fe39Sbalrog         break;
369a171fe39Sbalrog     case OMCR11: tm ++;
370de16017dSPeter Maydell         /* fall through */
371a171fe39Sbalrog     case OMCR10: tm ++;
372de16017dSPeter Maydell         /* fall through */
373a171fe39Sbalrog     case OMCR9:  tm ++;
374de16017dSPeter Maydell         /* fall through */
375a171fe39Sbalrog     case OMCR8:  tm += 4;
376797e9542SDmitry Eremin-Solenikov         if (!pxa2xx_timer_has_tm4(s))
377a171fe39Sbalrog             goto badreg;
378a171fe39Sbalrog         s->tm4[tm].control = value & 0x3ff;
379a171fe39Sbalrog         /* XXX Stop if running (shouldn't happen) */
380a171fe39Sbalrog         if ((value & (1 << 7)) || !(tm & 1))
381a171fe39Sbalrog             s->tm4[tm].freq =
382a171fe39Sbalrog                     pxa2xx_timer4_freq[(value & (1 << 8)) ?  0 : (value & 7)];
383a171fe39Sbalrog         else {
384a171fe39Sbalrog             s->tm4[tm].freq = 0;
385bc72ad67SAlex Bligh             pxa2xx_timer_update4(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), tm);
386a171fe39Sbalrog         }
387a171fe39Sbalrog         break;
388a171fe39Sbalrog     default:
3892ba63e4aSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP,
3902ba63e4aSPhilippe Mathieu-Daudé                       "%s: unknown register 0x%02" HWADDR_PRIx " "
3912ba63e4aSPhilippe Mathieu-Daudé                       "(value 0x%08" PRIx64 ")\n",  __func__, offset, value);
3922ba63e4aSPhilippe Mathieu-Daudé         break;
393a171fe39Sbalrog     badreg:
3942ba63e4aSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR,
3952ba63e4aSPhilippe Mathieu-Daudé                       "%s: incorrect register 0x%02" HWADDR_PRIx " "
3962ba63e4aSPhilippe Mathieu-Daudé                       "(value 0x%08" PRIx64 ")\n", __func__, offset, value);
397a171fe39Sbalrog     }
398a171fe39Sbalrog }
399a171fe39Sbalrog 
400b755bde3SBenoît Canet static const MemoryRegionOps pxa2xx_timer_ops = {
401b755bde3SBenoît Canet     .read = pxa2xx_timer_read,
402b755bde3SBenoît Canet     .write = pxa2xx_timer_write,
403b755bde3SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
404a171fe39Sbalrog };
405a171fe39Sbalrog 
pxa2xx_timer_tick(void * opaque)406a171fe39Sbalrog static void pxa2xx_timer_tick(void *opaque)
407a171fe39Sbalrog {
408bc24a225SPaul Brook     PXA2xxTimer0 *t = (PXA2xxTimer0 *) opaque;
409797e9542SDmitry Eremin-Solenikov     PXA2xxTimerInfo *i = t->info;
410a171fe39Sbalrog 
411a171fe39Sbalrog     if (i->irq_enabled & (1 << t->num)) {
412a171fe39Sbalrog         i->events |= 1 << t->num;
4135251d196SAndrzej Zaborowski         qemu_irq_raise(t->irq);
414a171fe39Sbalrog     }
415a171fe39Sbalrog 
416a171fe39Sbalrog     if (t->num == 3)
417a171fe39Sbalrog         if (i->reset3 & 1) {
418a171fe39Sbalrog             i->reset3 = 0;
419efabbc07SAbhiram Tilak             watchdog_perform_action();
420a171fe39Sbalrog         }
421a171fe39Sbalrog }
422a171fe39Sbalrog 
pxa2xx_timer_tick4(void * opaque)423a171fe39Sbalrog static void pxa2xx_timer_tick4(void *opaque)
424a171fe39Sbalrog {
425bc24a225SPaul Brook     PXA2xxTimer4 *t = (PXA2xxTimer4 *) opaque;
426d353eb43SDmitry Eremin-Solenikov     PXA2xxTimerInfo *i = (PXA2xxTimerInfo *) t->tm.info;
427a171fe39Sbalrog 
4283bdd58a4Sbalrog     pxa2xx_timer_tick(&t->tm);
429a171fe39Sbalrog     if (t->control & (1 << 3))
430a171fe39Sbalrog         t->clock = 0;
431a171fe39Sbalrog     if (t->control & (1 << 6))
432bc72ad67SAlex Bligh         pxa2xx_timer_update4(i, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), t->tm.num - 4);
4334ff927ccSDmitry Eremin-Solenikov     if (i->events & 0xff0)
4344ff927ccSDmitry Eremin-Solenikov         qemu_irq_raise(i->irq4);
435a171fe39Sbalrog }
436a171fe39Sbalrog 
pxa25x_timer_post_load(void * opaque,int version_id)437797e9542SDmitry Eremin-Solenikov static int pxa25x_timer_post_load(void *opaque, int version_id)
438aa941b94Sbalrog {
439d353eb43SDmitry Eremin-Solenikov     PXA2xxTimerInfo *s = (PXA2xxTimerInfo *) opaque;
440aa941b94Sbalrog     int64_t now;
441aa941b94Sbalrog     int i;
442aa941b94Sbalrog 
443bc72ad67SAlex Bligh     now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
444aa941b94Sbalrog     pxa2xx_timer_update(s, now);
445aa941b94Sbalrog 
446797e9542SDmitry Eremin-Solenikov     if (pxa2xx_timer_has_tm4(s))
447797e9542SDmitry Eremin-Solenikov         for (i = 0; i < 8; i ++)
448aa941b94Sbalrog             pxa2xx_timer_update4(s, now, i);
449aa941b94Sbalrog 
450aa941b94Sbalrog     return 0;
451aa941b94Sbalrog }
452aa941b94Sbalrog 
pxa2xx_timer_init(Object * obj)4535d83e348Sxiaoqiang.zhao static void pxa2xx_timer_init(Object *obj)
454a171fe39Sbalrog {
4555d83e348Sxiaoqiang.zhao     PXA2xxTimerInfo *s = PXA2XX_TIMER(obj);
4565d83e348Sxiaoqiang.zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
457a171fe39Sbalrog 
458a171fe39Sbalrog     s->irq_enabled = 0;
459a171fe39Sbalrog     s->oldclock = 0;
460a171fe39Sbalrog     s->clock = 0;
461bc72ad67SAlex Bligh     s->lastload = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
462a171fe39Sbalrog     s->reset3 = 0;
463a171fe39Sbalrog 
4645d83e348Sxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &pxa2xx_timer_ops, s,
4655d83e348Sxiaoqiang.zhao                           "pxa2xx-timer", 0x00001000);
4665d83e348Sxiaoqiang.zhao     sysbus_init_mmio(dev, &s->iomem);
4675d83e348Sxiaoqiang.zhao }
4685d83e348Sxiaoqiang.zhao 
pxa2xx_timer_realize(DeviceState * dev,Error ** errp)4695d83e348Sxiaoqiang.zhao static void pxa2xx_timer_realize(DeviceState *dev, Error **errp)
4705d83e348Sxiaoqiang.zhao {
4715d83e348Sxiaoqiang.zhao     PXA2xxTimerInfo *s = PXA2XX_TIMER(dev);
4725d83e348Sxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
4735d83e348Sxiaoqiang.zhao     int i;
4745d83e348Sxiaoqiang.zhao 
475a171fe39Sbalrog     for (i = 0; i < 4; i ++) {
476a171fe39Sbalrog         s->timer[i].value = 0;
4775d83e348Sxiaoqiang.zhao         sysbus_init_irq(sbd, &s->timer[i].irq);
478a171fe39Sbalrog         s->timer[i].info = s;
479a171fe39Sbalrog         s->timer[i].num = i;
480bc72ad67SAlex Bligh         s->timer[i].qtimer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
481a171fe39Sbalrog                                           pxa2xx_timer_tick, &s->timer[i]);
482a171fe39Sbalrog     }
4835d83e348Sxiaoqiang.zhao 
484797e9542SDmitry Eremin-Solenikov     if (s->flags & (1 << PXA2XX_TIMER_HAVE_TM4)) {
4855d83e348Sxiaoqiang.zhao         sysbus_init_irq(sbd, &s->irq4);
486a171fe39Sbalrog 
487a171fe39Sbalrog         for (i = 0; i < 8; i ++) {
4883bdd58a4Sbalrog             s->tm4[i].tm.value = 0;
4893bdd58a4Sbalrog             s->tm4[i].tm.info = s;
4903bdd58a4Sbalrog             s->tm4[i].tm.num = i + 4;
491a171fe39Sbalrog             s->tm4[i].freq = 0;
492a171fe39Sbalrog             s->tm4[i].control = 0x0;
493bc72ad67SAlex Bligh             s->tm4[i].tm.qtimer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
494a171fe39Sbalrog                                                pxa2xx_timer_tick4, &s->tm4[i]);
495a171fe39Sbalrog         }
496a171fe39Sbalrog     }
497797e9542SDmitry Eremin-Solenikov }
498797e9542SDmitry Eremin-Solenikov 
499797e9542SDmitry Eremin-Solenikov static const VMStateDescription vmstate_pxa2xx_timer0_regs = {
500797e9542SDmitry Eremin-Solenikov     .name = "pxa2xx_timer0",
5018034ce7dSAndrzej Zaborowski     .version_id = 2,
5028034ce7dSAndrzej Zaborowski     .minimum_version_id = 2,
503ba324b3fSRichard Henderson     .fields = (const VMStateField[]) {
504797e9542SDmitry Eremin-Solenikov         VMSTATE_UINT32(value, PXA2xxTimer0),
505797e9542SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
506797e9542SDmitry Eremin-Solenikov     },
507797e9542SDmitry Eremin-Solenikov };
508797e9542SDmitry Eremin-Solenikov 
509797e9542SDmitry Eremin-Solenikov static const VMStateDescription vmstate_pxa2xx_timer4_regs = {
510797e9542SDmitry Eremin-Solenikov     .name = "pxa2xx_timer4",
511797e9542SDmitry Eremin-Solenikov     .version_id = 1,
512797e9542SDmitry Eremin-Solenikov     .minimum_version_id = 1,
513ba324b3fSRichard Henderson     .fields = (const VMStateField[]) {
514797e9542SDmitry Eremin-Solenikov         VMSTATE_STRUCT(tm, PXA2xxTimer4, 1,
515797e9542SDmitry Eremin-Solenikov                         vmstate_pxa2xx_timer0_regs, PXA2xxTimer0),
516797e9542SDmitry Eremin-Solenikov         VMSTATE_INT32(oldclock, PXA2xxTimer4),
517797e9542SDmitry Eremin-Solenikov         VMSTATE_INT32(clock, PXA2xxTimer4),
518797e9542SDmitry Eremin-Solenikov         VMSTATE_UINT64(lastload, PXA2xxTimer4),
519797e9542SDmitry Eremin-Solenikov         VMSTATE_UINT32(freq, PXA2xxTimer4),
520797e9542SDmitry Eremin-Solenikov         VMSTATE_UINT32(control, PXA2xxTimer4),
521797e9542SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
522797e9542SDmitry Eremin-Solenikov     },
523797e9542SDmitry Eremin-Solenikov };
524797e9542SDmitry Eremin-Solenikov 
pxa2xx_timer_has_tm4_test(void * opaque,int version_id)525797e9542SDmitry Eremin-Solenikov static bool pxa2xx_timer_has_tm4_test(void *opaque, int version_id)
526797e9542SDmitry Eremin-Solenikov {
527797e9542SDmitry Eremin-Solenikov     return pxa2xx_timer_has_tm4(opaque);
528797e9542SDmitry Eremin-Solenikov }
529797e9542SDmitry Eremin-Solenikov 
530797e9542SDmitry Eremin-Solenikov static const VMStateDescription vmstate_pxa2xx_timer_regs = {
531797e9542SDmitry Eremin-Solenikov     .name = "pxa2xx_timer",
532797e9542SDmitry Eremin-Solenikov     .version_id = 1,
533797e9542SDmitry Eremin-Solenikov     .minimum_version_id = 1,
534797e9542SDmitry Eremin-Solenikov     .post_load = pxa25x_timer_post_load,
535ba324b3fSRichard Henderson     .fields = (const VMStateField[]) {
536797e9542SDmitry Eremin-Solenikov         VMSTATE_INT32(clock, PXA2xxTimerInfo),
537797e9542SDmitry Eremin-Solenikov         VMSTATE_INT32(oldclock, PXA2xxTimerInfo),
538797e9542SDmitry Eremin-Solenikov         VMSTATE_UINT64(lastload, PXA2xxTimerInfo),
539797e9542SDmitry Eremin-Solenikov         VMSTATE_STRUCT_ARRAY(timer, PXA2xxTimerInfo, 4, 1,
540797e9542SDmitry Eremin-Solenikov                         vmstate_pxa2xx_timer0_regs, PXA2xxTimer0),
541797e9542SDmitry Eremin-Solenikov         VMSTATE_UINT32(events, PXA2xxTimerInfo),
542797e9542SDmitry Eremin-Solenikov         VMSTATE_UINT32(irq_enabled, PXA2xxTimerInfo),
543797e9542SDmitry Eremin-Solenikov         VMSTATE_UINT32(reset3, PXA2xxTimerInfo),
544797e9542SDmitry Eremin-Solenikov         VMSTATE_UINT32(snapshot, PXA2xxTimerInfo),
545797e9542SDmitry Eremin-Solenikov         VMSTATE_STRUCT_ARRAY_TEST(tm4, PXA2xxTimerInfo, 8,
546797e9542SDmitry Eremin-Solenikov                         pxa2xx_timer_has_tm4_test, 0,
547797e9542SDmitry Eremin-Solenikov                         vmstate_pxa2xx_timer4_regs, PXA2xxTimer4),
548797e9542SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
549797e9542SDmitry Eremin-Solenikov     }
550797e9542SDmitry Eremin-Solenikov };
551797e9542SDmitry Eremin-Solenikov 
55274734e2bSRichard Henderson static const Property pxa25x_timer_dev_properties[] = {
553797e9542SDmitry Eremin-Solenikov     DEFINE_PROP_UINT32("freq", PXA2xxTimerInfo, freq, PXA25X_FREQ),
554797e9542SDmitry Eremin-Solenikov     DEFINE_PROP_BIT("tm4", PXA2xxTimerInfo, flags,
555797e9542SDmitry Eremin-Solenikov                     PXA2XX_TIMER_HAVE_TM4, false),
556797e9542SDmitry Eremin-Solenikov };
557797e9542SDmitry Eremin-Solenikov 
pxa25x_timer_dev_class_init(ObjectClass * klass,const void * data)558*12d1a768SPhilippe Mathieu-Daudé static void pxa25x_timer_dev_class_init(ObjectClass *klass, const void *data)
559999e12bbSAnthony Liguori {
56039bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
561999e12bbSAnthony Liguori 
56239bffca2SAnthony Liguori     dc->desc = "PXA25x timer";
5634f67d30bSMarc-André Lureau     device_class_set_props(dc, pxa25x_timer_dev_properties);
564999e12bbSAnthony Liguori }
565999e12bbSAnthony Liguori 
5668c43a6f0SAndreas Färber static const TypeInfo pxa25x_timer_dev_info = {
567999e12bbSAnthony Liguori     .name          = "pxa25x-timer",
568feea4361SAndreas Färber     .parent        = TYPE_PXA2XX_TIMER,
56939bffca2SAnthony Liguori     .instance_size = sizeof(PXA2xxTimerInfo),
570999e12bbSAnthony Liguori     .class_init    = pxa25x_timer_dev_class_init,
571999e12bbSAnthony Liguori };
572999e12bbSAnthony Liguori 
pxa2xx_timer_class_init(ObjectClass * oc,const void * data)573*12d1a768SPhilippe Mathieu-Daudé static void pxa2xx_timer_class_init(ObjectClass *oc, const void *data)
574feea4361SAndreas Färber {
575feea4361SAndreas Färber     DeviceClass *dc = DEVICE_CLASS(oc);
576feea4361SAndreas Färber 
5775d83e348Sxiaoqiang.zhao     dc->realize  = pxa2xx_timer_realize;
578feea4361SAndreas Färber     dc->vmsd = &vmstate_pxa2xx_timer_regs;
579feea4361SAndreas Färber }
580feea4361SAndreas Färber 
581feea4361SAndreas Färber static const TypeInfo pxa2xx_timer_type_info = {
582feea4361SAndreas Färber     .name          = TYPE_PXA2XX_TIMER,
583feea4361SAndreas Färber     .parent        = TYPE_SYS_BUS_DEVICE,
584feea4361SAndreas Färber     .instance_size = sizeof(PXA2xxTimerInfo),
5855d83e348Sxiaoqiang.zhao     .instance_init = pxa2xx_timer_init,
586feea4361SAndreas Färber     .abstract      = true,
587feea4361SAndreas Färber     .class_init    = pxa2xx_timer_class_init,
588feea4361SAndreas Färber };
589feea4361SAndreas Färber 
pxa2xx_timer_register_types(void)59083f7d43aSAndreas Färber static void pxa2xx_timer_register_types(void)
591797e9542SDmitry Eremin-Solenikov {
592feea4361SAndreas Färber     type_register_static(&pxa2xx_timer_type_info);
59339bffca2SAnthony Liguori     type_register_static(&pxa25x_timer_dev_info);
59483f7d43aSAndreas Färber }
59583f7d43aSAndreas Färber 
59683f7d43aSAndreas Färber type_init(pxa2xx_timer_register_types)
597