xref: /qemu/hw/timer/cmsdk-apb-dualtimer.c (revision 4f67d30b5e74e060b8dbe10528829b47345cd6e8)
14f4c6206SPeter Maydell /*
24f4c6206SPeter Maydell  * ARM CMSDK APB dual-timer emulation
34f4c6206SPeter Maydell  *
44f4c6206SPeter Maydell  * Copyright (c) 2018 Linaro Limited
54f4c6206SPeter Maydell  * Written by Peter Maydell
64f4c6206SPeter Maydell  *
74f4c6206SPeter Maydell  *  This program is free software; you can redistribute it and/or modify
84f4c6206SPeter Maydell  *  it under the terms of the GNU General Public License version 2 or
94f4c6206SPeter Maydell  *  (at your option) any later version.
104f4c6206SPeter Maydell  */
114f4c6206SPeter Maydell 
124f4c6206SPeter Maydell /*
134f4c6206SPeter Maydell  * This is a model of the "APB dual-input timer" which is part of the Cortex-M
144f4c6206SPeter Maydell  * System Design Kit (CMSDK) and documented in the Cortex-M System
154f4c6206SPeter Maydell  * Design Kit Technical Reference Manual (ARM DDI0479C):
164f4c6206SPeter Maydell  * https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit
174f4c6206SPeter Maydell  */
184f4c6206SPeter Maydell 
194f4c6206SPeter Maydell #include "qemu/osdep.h"
204f4c6206SPeter Maydell #include "qemu/log.h"
214f4c6206SPeter Maydell #include "trace.h"
224f4c6206SPeter Maydell #include "qapi/error.h"
230b8fa32fSMarkus Armbruster #include "qemu/module.h"
244f4c6206SPeter Maydell #include "hw/sysbus.h"
2564552b6bSMarkus Armbruster #include "hw/irq.h"
26a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
274f4c6206SPeter Maydell #include "hw/registerfields.h"
284f4c6206SPeter Maydell #include "hw/timer/cmsdk-apb-dualtimer.h"
29d6454270SMarkus Armbruster #include "migration/vmstate.h"
304f4c6206SPeter Maydell 
314f4c6206SPeter Maydell REG32(TIMER1LOAD, 0x0)
324f4c6206SPeter Maydell REG32(TIMER1VALUE, 0x4)
334f4c6206SPeter Maydell REG32(TIMER1CONTROL, 0x8)
344f4c6206SPeter Maydell     FIELD(CONTROL, ONESHOT, 0, 1)
354f4c6206SPeter Maydell     FIELD(CONTROL, SIZE, 1, 1)
364f4c6206SPeter Maydell     FIELD(CONTROL, PRESCALE, 2, 2)
374f4c6206SPeter Maydell     FIELD(CONTROL, INTEN, 5, 1)
384f4c6206SPeter Maydell     FIELD(CONTROL, MODE, 6, 1)
394f4c6206SPeter Maydell     FIELD(CONTROL, ENABLE, 7, 1)
404f4c6206SPeter Maydell #define R_CONTROL_VALID_MASK (R_CONTROL_ONESHOT_MASK | R_CONTROL_SIZE_MASK | \
414f4c6206SPeter Maydell                               R_CONTROL_PRESCALE_MASK | R_CONTROL_INTEN_MASK | \
424f4c6206SPeter Maydell                               R_CONTROL_MODE_MASK | R_CONTROL_ENABLE_MASK)
434f4c6206SPeter Maydell REG32(TIMER1INTCLR, 0xc)
444f4c6206SPeter Maydell REG32(TIMER1RIS, 0x10)
454f4c6206SPeter Maydell REG32(TIMER1MIS, 0x14)
464f4c6206SPeter Maydell REG32(TIMER1BGLOAD, 0x18)
474f4c6206SPeter Maydell REG32(TIMER2LOAD, 0x20)
484f4c6206SPeter Maydell REG32(TIMER2VALUE, 0x24)
494f4c6206SPeter Maydell REG32(TIMER2CONTROL, 0x28)
504f4c6206SPeter Maydell REG32(TIMER2INTCLR, 0x2c)
514f4c6206SPeter Maydell REG32(TIMER2RIS, 0x30)
524f4c6206SPeter Maydell REG32(TIMER2MIS, 0x34)
534f4c6206SPeter Maydell REG32(TIMER2BGLOAD, 0x38)
544f4c6206SPeter Maydell REG32(TIMERITCR, 0xf00)
554f4c6206SPeter Maydell     FIELD(TIMERITCR, ENABLE, 0, 1)
564f4c6206SPeter Maydell #define R_TIMERITCR_VALID_MASK R_TIMERITCR_ENABLE_MASK
574f4c6206SPeter Maydell REG32(TIMERITOP, 0xf04)
584f4c6206SPeter Maydell     FIELD(TIMERITOP, TIMINT1, 0, 1)
594f4c6206SPeter Maydell     FIELD(TIMERITOP, TIMINT2, 1, 1)
604f4c6206SPeter Maydell #define R_TIMERITOP_VALID_MASK (R_TIMERITOP_TIMINT1_MASK | \
614f4c6206SPeter Maydell                                 R_TIMERITOP_TIMINT2_MASK)
624f4c6206SPeter Maydell REG32(PID4, 0xfd0)
634f4c6206SPeter Maydell REG32(PID5, 0xfd4)
644f4c6206SPeter Maydell REG32(PID6, 0xfd8)
654f4c6206SPeter Maydell REG32(PID7, 0xfdc)
664f4c6206SPeter Maydell REG32(PID0, 0xfe0)
674f4c6206SPeter Maydell REG32(PID1, 0xfe4)
684f4c6206SPeter Maydell REG32(PID2, 0xfe8)
694f4c6206SPeter Maydell REG32(PID3, 0xfec)
704f4c6206SPeter Maydell REG32(CID0, 0xff0)
714f4c6206SPeter Maydell REG32(CID1, 0xff4)
724f4c6206SPeter Maydell REG32(CID2, 0xff8)
734f4c6206SPeter Maydell REG32(CID3, 0xffc)
744f4c6206SPeter Maydell 
754f4c6206SPeter Maydell /* PID/CID values */
764f4c6206SPeter Maydell static const int timer_id[] = {
774f4c6206SPeter Maydell     0x04, 0x00, 0x00, 0x00, /* PID4..PID7 */
784f4c6206SPeter Maydell     0x23, 0xb8, 0x1b, 0x00, /* PID0..PID3 */
794f4c6206SPeter Maydell     0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */
804f4c6206SPeter Maydell };
814f4c6206SPeter Maydell 
824f4c6206SPeter Maydell static bool cmsdk_dualtimermod_intstatus(CMSDKAPBDualTimerModule *m)
834f4c6206SPeter Maydell {
844f4c6206SPeter Maydell     /* Return masked interrupt status for the timer module */
854f4c6206SPeter Maydell     return m->intstatus && (m->control & R_CONTROL_INTEN_MASK);
864f4c6206SPeter Maydell }
874f4c6206SPeter Maydell 
884f4c6206SPeter Maydell static void cmsdk_apb_dualtimer_update(CMSDKAPBDualTimer *s)
894f4c6206SPeter Maydell {
904f4c6206SPeter Maydell     bool timint1, timint2, timintc;
914f4c6206SPeter Maydell 
924f4c6206SPeter Maydell     if (s->timeritcr) {
934f4c6206SPeter Maydell         /* Integration test mode: outputs driven directly from TIMERITOP bits */
944f4c6206SPeter Maydell         timint1 = s->timeritop & R_TIMERITOP_TIMINT1_MASK;
954f4c6206SPeter Maydell         timint2 = s->timeritop & R_TIMERITOP_TIMINT2_MASK;
964f4c6206SPeter Maydell     } else {
974f4c6206SPeter Maydell         timint1 = cmsdk_dualtimermod_intstatus(&s->timermod[0]);
984f4c6206SPeter Maydell         timint2 = cmsdk_dualtimermod_intstatus(&s->timermod[1]);
994f4c6206SPeter Maydell     }
1004f4c6206SPeter Maydell 
1014f4c6206SPeter Maydell     timintc = timint1 || timint2;
1024f4c6206SPeter Maydell 
1034f4c6206SPeter Maydell     qemu_set_irq(s->timermod[0].timerint, timint1);
1044f4c6206SPeter Maydell     qemu_set_irq(s->timermod[1].timerint, timint2);
1054f4c6206SPeter Maydell     qemu_set_irq(s->timerintc, timintc);
1064f4c6206SPeter Maydell }
1074f4c6206SPeter Maydell 
1084f4c6206SPeter Maydell static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m,
1094f4c6206SPeter Maydell                                              uint32_t newctrl)
1104f4c6206SPeter Maydell {
1114f4c6206SPeter Maydell     /* Handle a write to the CONTROL register */
1124f4c6206SPeter Maydell     uint32_t changed;
1134f4c6206SPeter Maydell 
114da38e068SPeter Maydell     ptimer_transaction_begin(m->timer);
115da38e068SPeter Maydell 
1164f4c6206SPeter Maydell     newctrl &= R_CONTROL_VALID_MASK;
1174f4c6206SPeter Maydell 
1184f4c6206SPeter Maydell     changed = m->control ^ newctrl;
1194f4c6206SPeter Maydell 
1204f4c6206SPeter Maydell     if (changed & ~newctrl & R_CONTROL_ENABLE_MASK) {
1214f4c6206SPeter Maydell         /* ENABLE cleared, stop timer before any further changes */
1224f4c6206SPeter Maydell         ptimer_stop(m->timer);
1234f4c6206SPeter Maydell     }
1244f4c6206SPeter Maydell 
1254f4c6206SPeter Maydell     if (changed & R_CONTROL_PRESCALE_MASK) {
1264f4c6206SPeter Maydell         int divisor;
1274f4c6206SPeter Maydell 
1284f4c6206SPeter Maydell         switch (FIELD_EX32(newctrl, CONTROL, PRESCALE)) {
1294f4c6206SPeter Maydell         case 0:
1304f4c6206SPeter Maydell             divisor = 1;
1314f4c6206SPeter Maydell             break;
1324f4c6206SPeter Maydell         case 1:
1334f4c6206SPeter Maydell             divisor = 16;
1344f4c6206SPeter Maydell             break;
1354f4c6206SPeter Maydell         case 2:
1364f4c6206SPeter Maydell             divisor = 256;
1374f4c6206SPeter Maydell             break;
1384f4c6206SPeter Maydell         case 3:
1394f4c6206SPeter Maydell             /* UNDEFINED; complain, and arbitrarily treat like 2 */
1404f4c6206SPeter Maydell             qemu_log_mask(LOG_GUEST_ERROR,
1414f4c6206SPeter Maydell                           "CMSDK APB dual-timer: CONTROL.PRESCALE==0b11"
1424f4c6206SPeter Maydell                           " is undefined behaviour\n");
1434f4c6206SPeter Maydell             divisor = 256;
1444f4c6206SPeter Maydell             break;
1454f4c6206SPeter Maydell         default:
1464f4c6206SPeter Maydell             g_assert_not_reached();
1474f4c6206SPeter Maydell         }
1484f4c6206SPeter Maydell         ptimer_set_freq(m->timer, m->parent->pclk_frq / divisor);
1494f4c6206SPeter Maydell     }
1504f4c6206SPeter Maydell 
1514f4c6206SPeter Maydell     if (changed & R_CONTROL_MODE_MASK) {
1524f4c6206SPeter Maydell         uint32_t load;
1534f4c6206SPeter Maydell         if (newctrl & R_CONTROL_MODE_MASK) {
1544f4c6206SPeter Maydell             /* Periodic: the limit is the LOAD register value */
1554f4c6206SPeter Maydell             load = m->load;
1564f4c6206SPeter Maydell         } else {
1574f4c6206SPeter Maydell             /* Free-running: counter wraps around */
1584f4c6206SPeter Maydell             load = ptimer_get_limit(m->timer);
1594f4c6206SPeter Maydell             if (!(m->control & R_CONTROL_SIZE_MASK)) {
1604f4c6206SPeter Maydell                 load = deposit32(m->load, 0, 16, load);
1614f4c6206SPeter Maydell             }
1624f4c6206SPeter Maydell             m->load = load;
1634f4c6206SPeter Maydell             load = 0xffffffff;
1644f4c6206SPeter Maydell         }
1654f4c6206SPeter Maydell         if (!(m->control & R_CONTROL_SIZE_MASK)) {
1664f4c6206SPeter Maydell             load &= 0xffff;
1674f4c6206SPeter Maydell         }
1684f4c6206SPeter Maydell         ptimer_set_limit(m->timer, load, 0);
1694f4c6206SPeter Maydell     }
1704f4c6206SPeter Maydell 
1714f4c6206SPeter Maydell     if (changed & R_CONTROL_SIZE_MASK) {
1724f4c6206SPeter Maydell         /* Timer switched between 16 and 32 bit count */
1734f4c6206SPeter Maydell         uint32_t value, load;
1744f4c6206SPeter Maydell 
1754f4c6206SPeter Maydell         value = ptimer_get_count(m->timer);
1764f4c6206SPeter Maydell         load = ptimer_get_limit(m->timer);
1774f4c6206SPeter Maydell         if (newctrl & R_CONTROL_SIZE_MASK) {
1784f4c6206SPeter Maydell             /* 16 -> 32, top half of VALUE is in struct field */
1794f4c6206SPeter Maydell             value = deposit32(m->value, 0, 16, value);
1804f4c6206SPeter Maydell         } else {
1814f4c6206SPeter Maydell             /* 32 -> 16: save top half to struct field and truncate */
1824f4c6206SPeter Maydell             m->value = value;
1834f4c6206SPeter Maydell             value &= 0xffff;
1844f4c6206SPeter Maydell         }
1854f4c6206SPeter Maydell 
1864f4c6206SPeter Maydell         if (newctrl & R_CONTROL_MODE_MASK) {
1874f4c6206SPeter Maydell             /* Periodic, timer limit has LOAD value */
1884f4c6206SPeter Maydell             if (newctrl & R_CONTROL_SIZE_MASK) {
1894f4c6206SPeter Maydell                 load = deposit32(m->load, 0, 16, load);
1904f4c6206SPeter Maydell             } else {
1914f4c6206SPeter Maydell                 m->load = load;
1924f4c6206SPeter Maydell                 load &= 0xffff;
1934f4c6206SPeter Maydell             }
1944f4c6206SPeter Maydell         } else {
1954f4c6206SPeter Maydell             /* Free-running, timer limit is set to give wraparound */
1964f4c6206SPeter Maydell             if (newctrl & R_CONTROL_SIZE_MASK) {
1974f4c6206SPeter Maydell                 load = 0xffffffff;
1984f4c6206SPeter Maydell             } else {
1994f4c6206SPeter Maydell                 load = 0xffff;
2004f4c6206SPeter Maydell             }
2014f4c6206SPeter Maydell         }
2024f4c6206SPeter Maydell         ptimer_set_count(m->timer, value);
2034f4c6206SPeter Maydell         ptimer_set_limit(m->timer, load, 0);
2044f4c6206SPeter Maydell     }
2054f4c6206SPeter Maydell 
2064f4c6206SPeter Maydell     if (newctrl & R_CONTROL_ENABLE_MASK) {
2074f4c6206SPeter Maydell         /*
2084f4c6206SPeter Maydell          * ENABLE is set; start the timer after all other changes.
2094f4c6206SPeter Maydell          * We start it even if the ENABLE bit didn't actually change,
2104f4c6206SPeter Maydell          * in case the timer was an expired one-shot timer that has
2114f4c6206SPeter Maydell          * now been changed into a free-running or periodic timer.
2124f4c6206SPeter Maydell          */
2134f4c6206SPeter Maydell         ptimer_run(m->timer, !!(newctrl & R_CONTROL_ONESHOT_MASK));
2144f4c6206SPeter Maydell     }
2154f4c6206SPeter Maydell 
2164f4c6206SPeter Maydell     m->control = newctrl;
217da38e068SPeter Maydell 
218da38e068SPeter Maydell     ptimer_transaction_commit(m->timer);
2194f4c6206SPeter Maydell }
2204f4c6206SPeter Maydell 
2214f4c6206SPeter Maydell static uint64_t cmsdk_apb_dualtimer_read(void *opaque, hwaddr offset,
2224f4c6206SPeter Maydell                                           unsigned size)
2234f4c6206SPeter Maydell {
2244f4c6206SPeter Maydell     CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(opaque);
2254f4c6206SPeter Maydell     uint64_t r;
2264f4c6206SPeter Maydell 
2274f4c6206SPeter Maydell     if (offset >= A_TIMERITCR) {
2284f4c6206SPeter Maydell         switch (offset) {
2294f4c6206SPeter Maydell         case A_TIMERITCR:
2304f4c6206SPeter Maydell             r = s->timeritcr;
2314f4c6206SPeter Maydell             break;
2324f4c6206SPeter Maydell         case A_PID4 ... A_CID3:
2334f4c6206SPeter Maydell             r = timer_id[(offset - A_PID4) / 4];
2344f4c6206SPeter Maydell             break;
2354f4c6206SPeter Maydell         default:
2364f4c6206SPeter Maydell         bad_offset:
2374f4c6206SPeter Maydell             qemu_log_mask(LOG_GUEST_ERROR,
2384f4c6206SPeter Maydell                           "CMSDK APB dual-timer read: bad offset %x\n",
2394f4c6206SPeter Maydell                           (int) offset);
2404f4c6206SPeter Maydell             r = 0;
2414f4c6206SPeter Maydell             break;
2424f4c6206SPeter Maydell         }
2434f4c6206SPeter Maydell     } else {
2444f4c6206SPeter Maydell         int timer = offset >> 5;
2454f4c6206SPeter Maydell         CMSDKAPBDualTimerModule *m;
2464f4c6206SPeter Maydell 
2474f4c6206SPeter Maydell         if (timer >= ARRAY_SIZE(s->timermod)) {
2484f4c6206SPeter Maydell             goto bad_offset;
2494f4c6206SPeter Maydell         }
2504f4c6206SPeter Maydell 
2514f4c6206SPeter Maydell         m = &s->timermod[timer];
2524f4c6206SPeter Maydell 
2534f4c6206SPeter Maydell         switch (offset & 0x1F) {
2544f4c6206SPeter Maydell         case A_TIMER1LOAD:
2554f4c6206SPeter Maydell         case A_TIMER1BGLOAD:
2564f4c6206SPeter Maydell             if (m->control & R_CONTROL_MODE_MASK) {
2574f4c6206SPeter Maydell                 /*
2584f4c6206SPeter Maydell                  * Periodic: the ptimer limit is the LOAD register value, (or
2594f4c6206SPeter Maydell                  * just the low 16 bits of it if the timer is in 16-bit mode)
2604f4c6206SPeter Maydell                  */
2614f4c6206SPeter Maydell                 r = ptimer_get_limit(m->timer);
2624f4c6206SPeter Maydell                 if (!(m->control & R_CONTROL_SIZE_MASK)) {
2634f4c6206SPeter Maydell                     r = deposit32(m->load, 0, 16, r);
2644f4c6206SPeter Maydell                 }
2654f4c6206SPeter Maydell             } else {
2664f4c6206SPeter Maydell                 /* Free-running: LOAD register value is just in m->load */
2674f4c6206SPeter Maydell                 r = m->load;
2684f4c6206SPeter Maydell             }
2694f4c6206SPeter Maydell             break;
2704f4c6206SPeter Maydell         case A_TIMER1VALUE:
2714f4c6206SPeter Maydell             r = ptimer_get_count(m->timer);
2724f4c6206SPeter Maydell             if (!(m->control & R_CONTROL_SIZE_MASK)) {
2734f4c6206SPeter Maydell                 r = deposit32(m->value, 0, 16, r);
2744f4c6206SPeter Maydell             }
2754f4c6206SPeter Maydell             break;
2764f4c6206SPeter Maydell         case A_TIMER1CONTROL:
2774f4c6206SPeter Maydell             r = m->control;
2784f4c6206SPeter Maydell             break;
2794f4c6206SPeter Maydell         case A_TIMER1RIS:
2804f4c6206SPeter Maydell             r = m->intstatus;
2814f4c6206SPeter Maydell             break;
2824f4c6206SPeter Maydell         case A_TIMER1MIS:
2834f4c6206SPeter Maydell             r = cmsdk_dualtimermod_intstatus(m);
2844f4c6206SPeter Maydell             break;
2854f4c6206SPeter Maydell         default:
2864f4c6206SPeter Maydell             goto bad_offset;
2874f4c6206SPeter Maydell         }
2884f4c6206SPeter Maydell     }
2894f4c6206SPeter Maydell 
2904f4c6206SPeter Maydell     trace_cmsdk_apb_dualtimer_read(offset, r, size);
2914f4c6206SPeter Maydell     return r;
2924f4c6206SPeter Maydell }
2934f4c6206SPeter Maydell 
2944f4c6206SPeter Maydell static void cmsdk_apb_dualtimer_write(void *opaque, hwaddr offset,
2954f4c6206SPeter Maydell                                        uint64_t value, unsigned size)
2964f4c6206SPeter Maydell {
2974f4c6206SPeter Maydell     CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(opaque);
2984f4c6206SPeter Maydell 
2994f4c6206SPeter Maydell     trace_cmsdk_apb_dualtimer_write(offset, value, size);
3004f4c6206SPeter Maydell 
3014f4c6206SPeter Maydell     if (offset >= A_TIMERITCR) {
3024f4c6206SPeter Maydell         switch (offset) {
3034f4c6206SPeter Maydell         case A_TIMERITCR:
3044f4c6206SPeter Maydell             s->timeritcr = value & R_TIMERITCR_VALID_MASK;
3054f4c6206SPeter Maydell             cmsdk_apb_dualtimer_update(s);
3063e1dd459SPeter Maydell             break;
3074f4c6206SPeter Maydell         case A_TIMERITOP:
3084f4c6206SPeter Maydell             s->timeritop = value & R_TIMERITOP_VALID_MASK;
3094f4c6206SPeter Maydell             cmsdk_apb_dualtimer_update(s);
3103e1dd459SPeter Maydell             break;
3114f4c6206SPeter Maydell         default:
3124f4c6206SPeter Maydell         bad_offset:
3134f4c6206SPeter Maydell             qemu_log_mask(LOG_GUEST_ERROR,
3144f4c6206SPeter Maydell                           "CMSDK APB dual-timer write: bad offset %x\n",
3154f4c6206SPeter Maydell                           (int) offset);
3164f4c6206SPeter Maydell             break;
3174f4c6206SPeter Maydell         }
3184f4c6206SPeter Maydell     } else {
3194f4c6206SPeter Maydell         int timer = offset >> 5;
3204f4c6206SPeter Maydell         CMSDKAPBDualTimerModule *m;
3214f4c6206SPeter Maydell 
3224f4c6206SPeter Maydell         if (timer >= ARRAY_SIZE(s->timermod)) {
3234f4c6206SPeter Maydell             goto bad_offset;
3244f4c6206SPeter Maydell         }
3254f4c6206SPeter Maydell 
3264f4c6206SPeter Maydell         m = &s->timermod[timer];
3274f4c6206SPeter Maydell 
3284f4c6206SPeter Maydell         switch (offset & 0x1F) {
3294f4c6206SPeter Maydell         case A_TIMER1LOAD:
3304f4c6206SPeter Maydell             /* Set the limit, and immediately reload the count from it */
3314f4c6206SPeter Maydell             m->load = value;
3324f4c6206SPeter Maydell             m->value = value;
3334f4c6206SPeter Maydell             if (!(m->control & R_CONTROL_SIZE_MASK)) {
3344f4c6206SPeter Maydell                 value &= 0xffff;
3354f4c6206SPeter Maydell             }
336da38e068SPeter Maydell             ptimer_transaction_begin(m->timer);
3374f4c6206SPeter Maydell             if (!(m->control & R_CONTROL_MODE_MASK)) {
3384f4c6206SPeter Maydell                 /*
3394f4c6206SPeter Maydell                  * In free-running mode this won't set the limit but will
3404f4c6206SPeter Maydell                  * still change the current count value.
3414f4c6206SPeter Maydell                  */
3424f4c6206SPeter Maydell                 ptimer_set_count(m->timer, value);
3434f4c6206SPeter Maydell             } else {
3444f4c6206SPeter Maydell                 if (!value) {
3454f4c6206SPeter Maydell                     ptimer_stop(m->timer);
3464f4c6206SPeter Maydell                 }
3474f4c6206SPeter Maydell                 ptimer_set_limit(m->timer, value, 1);
3484f4c6206SPeter Maydell                 if (value && (m->control & R_CONTROL_ENABLE_MASK)) {
3494f4c6206SPeter Maydell                     /* Force possibly-expired oneshot timer to restart */
3504f4c6206SPeter Maydell                     ptimer_run(m->timer, 1);
3514f4c6206SPeter Maydell                 }
3524f4c6206SPeter Maydell             }
353da38e068SPeter Maydell             ptimer_transaction_commit(m->timer);
3544f4c6206SPeter Maydell             break;
3554f4c6206SPeter Maydell         case A_TIMER1BGLOAD:
3564f4c6206SPeter Maydell             /* Set the limit, but not the current count */
3574f4c6206SPeter Maydell             m->load = value;
3584f4c6206SPeter Maydell             if (!(m->control & R_CONTROL_MODE_MASK)) {
3594f4c6206SPeter Maydell                 /* In free-running mode there is no limit */
3604f4c6206SPeter Maydell                 break;
3614f4c6206SPeter Maydell             }
3624f4c6206SPeter Maydell             if (!(m->control & R_CONTROL_SIZE_MASK)) {
3634f4c6206SPeter Maydell                 value &= 0xffff;
3644f4c6206SPeter Maydell             }
365da38e068SPeter Maydell             ptimer_transaction_begin(m->timer);
3664f4c6206SPeter Maydell             ptimer_set_limit(m->timer, value, 0);
367da38e068SPeter Maydell             ptimer_transaction_commit(m->timer);
3684f4c6206SPeter Maydell             break;
3694f4c6206SPeter Maydell         case A_TIMER1CONTROL:
3704f4c6206SPeter Maydell             cmsdk_dualtimermod_write_control(m, value);
3714f4c6206SPeter Maydell             cmsdk_apb_dualtimer_update(s);
3724f4c6206SPeter Maydell             break;
3734f4c6206SPeter Maydell         case A_TIMER1INTCLR:
3744f4c6206SPeter Maydell             m->intstatus = 0;
3754f4c6206SPeter Maydell             cmsdk_apb_dualtimer_update(s);
3764f4c6206SPeter Maydell             break;
3774f4c6206SPeter Maydell         default:
3784f4c6206SPeter Maydell             goto bad_offset;
3794f4c6206SPeter Maydell         }
3804f4c6206SPeter Maydell     }
3814f4c6206SPeter Maydell }
3824f4c6206SPeter Maydell 
3834f4c6206SPeter Maydell static const MemoryRegionOps cmsdk_apb_dualtimer_ops = {
3844f4c6206SPeter Maydell     .read = cmsdk_apb_dualtimer_read,
3854f4c6206SPeter Maydell     .write = cmsdk_apb_dualtimer_write,
3864f4c6206SPeter Maydell     .endianness = DEVICE_LITTLE_ENDIAN,
3874f4c6206SPeter Maydell     /* byte/halfword accesses are just zero-padded on reads and writes */
3884f4c6206SPeter Maydell     .impl.min_access_size = 4,
3894f4c6206SPeter Maydell     .impl.max_access_size = 4,
3904f4c6206SPeter Maydell     .valid.min_access_size = 1,
3914f4c6206SPeter Maydell     .valid.max_access_size = 4,
3924f4c6206SPeter Maydell };
3934f4c6206SPeter Maydell 
3944f4c6206SPeter Maydell static void cmsdk_dualtimermod_tick(void *opaque)
3954f4c6206SPeter Maydell {
3964f4c6206SPeter Maydell     CMSDKAPBDualTimerModule *m = opaque;
3974f4c6206SPeter Maydell 
3984f4c6206SPeter Maydell     m->intstatus = 1;
3994f4c6206SPeter Maydell     cmsdk_apb_dualtimer_update(m->parent);
4004f4c6206SPeter Maydell }
4014f4c6206SPeter Maydell 
4024f4c6206SPeter Maydell static void cmsdk_dualtimermod_reset(CMSDKAPBDualTimerModule *m)
4034f4c6206SPeter Maydell {
4044f4c6206SPeter Maydell     m->control = R_CONTROL_INTEN_MASK;
4054f4c6206SPeter Maydell     m->intstatus = 0;
4064f4c6206SPeter Maydell     m->load = 0;
4074f4c6206SPeter Maydell     m->value = 0xffffffff;
408da38e068SPeter Maydell     ptimer_transaction_begin(m->timer);
4094f4c6206SPeter Maydell     ptimer_stop(m->timer);
4104f4c6206SPeter Maydell     /*
4114f4c6206SPeter Maydell      * We start in free-running mode, with VALUE at 0xffffffff, and
4124f4c6206SPeter Maydell      * in 16-bit counter mode. This means that the ptimer count and
4134f4c6206SPeter Maydell      * limit must both be set to 0xffff, so we wrap at 16 bits.
4144f4c6206SPeter Maydell      */
4154f4c6206SPeter Maydell     ptimer_set_limit(m->timer, 0xffff, 1);
4164f4c6206SPeter Maydell     ptimer_set_freq(m->timer, m->parent->pclk_frq);
417da38e068SPeter Maydell     ptimer_transaction_commit(m->timer);
4184f4c6206SPeter Maydell }
4194f4c6206SPeter Maydell 
4204f4c6206SPeter Maydell static void cmsdk_apb_dualtimer_reset(DeviceState *dev)
4214f4c6206SPeter Maydell {
4224f4c6206SPeter Maydell     CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(dev);
4234f4c6206SPeter Maydell     int i;
4244f4c6206SPeter Maydell 
4254f4c6206SPeter Maydell     trace_cmsdk_apb_dualtimer_reset();
4264f4c6206SPeter Maydell 
4274f4c6206SPeter Maydell     for (i = 0; i < ARRAY_SIZE(s->timermod); i++) {
4284f4c6206SPeter Maydell         cmsdk_dualtimermod_reset(&s->timermod[i]);
4294f4c6206SPeter Maydell     }
4304f4c6206SPeter Maydell     s->timeritcr = 0;
4314f4c6206SPeter Maydell     s->timeritop = 0;
4324f4c6206SPeter Maydell }
4334f4c6206SPeter Maydell 
4344f4c6206SPeter Maydell static void cmsdk_apb_dualtimer_init(Object *obj)
4354f4c6206SPeter Maydell {
4364f4c6206SPeter Maydell     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
4374f4c6206SPeter Maydell     CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(obj);
4384f4c6206SPeter Maydell     int i;
4394f4c6206SPeter Maydell 
4404f4c6206SPeter Maydell     memory_region_init_io(&s->iomem, obj, &cmsdk_apb_dualtimer_ops,
4414f4c6206SPeter Maydell                           s, "cmsdk-apb-dualtimer", 0x1000);
4424f4c6206SPeter Maydell     sysbus_init_mmio(sbd, &s->iomem);
4434f4c6206SPeter Maydell     sysbus_init_irq(sbd, &s->timerintc);
4444f4c6206SPeter Maydell 
4454f4c6206SPeter Maydell     for (i = 0; i < ARRAY_SIZE(s->timermod); i++) {
4464f4c6206SPeter Maydell         sysbus_init_irq(sbd, &s->timermod[i].timerint);
4474f4c6206SPeter Maydell     }
4484f4c6206SPeter Maydell }
4494f4c6206SPeter Maydell 
4504f4c6206SPeter Maydell static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp)
4514f4c6206SPeter Maydell {
4524f4c6206SPeter Maydell     CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(dev);
4534f4c6206SPeter Maydell     int i;
4544f4c6206SPeter Maydell 
4554f4c6206SPeter Maydell     if (s->pclk_frq == 0) {
4564f4c6206SPeter Maydell         error_setg(errp, "CMSDK APB timer: pclk-frq property must be set");
4574f4c6206SPeter Maydell         return;
4584f4c6206SPeter Maydell     }
4594f4c6206SPeter Maydell 
4604f4c6206SPeter Maydell     for (i = 0; i < ARRAY_SIZE(s->timermod); i++) {
4614f4c6206SPeter Maydell         CMSDKAPBDualTimerModule *m = &s->timermod[i];
4624f4c6206SPeter Maydell 
4634f4c6206SPeter Maydell         m->parent = s;
464da38e068SPeter Maydell         m->timer = ptimer_init(cmsdk_dualtimermod_tick, m,
4654f4c6206SPeter Maydell                                PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD |
4664f4c6206SPeter Maydell                                PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT |
4674f4c6206SPeter Maydell                                PTIMER_POLICY_NO_IMMEDIATE_RELOAD |
4684f4c6206SPeter Maydell                                PTIMER_POLICY_NO_COUNTER_ROUND_DOWN);
4694f4c6206SPeter Maydell     }
4704f4c6206SPeter Maydell }
4714f4c6206SPeter Maydell 
4724f4c6206SPeter Maydell static const VMStateDescription cmsdk_dualtimermod_vmstate = {
4734f4c6206SPeter Maydell     .name = "cmsdk-apb-dualtimer-module",
4744f4c6206SPeter Maydell     .version_id = 1,
4754f4c6206SPeter Maydell     .minimum_version_id = 1,
4764f4c6206SPeter Maydell     .fields = (VMStateField[]) {
4774f4c6206SPeter Maydell         VMSTATE_PTIMER(timer, CMSDKAPBDualTimerModule),
4784f4c6206SPeter Maydell         VMSTATE_UINT32(load, CMSDKAPBDualTimerModule),
4794f4c6206SPeter Maydell         VMSTATE_UINT32(value, CMSDKAPBDualTimerModule),
4804f4c6206SPeter Maydell         VMSTATE_UINT32(control, CMSDKAPBDualTimerModule),
4814f4c6206SPeter Maydell         VMSTATE_UINT32(intstatus, CMSDKAPBDualTimerModule),
4824f4c6206SPeter Maydell         VMSTATE_END_OF_LIST()
4834f4c6206SPeter Maydell     }
4844f4c6206SPeter Maydell };
4854f4c6206SPeter Maydell 
4864f4c6206SPeter Maydell static const VMStateDescription cmsdk_apb_dualtimer_vmstate = {
4874f4c6206SPeter Maydell     .name = "cmsdk-apb-dualtimer",
4884f4c6206SPeter Maydell     .version_id = 1,
4894f4c6206SPeter Maydell     .minimum_version_id = 1,
4904f4c6206SPeter Maydell     .fields = (VMStateField[]) {
4914f4c6206SPeter Maydell         VMSTATE_STRUCT_ARRAY(timermod, CMSDKAPBDualTimer,
4924f4c6206SPeter Maydell                              CMSDK_APB_DUALTIMER_NUM_MODULES,
4934f4c6206SPeter Maydell                              1, cmsdk_dualtimermod_vmstate,
4944f4c6206SPeter Maydell                              CMSDKAPBDualTimerModule),
4954f4c6206SPeter Maydell         VMSTATE_UINT32(timeritcr, CMSDKAPBDualTimer),
4964f4c6206SPeter Maydell         VMSTATE_UINT32(timeritop, CMSDKAPBDualTimer),
4974f4c6206SPeter Maydell         VMSTATE_END_OF_LIST()
4984f4c6206SPeter Maydell     }
4994f4c6206SPeter Maydell };
5004f4c6206SPeter Maydell 
5014f4c6206SPeter Maydell static Property cmsdk_apb_dualtimer_properties[] = {
5024f4c6206SPeter Maydell     DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBDualTimer, pclk_frq, 0),
5034f4c6206SPeter Maydell     DEFINE_PROP_END_OF_LIST(),
5044f4c6206SPeter Maydell };
5054f4c6206SPeter Maydell 
5064f4c6206SPeter Maydell static void cmsdk_apb_dualtimer_class_init(ObjectClass *klass, void *data)
5074f4c6206SPeter Maydell {
5084f4c6206SPeter Maydell     DeviceClass *dc = DEVICE_CLASS(klass);
5094f4c6206SPeter Maydell 
5104f4c6206SPeter Maydell     dc->realize = cmsdk_apb_dualtimer_realize;
5114f4c6206SPeter Maydell     dc->vmsd = &cmsdk_apb_dualtimer_vmstate;
5124f4c6206SPeter Maydell     dc->reset = cmsdk_apb_dualtimer_reset;
513*4f67d30bSMarc-André Lureau     device_class_set_props(dc, cmsdk_apb_dualtimer_properties);
5144f4c6206SPeter Maydell }
5154f4c6206SPeter Maydell 
5164f4c6206SPeter Maydell static const TypeInfo cmsdk_apb_dualtimer_info = {
5174f4c6206SPeter Maydell     .name = TYPE_CMSDK_APB_DUALTIMER,
5184f4c6206SPeter Maydell     .parent = TYPE_SYS_BUS_DEVICE,
5194f4c6206SPeter Maydell     .instance_size = sizeof(CMSDKAPBDualTimer),
5204f4c6206SPeter Maydell     .instance_init = cmsdk_apb_dualtimer_init,
5214f4c6206SPeter Maydell     .class_init = cmsdk_apb_dualtimer_class_init,
5224f4c6206SPeter Maydell };
5234f4c6206SPeter Maydell 
5244f4c6206SPeter Maydell static void cmsdk_apb_dualtimer_register_types(void)
5254f4c6206SPeter Maydell {
5264f4c6206SPeter Maydell     type_register_static(&cmsdk_apb_dualtimer_info);
5274f4c6206SPeter Maydell }
5284f4c6206SPeter Maydell 
5294f4c6206SPeter Maydell type_init(cmsdk_apb_dualtimer_register_types);
530