1f3a6cc07SPeter A. G. Crosthwaite /* 2f3a6cc07SPeter A. G. Crosthwaite * Xilinx Zynq cadence TTC model 3f3a6cc07SPeter A. G. Crosthwaite * 4f3a6cc07SPeter A. G. Crosthwaite * Copyright (c) 2011 Xilinx Inc. 5f3a6cc07SPeter A. G. Crosthwaite * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.crosthwaite@petalogix.com) 6f3a6cc07SPeter A. G. Crosthwaite * Copyright (c) 2012 PetaLogix Pty Ltd. 7f3a6cc07SPeter A. G. Crosthwaite * Written By Haibing Ma 8f3a6cc07SPeter A. G. Crosthwaite * M. Habib 9f3a6cc07SPeter A. G. Crosthwaite * 10f3a6cc07SPeter A. G. Crosthwaite * This program is free software; you can redistribute it and/or 11f3a6cc07SPeter A. G. Crosthwaite * modify it under the terms of the GNU General Public License 12f3a6cc07SPeter A. G. Crosthwaite * as published by the Free Software Foundation; either version 13f3a6cc07SPeter A. G. Crosthwaite * 2 of the License, or (at your option) any later version. 14f3a6cc07SPeter A. G. Crosthwaite * 15f3a6cc07SPeter A. G. Crosthwaite * You should have received a copy of the GNU General Public License along 16f3a6cc07SPeter A. G. Crosthwaite * with this program; if not, see <http://www.gnu.org/licenses/>. 17f3a6cc07SPeter A. G. Crosthwaite */ 18f3a6cc07SPeter A. G. Crosthwaite 198ef94f0bSPeter Maydell #include "qemu/osdep.h" 2064552b6bSMarkus Armbruster #include "hw/irq.h" 2183c9f4caSPaolo Bonzini #include "hw/sysbus.h" 22d6454270SMarkus Armbruster #include "migration/vmstate.h" 230b8fa32fSMarkus Armbruster #include "qemu/module.h" 241de7afc9SPaolo Bonzini #include "qemu/timer.h" 25f3a6cc07SPeter A. G. Crosthwaite 26f3a6cc07SPeter A. G. Crosthwaite #ifdef CADENCE_TTC_ERR_DEBUG 27f3a6cc07SPeter A. G. Crosthwaite #define DB_PRINT(...) do { \ 28f3a6cc07SPeter A. G. Crosthwaite fprintf(stderr, ": %s: ", __func__); \ 29f3a6cc07SPeter A. G. Crosthwaite fprintf(stderr, ## __VA_ARGS__); \ 302562755eSEric Blake } while (0) 31f3a6cc07SPeter A. G. Crosthwaite #else 32f3a6cc07SPeter A. G. Crosthwaite #define DB_PRINT(...) 33f3a6cc07SPeter A. G. Crosthwaite #endif 34f3a6cc07SPeter A. G. Crosthwaite 35f3a6cc07SPeter A. G. Crosthwaite #define COUNTER_INTR_IV 0x00000001 36f3a6cc07SPeter A. G. Crosthwaite #define COUNTER_INTR_M1 0x00000002 37f3a6cc07SPeter A. G. Crosthwaite #define COUNTER_INTR_M2 0x00000004 38f3a6cc07SPeter A. G. Crosthwaite #define COUNTER_INTR_M3 0x00000008 39f3a6cc07SPeter A. G. Crosthwaite #define COUNTER_INTR_OV 0x00000010 40f3a6cc07SPeter A. G. Crosthwaite #define COUNTER_INTR_EV 0x00000020 41f3a6cc07SPeter A. G. Crosthwaite 42f3a6cc07SPeter A. G. Crosthwaite #define COUNTER_CTRL_DIS 0x00000001 43f3a6cc07SPeter A. G. Crosthwaite #define COUNTER_CTRL_INT 0x00000002 44f3a6cc07SPeter A. G. Crosthwaite #define COUNTER_CTRL_DEC 0x00000004 45f3a6cc07SPeter A. G. Crosthwaite #define COUNTER_CTRL_MATCH 0x00000008 46f3a6cc07SPeter A. G. Crosthwaite #define COUNTER_CTRL_RST 0x00000010 47f3a6cc07SPeter A. G. Crosthwaite 48f3a6cc07SPeter A. G. Crosthwaite #define CLOCK_CTRL_PS_EN 0x00000001 49f3a6cc07SPeter A. G. Crosthwaite #define CLOCK_CTRL_PS_V 0x0000001e 50f3a6cc07SPeter A. G. Crosthwaite 51f3a6cc07SPeter A. G. Crosthwaite typedef struct { 52f3a6cc07SPeter A. G. Crosthwaite QEMUTimer *timer; 53f3a6cc07SPeter A. G. Crosthwaite int freq; 54f3a6cc07SPeter A. G. Crosthwaite 55f3a6cc07SPeter A. G. Crosthwaite uint32_t reg_clock; 56f3a6cc07SPeter A. G. Crosthwaite uint32_t reg_count; 57f3a6cc07SPeter A. G. Crosthwaite uint32_t reg_value; 58f3a6cc07SPeter A. G. Crosthwaite uint16_t reg_interval; 59f3a6cc07SPeter A. G. Crosthwaite uint16_t reg_match[3]; 60f3a6cc07SPeter A. G. Crosthwaite uint32_t reg_intr; 61f3a6cc07SPeter A. G. Crosthwaite uint32_t reg_intr_en; 62f3a6cc07SPeter A. G. Crosthwaite uint32_t reg_event_ctrl; 63f3a6cc07SPeter A. G. Crosthwaite uint32_t reg_event; 64f3a6cc07SPeter A. G. Crosthwaite 65f3a6cc07SPeter A. G. Crosthwaite uint64_t cpu_time; 66f3a6cc07SPeter A. G. Crosthwaite unsigned int cpu_time_valid; 67f3a6cc07SPeter A. G. Crosthwaite 68f3a6cc07SPeter A. G. Crosthwaite qemu_irq irq; 69f3a6cc07SPeter A. G. Crosthwaite } CadenceTimerState; 70f3a6cc07SPeter A. G. Crosthwaite 71831aab9bSAndreas Färber #define TYPE_CADENCE_TTC "cadence_ttc" 72831aab9bSAndreas Färber #define CADENCE_TTC(obj) \ 73831aab9bSAndreas Färber OBJECT_CHECK(CadenceTTCState, (obj), TYPE_CADENCE_TTC) 74831aab9bSAndreas Färber 75831aab9bSAndreas Färber typedef struct CadenceTTCState { 76831aab9bSAndreas Färber SysBusDevice parent_obj; 77831aab9bSAndreas Färber 78f3a6cc07SPeter A. G. Crosthwaite MemoryRegion iomem; 79f3a6cc07SPeter A. G. Crosthwaite CadenceTimerState timer[3]; 80f3a6cc07SPeter A. G. Crosthwaite } CadenceTTCState; 81f3a6cc07SPeter A. G. Crosthwaite 82f3a6cc07SPeter A. G. Crosthwaite static void cadence_timer_update(CadenceTimerState *s) 83f3a6cc07SPeter A. G. Crosthwaite { 84f3a6cc07SPeter A. G. Crosthwaite qemu_set_irq(s->irq, !!(s->reg_intr & s->reg_intr_en)); 85f3a6cc07SPeter A. G. Crosthwaite } 86f3a6cc07SPeter A. G. Crosthwaite 87f3a6cc07SPeter A. G. Crosthwaite static CadenceTimerState *cadence_timer_from_addr(void *opaque, 88a8170e5eSAvi Kivity hwaddr offset) 89f3a6cc07SPeter A. G. Crosthwaite { 90f3a6cc07SPeter A. G. Crosthwaite unsigned int index; 91f3a6cc07SPeter A. G. Crosthwaite CadenceTTCState *s = (CadenceTTCState *)opaque; 92f3a6cc07SPeter A. G. Crosthwaite 93f3a6cc07SPeter A. G. Crosthwaite index = (offset >> 2) % 3; 94f3a6cc07SPeter A. G. Crosthwaite 95f3a6cc07SPeter A. G. Crosthwaite return &s->timer[index]; 96f3a6cc07SPeter A. G. Crosthwaite } 97f3a6cc07SPeter A. G. Crosthwaite 98f3a6cc07SPeter A. G. Crosthwaite static uint64_t cadence_timer_get_ns(CadenceTimerState *s, uint64_t timer_steps) 99f3a6cc07SPeter A. G. Crosthwaite { 100f3a6cc07SPeter A. G. Crosthwaite /* timer_steps has max value of 0x100000000. double check it 101f3a6cc07SPeter A. G. Crosthwaite * (or overflow can happen below) */ 102f3a6cc07SPeter A. G. Crosthwaite assert(timer_steps <= 1ULL << 32); 103f3a6cc07SPeter A. G. Crosthwaite 104f3a6cc07SPeter A. G. Crosthwaite uint64_t r = timer_steps * 1000000000ULL; 105f3a6cc07SPeter A. G. Crosthwaite if (s->reg_clock & CLOCK_CTRL_PS_EN) { 106f3a6cc07SPeter A. G. Crosthwaite r >>= 16 - (((s->reg_clock & CLOCK_CTRL_PS_V) >> 1) + 1); 107f3a6cc07SPeter A. G. Crosthwaite } else { 108f3a6cc07SPeter A. G. Crosthwaite r >>= 16; 109f3a6cc07SPeter A. G. Crosthwaite } 110f3a6cc07SPeter A. G. Crosthwaite r /= (uint64_t)s->freq; 111f3a6cc07SPeter A. G. Crosthwaite return r; 112f3a6cc07SPeter A. G. Crosthwaite } 113f3a6cc07SPeter A. G. Crosthwaite 114f3a6cc07SPeter A. G. Crosthwaite static uint64_t cadence_timer_get_steps(CadenceTimerState *s, uint64_t ns) 115f3a6cc07SPeter A. G. Crosthwaite { 116f3a6cc07SPeter A. G. Crosthwaite uint64_t to_divide = 1000000000ULL; 117f3a6cc07SPeter A. G. Crosthwaite 118f3a6cc07SPeter A. G. Crosthwaite uint64_t r = ns; 119f3a6cc07SPeter A. G. Crosthwaite /* for very large intervals (> 8s) do some division first to stop 120f3a6cc07SPeter A. G. Crosthwaite * overflow (costs some prescision) */ 121f3a6cc07SPeter A. G. Crosthwaite while (r >= 8ULL << 30 && to_divide > 1) { 122f3a6cc07SPeter A. G. Crosthwaite r /= 1000; 123f3a6cc07SPeter A. G. Crosthwaite to_divide /= 1000; 124f3a6cc07SPeter A. G. Crosthwaite } 125f3a6cc07SPeter A. G. Crosthwaite r <<= 16; 126f3a6cc07SPeter A. G. Crosthwaite /* keep early-dividing as needed */ 127f3a6cc07SPeter A. G. Crosthwaite while (r >= 8ULL << 30 && to_divide > 1) { 128f3a6cc07SPeter A. G. Crosthwaite r /= 1000; 129f3a6cc07SPeter A. G. Crosthwaite to_divide /= 1000; 130f3a6cc07SPeter A. G. Crosthwaite } 131f3a6cc07SPeter A. G. Crosthwaite r *= (uint64_t)s->freq; 132f3a6cc07SPeter A. G. Crosthwaite if (s->reg_clock & CLOCK_CTRL_PS_EN) { 133f3a6cc07SPeter A. G. Crosthwaite r /= 1 << (((s->reg_clock & CLOCK_CTRL_PS_V) >> 1) + 1); 134f3a6cc07SPeter A. G. Crosthwaite } 135f3a6cc07SPeter A. G. Crosthwaite 136f3a6cc07SPeter A. G. Crosthwaite r /= to_divide; 137f3a6cc07SPeter A. G. Crosthwaite return r; 138f3a6cc07SPeter A. G. Crosthwaite } 139f3a6cc07SPeter A. G. Crosthwaite 140f3a6cc07SPeter A. G. Crosthwaite /* determine if x is in between a and b, exclusive of a, inclusive of b */ 141f3a6cc07SPeter A. G. Crosthwaite 142f3a6cc07SPeter A. G. Crosthwaite static inline int64_t is_between(int64_t x, int64_t a, int64_t b) 143f3a6cc07SPeter A. G. Crosthwaite { 144f3a6cc07SPeter A. G. Crosthwaite if (a < b) { 145f3a6cc07SPeter A. G. Crosthwaite return x > a && x <= b; 146f3a6cc07SPeter A. G. Crosthwaite } 147f3a6cc07SPeter A. G. Crosthwaite return x < a && x >= b; 148f3a6cc07SPeter A. G. Crosthwaite } 149f3a6cc07SPeter A. G. Crosthwaite 150f3a6cc07SPeter A. G. Crosthwaite static void cadence_timer_run(CadenceTimerState *s) 151f3a6cc07SPeter A. G. Crosthwaite { 152f3a6cc07SPeter A. G. Crosthwaite int i; 153f3a6cc07SPeter A. G. Crosthwaite int64_t event_interval, next_value; 154f3a6cc07SPeter A. G. Crosthwaite 155f3a6cc07SPeter A. G. Crosthwaite assert(s->cpu_time_valid); /* cadence_timer_sync must be called first */ 156f3a6cc07SPeter A. G. Crosthwaite 157f3a6cc07SPeter A. G. Crosthwaite if (s->reg_count & COUNTER_CTRL_DIS) { 158f3a6cc07SPeter A. G. Crosthwaite s->cpu_time_valid = 0; 159f3a6cc07SPeter A. G. Crosthwaite return; 160f3a6cc07SPeter A. G. Crosthwaite } 161f3a6cc07SPeter A. G. Crosthwaite 162f3a6cc07SPeter A. G. Crosthwaite { /* figure out what's going to happen next (rollover or match) */ 163f3a6cc07SPeter A. G. Crosthwaite int64_t interval = (uint64_t)((s->reg_count & COUNTER_CTRL_INT) ? 164f3a6cc07SPeter A. G. Crosthwaite (int64_t)s->reg_interval + 1 : 0x10000ULL) << 16; 165f3a6cc07SPeter A. G. Crosthwaite next_value = (s->reg_count & COUNTER_CTRL_DEC) ? -1ULL : interval; 166f3a6cc07SPeter A. G. Crosthwaite for (i = 0; i < 3; ++i) { 167f3a6cc07SPeter A. G. Crosthwaite int64_t cand = (uint64_t)s->reg_match[i] << 16; 168f3a6cc07SPeter A. G. Crosthwaite if (is_between(cand, (uint64_t)s->reg_value, next_value)) { 169f3a6cc07SPeter A. G. Crosthwaite next_value = cand; 170f3a6cc07SPeter A. G. Crosthwaite } 171f3a6cc07SPeter A. G. Crosthwaite } 172f3a6cc07SPeter A. G. Crosthwaite } 173f3a6cc07SPeter A. G. Crosthwaite DB_PRINT("next timer event value: %09llx\n", 174f3a6cc07SPeter A. G. Crosthwaite (unsigned long long)next_value); 175f3a6cc07SPeter A. G. Crosthwaite 176f3a6cc07SPeter A. G. Crosthwaite event_interval = next_value - (int64_t)s->reg_value; 177f3a6cc07SPeter A. G. Crosthwaite event_interval = (event_interval < 0) ? -event_interval : event_interval; 178f3a6cc07SPeter A. G. Crosthwaite 179bc72ad67SAlex Bligh timer_mod(s->timer, s->cpu_time + 180f3a6cc07SPeter A. G. Crosthwaite cadence_timer_get_ns(s, event_interval)); 181f3a6cc07SPeter A. G. Crosthwaite } 182f3a6cc07SPeter A. G. Crosthwaite 183f3a6cc07SPeter A. G. Crosthwaite static void cadence_timer_sync(CadenceTimerState *s) 184f3a6cc07SPeter A. G. Crosthwaite { 185f3a6cc07SPeter A. G. Crosthwaite int i; 186f3a6cc07SPeter A. G. Crosthwaite int64_t r, x; 187f3a6cc07SPeter A. G. Crosthwaite int64_t interval = ((s->reg_count & COUNTER_CTRL_INT) ? 188f3a6cc07SPeter A. G. Crosthwaite (int64_t)s->reg_interval + 1 : 0x10000ULL) << 16; 189f3a6cc07SPeter A. G. Crosthwaite uint64_t old_time = s->cpu_time; 190f3a6cc07SPeter A. G. Crosthwaite 191bc72ad67SAlex Bligh s->cpu_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 192f3a6cc07SPeter A. G. Crosthwaite DB_PRINT("cpu time: %lld ns\n", (long long)old_time); 193f3a6cc07SPeter A. G. Crosthwaite 194f3a6cc07SPeter A. G. Crosthwaite if (!s->cpu_time_valid || old_time == s->cpu_time) { 195f3a6cc07SPeter A. G. Crosthwaite s->cpu_time_valid = 1; 196f3a6cc07SPeter A. G. Crosthwaite return; 197f3a6cc07SPeter A. G. Crosthwaite } 198f3a6cc07SPeter A. G. Crosthwaite 199f3a6cc07SPeter A. G. Crosthwaite r = (int64_t)cadence_timer_get_steps(s, s->cpu_time - old_time); 200f3a6cc07SPeter A. G. Crosthwaite x = (int64_t)s->reg_value + ((s->reg_count & COUNTER_CTRL_DEC) ? -r : r); 201f3a6cc07SPeter A. G. Crosthwaite 202f3a6cc07SPeter A. G. Crosthwaite for (i = 0; i < 3; ++i) { 203f3a6cc07SPeter A. G. Crosthwaite int64_t m = (int64_t)s->reg_match[i] << 16; 204f3a6cc07SPeter A. G. Crosthwaite if (m > interval) { 205f3a6cc07SPeter A. G. Crosthwaite continue; 206f3a6cc07SPeter A. G. Crosthwaite } 207f3a6cc07SPeter A. G. Crosthwaite /* check to see if match event has occurred. check m +/- interval 208f3a6cc07SPeter A. G. Crosthwaite * to account for match events in wrap around cases */ 209f3a6cc07SPeter A. G. Crosthwaite if (is_between(m, s->reg_value, x) || 210f3a6cc07SPeter A. G. Crosthwaite is_between(m + interval, s->reg_value, x) || 211f3a6cc07SPeter A. G. Crosthwaite is_between(m - interval, s->reg_value, x)) { 212f3a6cc07SPeter A. G. Crosthwaite s->reg_intr |= (2 << i); 213f3a6cc07SPeter A. G. Crosthwaite } 214f3a6cc07SPeter A. G. Crosthwaite } 215a7ffaf5cSJohannes Schlatow if ((x < 0) || (x >= interval)) { 216a7ffaf5cSJohannes Schlatow s->reg_intr |= (s->reg_count & COUNTER_CTRL_INT) ? 217a7ffaf5cSJohannes Schlatow COUNTER_INTR_IV : COUNTER_INTR_OV; 218a7ffaf5cSJohannes Schlatow } 219f3a6cc07SPeter A. G. Crosthwaite while (x < 0) { 220f3a6cc07SPeter A. G. Crosthwaite x += interval; 221f3a6cc07SPeter A. G. Crosthwaite } 222f3a6cc07SPeter A. G. Crosthwaite s->reg_value = (uint32_t)(x % interval); 223f3a6cc07SPeter A. G. Crosthwaite cadence_timer_update(s); 224f3a6cc07SPeter A. G. Crosthwaite } 225f3a6cc07SPeter A. G. Crosthwaite 226f3a6cc07SPeter A. G. Crosthwaite static void cadence_timer_tick(void *opaque) 227f3a6cc07SPeter A. G. Crosthwaite { 228f3a6cc07SPeter A. G. Crosthwaite CadenceTimerState *s = opaque; 229f3a6cc07SPeter A. G. Crosthwaite 230f3a6cc07SPeter A. G. Crosthwaite DB_PRINT("\n"); 231f3a6cc07SPeter A. G. Crosthwaite cadence_timer_sync(s); 232f3a6cc07SPeter A. G. Crosthwaite cadence_timer_run(s); 233f3a6cc07SPeter A. G. Crosthwaite } 234f3a6cc07SPeter A. G. Crosthwaite 235a8170e5eSAvi Kivity static uint32_t cadence_ttc_read_imp(void *opaque, hwaddr offset) 236f3a6cc07SPeter A. G. Crosthwaite { 237f3a6cc07SPeter A. G. Crosthwaite CadenceTimerState *s = cadence_timer_from_addr(opaque, offset); 238f3a6cc07SPeter A. G. Crosthwaite uint32_t value; 239f3a6cc07SPeter A. G. Crosthwaite 240f3a6cc07SPeter A. G. Crosthwaite cadence_timer_sync(s); 241f3a6cc07SPeter A. G. Crosthwaite cadence_timer_run(s); 242f3a6cc07SPeter A. G. Crosthwaite 243f3a6cc07SPeter A. G. Crosthwaite switch (offset) { 244f3a6cc07SPeter A. G. Crosthwaite case 0x00: /* clock control */ 245f3a6cc07SPeter A. G. Crosthwaite case 0x04: 246f3a6cc07SPeter A. G. Crosthwaite case 0x08: 247f3a6cc07SPeter A. G. Crosthwaite return s->reg_clock; 248f3a6cc07SPeter A. G. Crosthwaite 249f3a6cc07SPeter A. G. Crosthwaite case 0x0c: /* counter control */ 250f3a6cc07SPeter A. G. Crosthwaite case 0x10: 251f3a6cc07SPeter A. G. Crosthwaite case 0x14: 252f3a6cc07SPeter A. G. Crosthwaite return s->reg_count; 253f3a6cc07SPeter A. G. Crosthwaite 254f3a6cc07SPeter A. G. Crosthwaite case 0x18: /* counter value */ 255f3a6cc07SPeter A. G. Crosthwaite case 0x1c: 256f3a6cc07SPeter A. G. Crosthwaite case 0x20: 257f3a6cc07SPeter A. G. Crosthwaite return (uint16_t)(s->reg_value >> 16); 258f3a6cc07SPeter A. G. Crosthwaite 259f3a6cc07SPeter A. G. Crosthwaite case 0x24: /* reg_interval counter */ 260f3a6cc07SPeter A. G. Crosthwaite case 0x28: 261f3a6cc07SPeter A. G. Crosthwaite case 0x2c: 262f3a6cc07SPeter A. G. Crosthwaite return s->reg_interval; 263f3a6cc07SPeter A. G. Crosthwaite 264f3a6cc07SPeter A. G. Crosthwaite case 0x30: /* match 1 counter */ 265f3a6cc07SPeter A. G. Crosthwaite case 0x34: 266f3a6cc07SPeter A. G. Crosthwaite case 0x38: 267f3a6cc07SPeter A. G. Crosthwaite return s->reg_match[0]; 268f3a6cc07SPeter A. G. Crosthwaite 269f3a6cc07SPeter A. G. Crosthwaite case 0x3c: /* match 2 counter */ 270f3a6cc07SPeter A. G. Crosthwaite case 0x40: 271f3a6cc07SPeter A. G. Crosthwaite case 0x44: 272f3a6cc07SPeter A. G. Crosthwaite return s->reg_match[1]; 273f3a6cc07SPeter A. G. Crosthwaite 274f3a6cc07SPeter A. G. Crosthwaite case 0x48: /* match 3 counter */ 275f3a6cc07SPeter A. G. Crosthwaite case 0x4c: 276f3a6cc07SPeter A. G. Crosthwaite case 0x50: 277f3a6cc07SPeter A. G. Crosthwaite return s->reg_match[2]; 278f3a6cc07SPeter A. G. Crosthwaite 279f3a6cc07SPeter A. G. Crosthwaite case 0x54: /* interrupt register */ 280f3a6cc07SPeter A. G. Crosthwaite case 0x58: 281f3a6cc07SPeter A. G. Crosthwaite case 0x5c: 282f3a6cc07SPeter A. G. Crosthwaite /* cleared after read */ 283f3a6cc07SPeter A. G. Crosthwaite value = s->reg_intr; 284f3a6cc07SPeter A. G. Crosthwaite s->reg_intr = 0; 285884285bfSSoren Brinkmann cadence_timer_update(s); 286f3a6cc07SPeter A. G. Crosthwaite return value; 287f3a6cc07SPeter A. G. Crosthwaite 288f3a6cc07SPeter A. G. Crosthwaite case 0x60: /* interrupt enable */ 289f3a6cc07SPeter A. G. Crosthwaite case 0x64: 290f3a6cc07SPeter A. G. Crosthwaite case 0x68: 291f3a6cc07SPeter A. G. Crosthwaite return s->reg_intr_en; 292f3a6cc07SPeter A. G. Crosthwaite 293f3a6cc07SPeter A. G. Crosthwaite case 0x6c: 294f3a6cc07SPeter A. G. Crosthwaite case 0x70: 295f3a6cc07SPeter A. G. Crosthwaite case 0x74: 296f3a6cc07SPeter A. G. Crosthwaite return s->reg_event_ctrl; 297f3a6cc07SPeter A. G. Crosthwaite 298f3a6cc07SPeter A. G. Crosthwaite case 0x78: 299f3a6cc07SPeter A. G. Crosthwaite case 0x7c: 300f3a6cc07SPeter A. G. Crosthwaite case 0x80: 301f3a6cc07SPeter A. G. Crosthwaite return s->reg_event; 302f3a6cc07SPeter A. G. Crosthwaite 303f3a6cc07SPeter A. G. Crosthwaite default: 304f3a6cc07SPeter A. G. Crosthwaite return 0; 305f3a6cc07SPeter A. G. Crosthwaite } 306f3a6cc07SPeter A. G. Crosthwaite } 307f3a6cc07SPeter A. G. Crosthwaite 308a8170e5eSAvi Kivity static uint64_t cadence_ttc_read(void *opaque, hwaddr offset, 309f3a6cc07SPeter A. G. Crosthwaite unsigned size) 310f3a6cc07SPeter A. G. Crosthwaite { 311f3a6cc07SPeter A. G. Crosthwaite uint32_t ret = cadence_ttc_read_imp(opaque, offset); 312f3a6cc07SPeter A. G. Crosthwaite 313c6954413SPeter Crosthwaite DB_PRINT("addr: %08x data: %08x\n", (unsigned)offset, (unsigned)ret); 314f3a6cc07SPeter A. G. Crosthwaite return ret; 315f3a6cc07SPeter A. G. Crosthwaite } 316f3a6cc07SPeter A. G. Crosthwaite 317a8170e5eSAvi Kivity static void cadence_ttc_write(void *opaque, hwaddr offset, 318f3a6cc07SPeter A. G. Crosthwaite uint64_t value, unsigned size) 319f3a6cc07SPeter A. G. Crosthwaite { 320f3a6cc07SPeter A. G. Crosthwaite CadenceTimerState *s = cadence_timer_from_addr(opaque, offset); 321f3a6cc07SPeter A. G. Crosthwaite 322c6954413SPeter Crosthwaite DB_PRINT("addr: %08x data %08x\n", (unsigned)offset, (unsigned)value); 323f3a6cc07SPeter A. G. Crosthwaite 324f3a6cc07SPeter A. G. Crosthwaite cadence_timer_sync(s); 325f3a6cc07SPeter A. G. Crosthwaite 326f3a6cc07SPeter A. G. Crosthwaite switch (offset) { 327f3a6cc07SPeter A. G. Crosthwaite case 0x00: /* clock control */ 328f3a6cc07SPeter A. G. Crosthwaite case 0x04: 329f3a6cc07SPeter A. G. Crosthwaite case 0x08: 330f3a6cc07SPeter A. G. Crosthwaite s->reg_clock = value & 0x3F; 331f3a6cc07SPeter A. G. Crosthwaite break; 332f3a6cc07SPeter A. G. Crosthwaite 333f3a6cc07SPeter A. G. Crosthwaite case 0x0c: /* counter control */ 334f3a6cc07SPeter A. G. Crosthwaite case 0x10: 335f3a6cc07SPeter A. G. Crosthwaite case 0x14: 336f3a6cc07SPeter A. G. Crosthwaite if (value & COUNTER_CTRL_RST) { 337f3a6cc07SPeter A. G. Crosthwaite s->reg_value = 0; 338f3a6cc07SPeter A. G. Crosthwaite } 339f3a6cc07SPeter A. G. Crosthwaite s->reg_count = value & 0x3f & ~COUNTER_CTRL_RST; 340f3a6cc07SPeter A. G. Crosthwaite break; 341f3a6cc07SPeter A. G. Crosthwaite 342f3a6cc07SPeter A. G. Crosthwaite case 0x24: /* interval register */ 343f3a6cc07SPeter A. G. Crosthwaite case 0x28: 344f3a6cc07SPeter A. G. Crosthwaite case 0x2c: 345f3a6cc07SPeter A. G. Crosthwaite s->reg_interval = value & 0xffff; 346f3a6cc07SPeter A. G. Crosthwaite break; 347f3a6cc07SPeter A. G. Crosthwaite 348f3a6cc07SPeter A. G. Crosthwaite case 0x30: /* match register */ 349f3a6cc07SPeter A. G. Crosthwaite case 0x34: 350f3a6cc07SPeter A. G. Crosthwaite case 0x38: 351f3a6cc07SPeter A. G. Crosthwaite s->reg_match[0] = value & 0xffff; 352f727d0e6SPeter Crosthwaite break; 353f3a6cc07SPeter A. G. Crosthwaite 354f3a6cc07SPeter A. G. Crosthwaite case 0x3c: /* match register */ 355f3a6cc07SPeter A. G. Crosthwaite case 0x40: 356f3a6cc07SPeter A. G. Crosthwaite case 0x44: 357f3a6cc07SPeter A. G. Crosthwaite s->reg_match[1] = value & 0xffff; 358f727d0e6SPeter Crosthwaite break; 359f3a6cc07SPeter A. G. Crosthwaite 360f3a6cc07SPeter A. G. Crosthwaite case 0x48: /* match register */ 361f3a6cc07SPeter A. G. Crosthwaite case 0x4c: 362f3a6cc07SPeter A. G. Crosthwaite case 0x50: 363f3a6cc07SPeter A. G. Crosthwaite s->reg_match[2] = value & 0xffff; 364f3a6cc07SPeter A. G. Crosthwaite break; 365f3a6cc07SPeter A. G. Crosthwaite 366f3a6cc07SPeter A. G. Crosthwaite case 0x54: /* interrupt register */ 367f3a6cc07SPeter A. G. Crosthwaite case 0x58: 368f3a6cc07SPeter A. G. Crosthwaite case 0x5c: 369f3a6cc07SPeter A. G. Crosthwaite break; 370f3a6cc07SPeter A. G. Crosthwaite 371f3a6cc07SPeter A. G. Crosthwaite case 0x60: /* interrupt enable */ 372f3a6cc07SPeter A. G. Crosthwaite case 0x64: 373f3a6cc07SPeter A. G. Crosthwaite case 0x68: 374f3a6cc07SPeter A. G. Crosthwaite s->reg_intr_en = value & 0x3f; 375f3a6cc07SPeter A. G. Crosthwaite break; 376f3a6cc07SPeter A. G. Crosthwaite 377f3a6cc07SPeter A. G. Crosthwaite case 0x6c: /* event control */ 378f3a6cc07SPeter A. G. Crosthwaite case 0x70: 379f3a6cc07SPeter A. G. Crosthwaite case 0x74: 380f3a6cc07SPeter A. G. Crosthwaite s->reg_event_ctrl = value & 0x07; 381f3a6cc07SPeter A. G. Crosthwaite break; 382f3a6cc07SPeter A. G. Crosthwaite 383f3a6cc07SPeter A. G. Crosthwaite default: 384f3a6cc07SPeter A. G. Crosthwaite return; 385f3a6cc07SPeter A. G. Crosthwaite } 386f3a6cc07SPeter A. G. Crosthwaite 387f3a6cc07SPeter A. G. Crosthwaite cadence_timer_run(s); 388f3a6cc07SPeter A. G. Crosthwaite cadence_timer_update(s); 389f3a6cc07SPeter A. G. Crosthwaite } 390f3a6cc07SPeter A. G. Crosthwaite 391f3a6cc07SPeter A. G. Crosthwaite static const MemoryRegionOps cadence_ttc_ops = { 392f3a6cc07SPeter A. G. Crosthwaite .read = cadence_ttc_read, 393f3a6cc07SPeter A. G. Crosthwaite .write = cadence_ttc_write, 394f3a6cc07SPeter A. G. Crosthwaite .endianness = DEVICE_NATIVE_ENDIAN, 395f3a6cc07SPeter A. G. Crosthwaite }; 396f3a6cc07SPeter A. G. Crosthwaite 397f3a6cc07SPeter A. G. Crosthwaite static void cadence_timer_reset(CadenceTimerState *s) 398f3a6cc07SPeter A. G. Crosthwaite { 399f3a6cc07SPeter A. G. Crosthwaite s->reg_count = 0x21; 400f3a6cc07SPeter A. G. Crosthwaite } 401f3a6cc07SPeter A. G. Crosthwaite 402f3a6cc07SPeter A. G. Crosthwaite static void cadence_timer_init(uint32_t freq, CadenceTimerState *s) 403f3a6cc07SPeter A. G. Crosthwaite { 404f3a6cc07SPeter A. G. Crosthwaite memset(s, 0, sizeof(CadenceTimerState)); 405f3a6cc07SPeter A. G. Crosthwaite s->freq = freq; 406f3a6cc07SPeter A. G. Crosthwaite 407f3a6cc07SPeter A. G. Crosthwaite cadence_timer_reset(s); 408f3a6cc07SPeter A. G. Crosthwaite 409bc72ad67SAlex Bligh s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cadence_timer_tick, s); 410f3a6cc07SPeter A. G. Crosthwaite } 411f3a6cc07SPeter A. G. Crosthwaite 412b841642dSAlistair Francis static void cadence_ttc_init(Object *obj) 413f3a6cc07SPeter A. G. Crosthwaite { 414b841642dSAlistair Francis CadenceTTCState *s = CADENCE_TTC(obj); 415f3a6cc07SPeter A. G. Crosthwaite 416b841642dSAlistair Francis memory_region_init_io(&s->iomem, obj, &cadence_ttc_ops, s, 417853dca12SPaolo Bonzini "timer", 0x1000); 418b841642dSAlistair Francis sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem); 419f3a6cc07SPeter A. G. Crosthwaite } 420f3a6cc07SPeter A. G. Crosthwaite 421*f4228077SPan Nengyuan static void cadence_ttc_realize(DeviceState *dev, Error **errp) 422*f4228077SPan Nengyuan { 423*f4228077SPan Nengyuan CadenceTTCState *s = CADENCE_TTC(dev); 424*f4228077SPan Nengyuan int i; 425*f4228077SPan Nengyuan 426*f4228077SPan Nengyuan for (i = 0; i < 3; ++i) { 427*f4228077SPan Nengyuan cadence_timer_init(133000000, &s->timer[i]); 428*f4228077SPan Nengyuan sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->timer[i].irq); 429*f4228077SPan Nengyuan } 430*f4228077SPan Nengyuan } 431*f4228077SPan Nengyuan 43244b1ff31SDr. David Alan Gilbert static int cadence_timer_pre_save(void *opaque) 433f3a6cc07SPeter A. G. Crosthwaite { 434f3a6cc07SPeter A. G. Crosthwaite cadence_timer_sync((CadenceTimerState *)opaque); 43544b1ff31SDr. David Alan Gilbert 43644b1ff31SDr. David Alan Gilbert return 0; 437f3a6cc07SPeter A. G. Crosthwaite } 438f3a6cc07SPeter A. G. Crosthwaite 439f3a6cc07SPeter A. G. Crosthwaite static int cadence_timer_post_load(void *opaque, int version_id) 440f3a6cc07SPeter A. G. Crosthwaite { 441f3a6cc07SPeter A. G. Crosthwaite CadenceTimerState *s = opaque; 442f3a6cc07SPeter A. G. Crosthwaite 443f3a6cc07SPeter A. G. Crosthwaite s->cpu_time_valid = 0; 444f3a6cc07SPeter A. G. Crosthwaite cadence_timer_sync(s); 445f3a6cc07SPeter A. G. Crosthwaite cadence_timer_run(s); 446f3a6cc07SPeter A. G. Crosthwaite cadence_timer_update(s); 447f3a6cc07SPeter A. G. Crosthwaite return 0; 448f3a6cc07SPeter A. G. Crosthwaite } 449f3a6cc07SPeter A. G. Crosthwaite 450f3a6cc07SPeter A. G. Crosthwaite static const VMStateDescription vmstate_cadence_timer = { 451f3a6cc07SPeter A. G. Crosthwaite .name = "cadence_timer", 452f3a6cc07SPeter A. G. Crosthwaite .version_id = 1, 453f3a6cc07SPeter A. G. Crosthwaite .minimum_version_id = 1, 454f3a6cc07SPeter A. G. Crosthwaite .pre_save = cadence_timer_pre_save, 455f3a6cc07SPeter A. G. Crosthwaite .post_load = cadence_timer_post_load, 456f3a6cc07SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 457f3a6cc07SPeter A. G. Crosthwaite VMSTATE_UINT32(reg_clock, CadenceTimerState), 458f3a6cc07SPeter A. G. Crosthwaite VMSTATE_UINT32(reg_count, CadenceTimerState), 459f3a6cc07SPeter A. G. Crosthwaite VMSTATE_UINT32(reg_value, CadenceTimerState), 460f3a6cc07SPeter A. G. Crosthwaite VMSTATE_UINT16(reg_interval, CadenceTimerState), 461f3a6cc07SPeter A. G. Crosthwaite VMSTATE_UINT16_ARRAY(reg_match, CadenceTimerState, 3), 462f3a6cc07SPeter A. G. Crosthwaite VMSTATE_UINT32(reg_intr, CadenceTimerState), 463f3a6cc07SPeter A. G. Crosthwaite VMSTATE_UINT32(reg_intr_en, CadenceTimerState), 464f3a6cc07SPeter A. G. Crosthwaite VMSTATE_UINT32(reg_event_ctrl, CadenceTimerState), 465f3a6cc07SPeter A. G. Crosthwaite VMSTATE_UINT32(reg_event, CadenceTimerState), 466f3a6cc07SPeter A. G. Crosthwaite VMSTATE_END_OF_LIST() 467f3a6cc07SPeter A. G. Crosthwaite } 468f3a6cc07SPeter A. G. Crosthwaite }; 469f3a6cc07SPeter A. G. Crosthwaite 470f3a6cc07SPeter A. G. Crosthwaite static const VMStateDescription vmstate_cadence_ttc = { 471f3a6cc07SPeter A. G. Crosthwaite .name = "cadence_TTC", 472f3a6cc07SPeter A. G. Crosthwaite .version_id = 1, 473f3a6cc07SPeter A. G. Crosthwaite .minimum_version_id = 1, 474f3a6cc07SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 475f3a6cc07SPeter A. G. Crosthwaite VMSTATE_STRUCT_ARRAY(timer, CadenceTTCState, 3, 0, 476f3a6cc07SPeter A. G. Crosthwaite vmstate_cadence_timer, 477f3a6cc07SPeter A. G. Crosthwaite CadenceTimerState), 478f3a6cc07SPeter A. G. Crosthwaite VMSTATE_END_OF_LIST() 479f3a6cc07SPeter A. G. Crosthwaite } 480f3a6cc07SPeter A. G. Crosthwaite }; 481f3a6cc07SPeter A. G. Crosthwaite 482f3a6cc07SPeter A. G. Crosthwaite static void cadence_ttc_class_init(ObjectClass *klass, void *data) 483f3a6cc07SPeter A. G. Crosthwaite { 484f3a6cc07SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 485f3a6cc07SPeter A. G. Crosthwaite 486f3a6cc07SPeter A. G. Crosthwaite dc->vmsd = &vmstate_cadence_ttc; 487*f4228077SPan Nengyuan dc->realize = cadence_ttc_realize; 488f3a6cc07SPeter A. G. Crosthwaite } 489f3a6cc07SPeter A. G. Crosthwaite 4908c43a6f0SAndreas Färber static const TypeInfo cadence_ttc_info = { 491831aab9bSAndreas Färber .name = TYPE_CADENCE_TTC, 492f3a6cc07SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 493f3a6cc07SPeter A. G. Crosthwaite .instance_size = sizeof(CadenceTTCState), 494b841642dSAlistair Francis .instance_init = cadence_ttc_init, 495f3a6cc07SPeter A. G. Crosthwaite .class_init = cadence_ttc_class_init, 496f3a6cc07SPeter A. G. Crosthwaite }; 497f3a6cc07SPeter A. G. Crosthwaite 498f3a6cc07SPeter A. G. Crosthwaite static void cadence_ttc_register_types(void) 499f3a6cc07SPeter A. G. Crosthwaite { 500f3a6cc07SPeter A. G. Crosthwaite type_register_static(&cadence_ttc_info); 501f3a6cc07SPeter A. G. Crosthwaite } 502f3a6cc07SPeter A. G. Crosthwaite 503f3a6cc07SPeter A. G. Crosthwaite type_init(cadence_ttc_register_types) 504