1cdbdb648Spbrook /* 2cdbdb648Spbrook * ARM PrimeCell Timer modules. 3cdbdb648Spbrook * 4cdbdb648Spbrook * Copyright (c) 2005-2006 CodeSourcery. 5cdbdb648Spbrook * Written by Paul Brook 6cdbdb648Spbrook * 78e31bf38SMatthew Fernandez * This code is licensed under the GPL. 8cdbdb648Spbrook */ 9cdbdb648Spbrook 108ef94f0bSPeter Maydell #include "qemu/osdep.h" 1183c9f4caSPaolo Bonzini #include "hw/sysbus.h" 121de7afc9SPaolo Bonzini #include "qemu/timer.h" 13104a26a2SMark Langsdorf #include "qemu-common.h" 1483c9f4caSPaolo Bonzini #include "hw/qdev.h" 1583c9f4caSPaolo Bonzini #include "hw/ptimer.h" 166a1751b7SAlex Bligh #include "qemu/main-loop.h" 17cdbdb648Spbrook 18cdbdb648Spbrook /* Common timer implementation. */ 19cdbdb648Spbrook 20cdbdb648Spbrook #define TIMER_CTRL_ONESHOT (1 << 0) 21cdbdb648Spbrook #define TIMER_CTRL_32BIT (1 << 1) 22cdbdb648Spbrook #define TIMER_CTRL_DIV1 (0 << 2) 23cdbdb648Spbrook #define TIMER_CTRL_DIV16 (1 << 2) 24cdbdb648Spbrook #define TIMER_CTRL_DIV256 (2 << 2) 25cdbdb648Spbrook #define TIMER_CTRL_IE (1 << 5) 26cdbdb648Spbrook #define TIMER_CTRL_PERIODIC (1 << 6) 27cdbdb648Spbrook #define TIMER_CTRL_ENABLE (1 << 7) 28cdbdb648Spbrook 29cdbdb648Spbrook typedef struct { 30423f0742Spbrook ptimer_state *timer; 31cdbdb648Spbrook uint32_t control; 32cdbdb648Spbrook uint32_t limit; 33cdbdb648Spbrook int freq; 34cdbdb648Spbrook int int_level; 35d537cf6cSpbrook qemu_irq irq; 36cdbdb648Spbrook } arm_timer_state; 37cdbdb648Spbrook 38cdbdb648Spbrook /* Check all active timers, and schedule the next timer interrupt. */ 39cdbdb648Spbrook 40423f0742Spbrook static void arm_timer_update(arm_timer_state *s) 41cdbdb648Spbrook { 42cdbdb648Spbrook /* Update interrupts. */ 43cdbdb648Spbrook if (s->int_level && (s->control & TIMER_CTRL_IE)) { 44d537cf6cSpbrook qemu_irq_raise(s->irq); 45cdbdb648Spbrook } else { 46d537cf6cSpbrook qemu_irq_lower(s->irq); 47cdbdb648Spbrook } 48cdbdb648Spbrook } 49cdbdb648Spbrook 50a8170e5eSAvi Kivity static uint32_t arm_timer_read(void *opaque, hwaddr offset) 51cdbdb648Spbrook { 52cdbdb648Spbrook arm_timer_state *s = (arm_timer_state *)opaque; 53cdbdb648Spbrook 54cdbdb648Spbrook switch (offset >> 2) { 55cdbdb648Spbrook case 0: /* TimerLoad */ 56cdbdb648Spbrook case 6: /* TimerBGLoad */ 57cdbdb648Spbrook return s->limit; 58cdbdb648Spbrook case 1: /* TimerValue */ 59423f0742Spbrook return ptimer_get_count(s->timer); 60cdbdb648Spbrook case 2: /* TimerControl */ 61cdbdb648Spbrook return s->control; 62cdbdb648Spbrook case 4: /* TimerRIS */ 63cdbdb648Spbrook return s->int_level; 64cdbdb648Spbrook case 5: /* TimerMIS */ 65cdbdb648Spbrook if ((s->control & TIMER_CTRL_IE) == 0) 66cdbdb648Spbrook return 0; 67cdbdb648Spbrook return s->int_level; 68cdbdb648Spbrook default: 69edb94a41SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 70edb94a41SPeter Maydell "%s: Bad offset %x\n", __func__, (int)offset); 71cdbdb648Spbrook return 0; 72cdbdb648Spbrook } 73cdbdb648Spbrook } 74cdbdb648Spbrook 75423f0742Spbrook /* Reset the timer limit after settings have changed. */ 76423f0742Spbrook static void arm_timer_recalibrate(arm_timer_state *s, int reload) 77423f0742Spbrook { 78423f0742Spbrook uint32_t limit; 79423f0742Spbrook 80a9cf98d9SRabin Vincent if ((s->control & (TIMER_CTRL_PERIODIC | TIMER_CTRL_ONESHOT)) == 0) { 81423f0742Spbrook /* Free running. */ 82423f0742Spbrook if (s->control & TIMER_CTRL_32BIT) 83423f0742Spbrook limit = 0xffffffff; 84423f0742Spbrook else 85423f0742Spbrook limit = 0xffff; 86423f0742Spbrook } else { 87423f0742Spbrook /* Periodic. */ 88423f0742Spbrook limit = s->limit; 89423f0742Spbrook } 90423f0742Spbrook ptimer_set_limit(s->timer, limit, reload); 91423f0742Spbrook } 92423f0742Spbrook 93a8170e5eSAvi Kivity static void arm_timer_write(void *opaque, hwaddr offset, 94cdbdb648Spbrook uint32_t value) 95cdbdb648Spbrook { 96cdbdb648Spbrook arm_timer_state *s = (arm_timer_state *)opaque; 97423f0742Spbrook int freq; 98cdbdb648Spbrook 99cdbdb648Spbrook switch (offset >> 2) { 100cdbdb648Spbrook case 0: /* TimerLoad */ 101cdbdb648Spbrook s->limit = value; 102423f0742Spbrook arm_timer_recalibrate(s, 1); 103cdbdb648Spbrook break; 104cdbdb648Spbrook case 1: /* TimerValue */ 105cdbdb648Spbrook /* ??? Linux seems to want to write to this readonly register. 106cdbdb648Spbrook Ignore it. */ 107cdbdb648Spbrook break; 108cdbdb648Spbrook case 2: /* TimerControl */ 109cdbdb648Spbrook if (s->control & TIMER_CTRL_ENABLE) { 110cdbdb648Spbrook /* Pause the timer if it is running. This may cause some 111cdbdb648Spbrook inaccuracy dure to rounding, but avoids a whole lot of other 112cdbdb648Spbrook messyness. */ 113423f0742Spbrook ptimer_stop(s->timer); 114cdbdb648Spbrook } 115cdbdb648Spbrook s->control = value; 116423f0742Spbrook freq = s->freq; 117cdbdb648Spbrook /* ??? Need to recalculate expiry time after changing divisor. */ 118cdbdb648Spbrook switch ((value >> 2) & 3) { 119423f0742Spbrook case 1: freq >>= 4; break; 120423f0742Spbrook case 2: freq >>= 8; break; 121cdbdb648Spbrook } 122d6759902SRabin Vincent arm_timer_recalibrate(s, s->control & TIMER_CTRL_ENABLE); 123423f0742Spbrook ptimer_set_freq(s->timer, freq); 124cdbdb648Spbrook if (s->control & TIMER_CTRL_ENABLE) { 125cdbdb648Spbrook /* Restart the timer if still enabled. */ 126423f0742Spbrook ptimer_run(s->timer, (s->control & TIMER_CTRL_ONESHOT) != 0); 127cdbdb648Spbrook } 128cdbdb648Spbrook break; 129cdbdb648Spbrook case 3: /* TimerIntClr */ 130cdbdb648Spbrook s->int_level = 0; 131cdbdb648Spbrook break; 132cdbdb648Spbrook case 6: /* TimerBGLoad */ 133cdbdb648Spbrook s->limit = value; 134423f0742Spbrook arm_timer_recalibrate(s, 0); 135cdbdb648Spbrook break; 136cdbdb648Spbrook default: 137edb94a41SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 138edb94a41SPeter Maydell "%s: Bad offset %x\n", __func__, (int)offset); 139cdbdb648Spbrook } 140423f0742Spbrook arm_timer_update(s); 141cdbdb648Spbrook } 142cdbdb648Spbrook 143cdbdb648Spbrook static void arm_timer_tick(void *opaque) 144cdbdb648Spbrook { 145423f0742Spbrook arm_timer_state *s = (arm_timer_state *)opaque; 146423f0742Spbrook s->int_level = 1; 147423f0742Spbrook arm_timer_update(s); 148cdbdb648Spbrook } 149cdbdb648Spbrook 150eecd33a5SJuan Quintela static const VMStateDescription vmstate_arm_timer = { 151eecd33a5SJuan Quintela .name = "arm_timer", 152eecd33a5SJuan Quintela .version_id = 1, 153eecd33a5SJuan Quintela .minimum_version_id = 1, 154eecd33a5SJuan Quintela .fields = (VMStateField[]) { 155eecd33a5SJuan Quintela VMSTATE_UINT32(control, arm_timer_state), 156eecd33a5SJuan Quintela VMSTATE_UINT32(limit, arm_timer_state), 157eecd33a5SJuan Quintela VMSTATE_INT32(int_level, arm_timer_state), 158eecd33a5SJuan Quintela VMSTATE_PTIMER(timer, arm_timer_state), 159eecd33a5SJuan Quintela VMSTATE_END_OF_LIST() 16023e39294Spbrook } 161eecd33a5SJuan Quintela }; 16223e39294Spbrook 1636a824ec3SPaul Brook static arm_timer_state *arm_timer_init(uint32_t freq) 164cdbdb648Spbrook { 165cdbdb648Spbrook arm_timer_state *s; 166423f0742Spbrook QEMUBH *bh; 167cdbdb648Spbrook 1687267c094SAnthony Liguori s = (arm_timer_state *)g_malloc0(sizeof(arm_timer_state)); 169423f0742Spbrook s->freq = freq; 170cdbdb648Spbrook s->control = TIMER_CTRL_IE; 171cdbdb648Spbrook 172423f0742Spbrook bh = qemu_bh_new(arm_timer_tick, s); 173423f0742Spbrook s->timer = ptimer_init(bh); 174eecd33a5SJuan Quintela vmstate_register(NULL, -1, &vmstate_arm_timer, s); 175cdbdb648Spbrook return s; 176cdbdb648Spbrook } 177cdbdb648Spbrook 178cdbdb648Spbrook /* ARM PrimeCell SP804 dual timer module. 1797b4252e8SPeter Chubb * Docs at 1807b4252e8SPeter Chubb * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0271d/index.html 1817b4252e8SPeter Chubb */ 182cdbdb648Spbrook 1830c88dea5SAndreas Färber #define TYPE_SP804 "sp804" 1840c88dea5SAndreas Färber #define SP804(obj) OBJECT_CHECK(SP804State, (obj), TYPE_SP804) 1850c88dea5SAndreas Färber 1861024d7f0SAndreas Färber typedef struct SP804State { 1870c88dea5SAndreas Färber SysBusDevice parent_obj; 1880c88dea5SAndreas Färber 189e219dea2SAvi Kivity MemoryRegion iomem; 1906a824ec3SPaul Brook arm_timer_state *timer[2]; 191104a26a2SMark Langsdorf uint32_t freq0, freq1; 192cdbdb648Spbrook int level[2]; 193d537cf6cSpbrook qemu_irq irq; 1941024d7f0SAndreas Färber } SP804State; 195cdbdb648Spbrook 1967b4252e8SPeter Chubb static const uint8_t sp804_ids[] = { 1977b4252e8SPeter Chubb /* Timer ID */ 1987b4252e8SPeter Chubb 0x04, 0x18, 0x14, 0, 1997b4252e8SPeter Chubb /* PrimeCell ID */ 2007b4252e8SPeter Chubb 0xd, 0xf0, 0x05, 0xb1 2017b4252e8SPeter Chubb }; 2027b4252e8SPeter Chubb 203d537cf6cSpbrook /* Merge the IRQs from the two component devices. */ 204cdbdb648Spbrook static void sp804_set_irq(void *opaque, int irq, int level) 205cdbdb648Spbrook { 2061024d7f0SAndreas Färber SP804State *s = (SP804State *)opaque; 207cdbdb648Spbrook 208cdbdb648Spbrook s->level[irq] = level; 209d537cf6cSpbrook qemu_set_irq(s->irq, s->level[0] || s->level[1]); 210cdbdb648Spbrook } 211cdbdb648Spbrook 212a8170e5eSAvi Kivity static uint64_t sp804_read(void *opaque, hwaddr offset, 213e219dea2SAvi Kivity unsigned size) 214cdbdb648Spbrook { 2151024d7f0SAndreas Färber SP804State *s = (SP804State *)opaque; 216cdbdb648Spbrook 217cdbdb648Spbrook if (offset < 0x20) { 218cdbdb648Spbrook return arm_timer_read(s->timer[0], offset); 2197b4252e8SPeter Chubb } 2207b4252e8SPeter Chubb if (offset < 0x40) { 221cdbdb648Spbrook return arm_timer_read(s->timer[1], offset - 0x20); 222cdbdb648Spbrook } 2237b4252e8SPeter Chubb 2247b4252e8SPeter Chubb /* TimerPeriphID */ 2257b4252e8SPeter Chubb if (offset >= 0xfe0 && offset <= 0xffc) { 2267b4252e8SPeter Chubb return sp804_ids[(offset - 0xfe0) >> 2]; 2277b4252e8SPeter Chubb } 2287b4252e8SPeter Chubb 2297b4252e8SPeter Chubb switch (offset) { 2307b4252e8SPeter Chubb /* Integration Test control registers, which we won't support */ 2317b4252e8SPeter Chubb case 0xf00: /* TimerITCR */ 2327b4252e8SPeter Chubb case 0xf04: /* TimerITOP (strictly write only but..) */ 233edb94a41SPeter Maydell qemu_log_mask(LOG_UNIMP, 234edb94a41SPeter Maydell "%s: integration test registers unimplemented\n", 235edb94a41SPeter Maydell __func__); 2367b4252e8SPeter Chubb return 0; 2377b4252e8SPeter Chubb } 2387b4252e8SPeter Chubb 239edb94a41SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 240edb94a41SPeter Maydell "%s: Bad offset %x\n", __func__, (int)offset); 2417b4252e8SPeter Chubb return 0; 242cdbdb648Spbrook } 243cdbdb648Spbrook 244a8170e5eSAvi Kivity static void sp804_write(void *opaque, hwaddr offset, 245e219dea2SAvi Kivity uint64_t value, unsigned size) 246cdbdb648Spbrook { 2471024d7f0SAndreas Färber SP804State *s = (SP804State *)opaque; 248cdbdb648Spbrook 249cdbdb648Spbrook if (offset < 0x20) { 250cdbdb648Spbrook arm_timer_write(s->timer[0], offset, value); 2517b4252e8SPeter Chubb return; 252cdbdb648Spbrook } 2537b4252e8SPeter Chubb 2547b4252e8SPeter Chubb if (offset < 0x40) { 2557b4252e8SPeter Chubb arm_timer_write(s->timer[1], offset - 0x20, value); 2567b4252e8SPeter Chubb return; 2577b4252e8SPeter Chubb } 2587b4252e8SPeter Chubb 2597b4252e8SPeter Chubb /* Technically we could be writing to the Test Registers, but not likely */ 260edb94a41SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %x\n", 261edb94a41SPeter Maydell __func__, (int)offset); 262cdbdb648Spbrook } 263cdbdb648Spbrook 264e219dea2SAvi Kivity static const MemoryRegionOps sp804_ops = { 265e219dea2SAvi Kivity .read = sp804_read, 266e219dea2SAvi Kivity .write = sp804_write, 267e219dea2SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 268cdbdb648Spbrook }; 269cdbdb648Spbrook 27081986ac4SJuan Quintela static const VMStateDescription vmstate_sp804 = { 27181986ac4SJuan Quintela .name = "sp804", 27281986ac4SJuan Quintela .version_id = 1, 27381986ac4SJuan Quintela .minimum_version_id = 1, 27481986ac4SJuan Quintela .fields = (VMStateField[]) { 2751024d7f0SAndreas Färber VMSTATE_INT32_ARRAY(level, SP804State, 2), 27681986ac4SJuan Quintela VMSTATE_END_OF_LIST() 27723e39294Spbrook } 27881986ac4SJuan Quintela }; 27923e39294Spbrook 2800d175e74Sxiaoqiang.zhao static void sp804_init(Object *obj) 281cdbdb648Spbrook { 2820d175e74Sxiaoqiang.zhao SP804State *s = SP804(obj); 2830d175e74Sxiaoqiang.zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 284cdbdb648Spbrook 2850c88dea5SAndreas Färber sysbus_init_irq(sbd, &s->irq); 2860d175e74Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &sp804_ops, s, 2870d175e74Sxiaoqiang.zhao "sp804", 0x1000); 2880d175e74Sxiaoqiang.zhao sysbus_init_mmio(sbd, &s->iomem); 2890d175e74Sxiaoqiang.zhao } 2900d175e74Sxiaoqiang.zhao 2910d175e74Sxiaoqiang.zhao static void sp804_realize(DeviceState *dev, Error **errp) 2920d175e74Sxiaoqiang.zhao { 2930d175e74Sxiaoqiang.zhao SP804State *s = SP804(dev); 2940d175e74Sxiaoqiang.zhao 295104a26a2SMark Langsdorf s->timer[0] = arm_timer_init(s->freq0); 296104a26a2SMark Langsdorf s->timer[1] = arm_timer_init(s->freq1); 297b6412724SShannon Zhao s->timer[0]->irq = qemu_allocate_irq(sp804_set_irq, s, 0); 298b6412724SShannon Zhao s->timer[1]->irq = qemu_allocate_irq(sp804_set_irq, s, 1); 299cdbdb648Spbrook } 300cdbdb648Spbrook 301cdbdb648Spbrook /* Integrator/CP timer module. */ 302cdbdb648Spbrook 303e2051b42SAndreas Färber #define TYPE_INTEGRATOR_PIT "integrator_pit" 304e2051b42SAndreas Färber #define INTEGRATOR_PIT(obj) \ 305e2051b42SAndreas Färber OBJECT_CHECK(icp_pit_state, (obj), TYPE_INTEGRATOR_PIT) 306e2051b42SAndreas Färber 307cdbdb648Spbrook typedef struct { 308e2051b42SAndreas Färber SysBusDevice parent_obj; 309e2051b42SAndreas Färber 310e219dea2SAvi Kivity MemoryRegion iomem; 3116a824ec3SPaul Brook arm_timer_state *timer[3]; 312cdbdb648Spbrook } icp_pit_state; 313cdbdb648Spbrook 314a8170e5eSAvi Kivity static uint64_t icp_pit_read(void *opaque, hwaddr offset, 315e219dea2SAvi Kivity unsigned size) 316cdbdb648Spbrook { 317cdbdb648Spbrook icp_pit_state *s = (icp_pit_state *)opaque; 318cdbdb648Spbrook int n; 319cdbdb648Spbrook 320cdbdb648Spbrook /* ??? Don't know the PrimeCell ID for this device. */ 321cdbdb648Spbrook n = offset >> 8; 322ee71c984SPeter Maydell if (n > 2) { 323edb94a41SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad timer %d\n", __func__, n); 324cba933b2SPeter Maydell return 0; 3252ac71179SPaul Brook } 326cdbdb648Spbrook 327cdbdb648Spbrook return arm_timer_read(s->timer[n], offset & 0xff); 328cdbdb648Spbrook } 329cdbdb648Spbrook 330a8170e5eSAvi Kivity static void icp_pit_write(void *opaque, hwaddr offset, 331e219dea2SAvi Kivity uint64_t value, unsigned size) 332cdbdb648Spbrook { 333cdbdb648Spbrook icp_pit_state *s = (icp_pit_state *)opaque; 334cdbdb648Spbrook int n; 335cdbdb648Spbrook 336cdbdb648Spbrook n = offset >> 8; 337ee71c984SPeter Maydell if (n > 2) { 338edb94a41SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad timer %d\n", __func__, n); 339cba933b2SPeter Maydell return; 3402ac71179SPaul Brook } 341cdbdb648Spbrook 342cdbdb648Spbrook arm_timer_write(s->timer[n], offset & 0xff, value); 343cdbdb648Spbrook } 344cdbdb648Spbrook 345e219dea2SAvi Kivity static const MemoryRegionOps icp_pit_ops = { 346e219dea2SAvi Kivity .read = icp_pit_read, 347e219dea2SAvi Kivity .write = icp_pit_write, 348e219dea2SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 349cdbdb648Spbrook }; 350cdbdb648Spbrook 3510d175e74Sxiaoqiang.zhao static void icp_pit_init(Object *obj) 352cdbdb648Spbrook { 3530d175e74Sxiaoqiang.zhao icp_pit_state *s = INTEGRATOR_PIT(obj); 3540d175e74Sxiaoqiang.zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 355cdbdb648Spbrook 356cdbdb648Spbrook /* Timer 0 runs at the system clock speed (40MHz). */ 3576a824ec3SPaul Brook s->timer[0] = arm_timer_init(40000000); 358cdbdb648Spbrook /* The other two timers run at 1MHz. */ 3596a824ec3SPaul Brook s->timer[1] = arm_timer_init(1000000); 3606a824ec3SPaul Brook s->timer[2] = arm_timer_init(1000000); 3616a824ec3SPaul Brook 3626a824ec3SPaul Brook sysbus_init_irq(dev, &s->timer[0]->irq); 3636a824ec3SPaul Brook sysbus_init_irq(dev, &s->timer[1]->irq); 3646a824ec3SPaul Brook sysbus_init_irq(dev, &s->timer[2]->irq); 365cdbdb648Spbrook 3660d175e74Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &icp_pit_ops, s, 367853dca12SPaolo Bonzini "icp_pit", 0x1000); 368750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem); 36923e39294Spbrook /* This device has no state to save/restore. The component timers will 37023e39294Spbrook save themselves. */ 371999e12bbSAnthony Liguori } 372999e12bbSAnthony Liguori 3738c43a6f0SAndreas Färber static const TypeInfo icp_pit_info = { 374e2051b42SAndreas Färber .name = TYPE_INTEGRATOR_PIT, 37539bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 37639bffca2SAnthony Liguori .instance_size = sizeof(icp_pit_state), 3770d175e74Sxiaoqiang.zhao .instance_init = icp_pit_init, 378999e12bbSAnthony Liguori }; 379999e12bbSAnthony Liguori 38039bffca2SAnthony Liguori static Property sp804_properties[] = { 3811024d7f0SAndreas Färber DEFINE_PROP_UINT32("freq0", SP804State, freq0, 1000000), 3821024d7f0SAndreas Färber DEFINE_PROP_UINT32("freq1", SP804State, freq1, 1000000), 38339bffca2SAnthony Liguori DEFINE_PROP_END_OF_LIST(), 38439bffca2SAnthony Liguori }; 38539bffca2SAnthony Liguori 386999e12bbSAnthony Liguori static void sp804_class_init(ObjectClass *klass, void *data) 387999e12bbSAnthony Liguori { 38839bffca2SAnthony Liguori DeviceClass *k = DEVICE_CLASS(klass); 389999e12bbSAnthony Liguori 3900d175e74Sxiaoqiang.zhao k->realize = sp804_realize; 39139bffca2SAnthony Liguori k->props = sp804_properties; 392*d712a5a2Sxiaoqiang.zhao k->vmsd = &vmstate_sp804; 393999e12bbSAnthony Liguori } 394999e12bbSAnthony Liguori 3958c43a6f0SAndreas Färber static const TypeInfo sp804_info = { 3960c88dea5SAndreas Färber .name = TYPE_SP804, 39739bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 3981024d7f0SAndreas Färber .instance_size = sizeof(SP804State), 3990d175e74Sxiaoqiang.zhao .instance_init = sp804_init, 400999e12bbSAnthony Liguori .class_init = sp804_class_init, 401999e12bbSAnthony Liguori }; 402999e12bbSAnthony Liguori 40383f7d43aSAndreas Färber static void arm_timer_register_types(void) 4046a824ec3SPaul Brook { 40539bffca2SAnthony Liguori type_register_static(&icp_pit_info); 40639bffca2SAnthony Liguori type_register_static(&sp804_info); 4076a824ec3SPaul Brook } 4086a824ec3SPaul Brook 40983f7d43aSAndreas Färber type_init(arm_timer_register_types) 410