xref: /qemu/hw/timer/arm_timer.c (revision b64127244d669c33a4ffdcc47e076559497785af)
1cdbdb648Spbrook /*
2cdbdb648Spbrook  * ARM PrimeCell Timer modules.
3cdbdb648Spbrook  *
4cdbdb648Spbrook  * Copyright (c) 2005-2006 CodeSourcery.
5cdbdb648Spbrook  * Written by Paul Brook
6cdbdb648Spbrook  *
78e31bf38SMatthew Fernandez  * This code is licensed under the GPL.
8cdbdb648Spbrook  */
9cdbdb648Spbrook 
1083c9f4caSPaolo Bonzini #include "hw/sysbus.h"
111de7afc9SPaolo Bonzini #include "qemu/timer.h"
12104a26a2SMark Langsdorf #include "qemu-common.h"
1383c9f4caSPaolo Bonzini #include "hw/qdev.h"
1483c9f4caSPaolo Bonzini #include "hw/ptimer.h"
156a1751b7SAlex Bligh #include "qemu/main-loop.h"
16cdbdb648Spbrook 
17cdbdb648Spbrook /* Common timer implementation.  */
18cdbdb648Spbrook 
19cdbdb648Spbrook #define TIMER_CTRL_ONESHOT      (1 << 0)
20cdbdb648Spbrook #define TIMER_CTRL_32BIT        (1 << 1)
21cdbdb648Spbrook #define TIMER_CTRL_DIV1         (0 << 2)
22cdbdb648Spbrook #define TIMER_CTRL_DIV16        (1 << 2)
23cdbdb648Spbrook #define TIMER_CTRL_DIV256       (2 << 2)
24cdbdb648Spbrook #define TIMER_CTRL_IE           (1 << 5)
25cdbdb648Spbrook #define TIMER_CTRL_PERIODIC     (1 << 6)
26cdbdb648Spbrook #define TIMER_CTRL_ENABLE       (1 << 7)
27cdbdb648Spbrook 
28cdbdb648Spbrook typedef struct {
29423f0742Spbrook     ptimer_state *timer;
30cdbdb648Spbrook     uint32_t control;
31cdbdb648Spbrook     uint32_t limit;
32cdbdb648Spbrook     int freq;
33cdbdb648Spbrook     int int_level;
34d537cf6cSpbrook     qemu_irq irq;
35cdbdb648Spbrook } arm_timer_state;
36cdbdb648Spbrook 
37cdbdb648Spbrook /* Check all active timers, and schedule the next timer interrupt.  */
38cdbdb648Spbrook 
39423f0742Spbrook static void arm_timer_update(arm_timer_state *s)
40cdbdb648Spbrook {
41cdbdb648Spbrook     /* Update interrupts.  */
42cdbdb648Spbrook     if (s->int_level && (s->control & TIMER_CTRL_IE)) {
43d537cf6cSpbrook         qemu_irq_raise(s->irq);
44cdbdb648Spbrook     } else {
45d537cf6cSpbrook         qemu_irq_lower(s->irq);
46cdbdb648Spbrook     }
47cdbdb648Spbrook }
48cdbdb648Spbrook 
49a8170e5eSAvi Kivity static uint32_t arm_timer_read(void *opaque, hwaddr offset)
50cdbdb648Spbrook {
51cdbdb648Spbrook     arm_timer_state *s = (arm_timer_state *)opaque;
52cdbdb648Spbrook 
53cdbdb648Spbrook     switch (offset >> 2) {
54cdbdb648Spbrook     case 0: /* TimerLoad */
55cdbdb648Spbrook     case 6: /* TimerBGLoad */
56cdbdb648Spbrook         return s->limit;
57cdbdb648Spbrook     case 1: /* TimerValue */
58423f0742Spbrook         return ptimer_get_count(s->timer);
59cdbdb648Spbrook     case 2: /* TimerControl */
60cdbdb648Spbrook         return s->control;
61cdbdb648Spbrook     case 4: /* TimerRIS */
62cdbdb648Spbrook         return s->int_level;
63cdbdb648Spbrook     case 5: /* TimerMIS */
64cdbdb648Spbrook         if ((s->control & TIMER_CTRL_IE) == 0)
65cdbdb648Spbrook             return 0;
66cdbdb648Spbrook         return s->int_level;
67cdbdb648Spbrook     default:
68edb94a41SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
69edb94a41SPeter Maydell                       "%s: Bad offset %x\n", __func__, (int)offset);
70cdbdb648Spbrook         return 0;
71cdbdb648Spbrook     }
72cdbdb648Spbrook }
73cdbdb648Spbrook 
74423f0742Spbrook /* Reset the timer limit after settings have changed.  */
75423f0742Spbrook static void arm_timer_recalibrate(arm_timer_state *s, int reload)
76423f0742Spbrook {
77423f0742Spbrook     uint32_t limit;
78423f0742Spbrook 
79a9cf98d9SRabin Vincent     if ((s->control & (TIMER_CTRL_PERIODIC | TIMER_CTRL_ONESHOT)) == 0) {
80423f0742Spbrook         /* Free running.  */
81423f0742Spbrook         if (s->control & TIMER_CTRL_32BIT)
82423f0742Spbrook             limit = 0xffffffff;
83423f0742Spbrook         else
84423f0742Spbrook             limit = 0xffff;
85423f0742Spbrook     } else {
86423f0742Spbrook           /* Periodic.  */
87423f0742Spbrook           limit = s->limit;
88423f0742Spbrook     }
89423f0742Spbrook     ptimer_set_limit(s->timer, limit, reload);
90423f0742Spbrook }
91423f0742Spbrook 
92a8170e5eSAvi Kivity static void arm_timer_write(void *opaque, hwaddr offset,
93cdbdb648Spbrook                             uint32_t value)
94cdbdb648Spbrook {
95cdbdb648Spbrook     arm_timer_state *s = (arm_timer_state *)opaque;
96423f0742Spbrook     int freq;
97cdbdb648Spbrook 
98cdbdb648Spbrook     switch (offset >> 2) {
99cdbdb648Spbrook     case 0: /* TimerLoad */
100cdbdb648Spbrook         s->limit = value;
101423f0742Spbrook         arm_timer_recalibrate(s, 1);
102cdbdb648Spbrook         break;
103cdbdb648Spbrook     case 1: /* TimerValue */
104cdbdb648Spbrook         /* ??? Linux seems to want to write to this readonly register.
105cdbdb648Spbrook            Ignore it.  */
106cdbdb648Spbrook         break;
107cdbdb648Spbrook     case 2: /* TimerControl */
108cdbdb648Spbrook         if (s->control & TIMER_CTRL_ENABLE) {
109cdbdb648Spbrook             /* Pause the timer if it is running.  This may cause some
110cdbdb648Spbrook                inaccuracy dure to rounding, but avoids a whole lot of other
111cdbdb648Spbrook                messyness.  */
112423f0742Spbrook             ptimer_stop(s->timer);
113cdbdb648Spbrook         }
114cdbdb648Spbrook         s->control = value;
115423f0742Spbrook         freq = s->freq;
116cdbdb648Spbrook         /* ??? Need to recalculate expiry time after changing divisor.  */
117cdbdb648Spbrook         switch ((value >> 2) & 3) {
118423f0742Spbrook         case 1: freq >>= 4; break;
119423f0742Spbrook         case 2: freq >>= 8; break;
120cdbdb648Spbrook         }
121d6759902SRabin Vincent         arm_timer_recalibrate(s, s->control & TIMER_CTRL_ENABLE);
122423f0742Spbrook         ptimer_set_freq(s->timer, freq);
123cdbdb648Spbrook         if (s->control & TIMER_CTRL_ENABLE) {
124cdbdb648Spbrook             /* Restart the timer if still enabled.  */
125423f0742Spbrook             ptimer_run(s->timer, (s->control & TIMER_CTRL_ONESHOT) != 0);
126cdbdb648Spbrook         }
127cdbdb648Spbrook         break;
128cdbdb648Spbrook     case 3: /* TimerIntClr */
129cdbdb648Spbrook         s->int_level = 0;
130cdbdb648Spbrook         break;
131cdbdb648Spbrook     case 6: /* TimerBGLoad */
132cdbdb648Spbrook         s->limit = value;
133423f0742Spbrook         arm_timer_recalibrate(s, 0);
134cdbdb648Spbrook         break;
135cdbdb648Spbrook     default:
136edb94a41SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
137edb94a41SPeter Maydell                       "%s: Bad offset %x\n", __func__, (int)offset);
138cdbdb648Spbrook     }
139423f0742Spbrook     arm_timer_update(s);
140cdbdb648Spbrook }
141cdbdb648Spbrook 
142cdbdb648Spbrook static void arm_timer_tick(void *opaque)
143cdbdb648Spbrook {
144423f0742Spbrook     arm_timer_state *s = (arm_timer_state *)opaque;
145423f0742Spbrook     s->int_level = 1;
146423f0742Spbrook     arm_timer_update(s);
147cdbdb648Spbrook }
148cdbdb648Spbrook 
149eecd33a5SJuan Quintela static const VMStateDescription vmstate_arm_timer = {
150eecd33a5SJuan Quintela     .name = "arm_timer",
151eecd33a5SJuan Quintela     .version_id = 1,
152eecd33a5SJuan Quintela     .minimum_version_id = 1,
153eecd33a5SJuan Quintela     .fields = (VMStateField[]) {
154eecd33a5SJuan Quintela         VMSTATE_UINT32(control, arm_timer_state),
155eecd33a5SJuan Quintela         VMSTATE_UINT32(limit, arm_timer_state),
156eecd33a5SJuan Quintela         VMSTATE_INT32(int_level, arm_timer_state),
157eecd33a5SJuan Quintela         VMSTATE_PTIMER(timer, arm_timer_state),
158eecd33a5SJuan Quintela         VMSTATE_END_OF_LIST()
15923e39294Spbrook     }
160eecd33a5SJuan Quintela };
16123e39294Spbrook 
1626a824ec3SPaul Brook static arm_timer_state *arm_timer_init(uint32_t freq)
163cdbdb648Spbrook {
164cdbdb648Spbrook     arm_timer_state *s;
165423f0742Spbrook     QEMUBH *bh;
166cdbdb648Spbrook 
1677267c094SAnthony Liguori     s = (arm_timer_state *)g_malloc0(sizeof(arm_timer_state));
168423f0742Spbrook     s->freq = freq;
169cdbdb648Spbrook     s->control = TIMER_CTRL_IE;
170cdbdb648Spbrook 
171423f0742Spbrook     bh = qemu_bh_new(arm_timer_tick, s);
172423f0742Spbrook     s->timer = ptimer_init(bh);
173eecd33a5SJuan Quintela     vmstate_register(NULL, -1, &vmstate_arm_timer, s);
174cdbdb648Spbrook     return s;
175cdbdb648Spbrook }
176cdbdb648Spbrook 
177cdbdb648Spbrook /* ARM PrimeCell SP804 dual timer module.
1787b4252e8SPeter Chubb  * Docs at
1797b4252e8SPeter Chubb  * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0271d/index.html
1807b4252e8SPeter Chubb */
181cdbdb648Spbrook 
1820c88dea5SAndreas Färber #define TYPE_SP804 "sp804"
1830c88dea5SAndreas Färber #define SP804(obj) OBJECT_CHECK(SP804State, (obj), TYPE_SP804)
1840c88dea5SAndreas Färber 
1851024d7f0SAndreas Färber typedef struct SP804State {
1860c88dea5SAndreas Färber     SysBusDevice parent_obj;
1870c88dea5SAndreas Färber 
188e219dea2SAvi Kivity     MemoryRegion iomem;
1896a824ec3SPaul Brook     arm_timer_state *timer[2];
190104a26a2SMark Langsdorf     uint32_t freq0, freq1;
191cdbdb648Spbrook     int level[2];
192d537cf6cSpbrook     qemu_irq irq;
1931024d7f0SAndreas Färber } SP804State;
194cdbdb648Spbrook 
1957b4252e8SPeter Chubb static const uint8_t sp804_ids[] = {
1967b4252e8SPeter Chubb     /* Timer ID */
1977b4252e8SPeter Chubb     0x04, 0x18, 0x14, 0,
1987b4252e8SPeter Chubb     /* PrimeCell ID */
1997b4252e8SPeter Chubb     0xd, 0xf0, 0x05, 0xb1
2007b4252e8SPeter Chubb };
2017b4252e8SPeter Chubb 
202d537cf6cSpbrook /* Merge the IRQs from the two component devices.  */
203cdbdb648Spbrook static void sp804_set_irq(void *opaque, int irq, int level)
204cdbdb648Spbrook {
2051024d7f0SAndreas Färber     SP804State *s = (SP804State *)opaque;
206cdbdb648Spbrook 
207cdbdb648Spbrook     s->level[irq] = level;
208d537cf6cSpbrook     qemu_set_irq(s->irq, s->level[0] || s->level[1]);
209cdbdb648Spbrook }
210cdbdb648Spbrook 
211a8170e5eSAvi Kivity static uint64_t sp804_read(void *opaque, hwaddr offset,
212e219dea2SAvi Kivity                            unsigned size)
213cdbdb648Spbrook {
2141024d7f0SAndreas Färber     SP804State *s = (SP804State *)opaque;
215cdbdb648Spbrook 
216cdbdb648Spbrook     if (offset < 0x20) {
217cdbdb648Spbrook         return arm_timer_read(s->timer[0], offset);
2187b4252e8SPeter Chubb     }
2197b4252e8SPeter Chubb     if (offset < 0x40) {
220cdbdb648Spbrook         return arm_timer_read(s->timer[1], offset - 0x20);
221cdbdb648Spbrook     }
2227b4252e8SPeter Chubb 
2237b4252e8SPeter Chubb     /* TimerPeriphID */
2247b4252e8SPeter Chubb     if (offset >= 0xfe0 && offset <= 0xffc) {
2257b4252e8SPeter Chubb         return sp804_ids[(offset - 0xfe0) >> 2];
2267b4252e8SPeter Chubb     }
2277b4252e8SPeter Chubb 
2287b4252e8SPeter Chubb     switch (offset) {
2297b4252e8SPeter Chubb     /* Integration Test control registers, which we won't support */
2307b4252e8SPeter Chubb     case 0xf00: /* TimerITCR */
2317b4252e8SPeter Chubb     case 0xf04: /* TimerITOP (strictly write only but..) */
232edb94a41SPeter Maydell         qemu_log_mask(LOG_UNIMP,
233edb94a41SPeter Maydell                       "%s: integration test registers unimplemented\n",
234edb94a41SPeter Maydell                       __func__);
2357b4252e8SPeter Chubb         return 0;
2367b4252e8SPeter Chubb     }
2377b4252e8SPeter Chubb 
238edb94a41SPeter Maydell     qemu_log_mask(LOG_GUEST_ERROR,
239edb94a41SPeter Maydell                   "%s: Bad offset %x\n", __func__, (int)offset);
2407b4252e8SPeter Chubb     return 0;
241cdbdb648Spbrook }
242cdbdb648Spbrook 
243a8170e5eSAvi Kivity static void sp804_write(void *opaque, hwaddr offset,
244e219dea2SAvi Kivity                         uint64_t value, unsigned size)
245cdbdb648Spbrook {
2461024d7f0SAndreas Färber     SP804State *s = (SP804State *)opaque;
247cdbdb648Spbrook 
248cdbdb648Spbrook     if (offset < 0x20) {
249cdbdb648Spbrook         arm_timer_write(s->timer[0], offset, value);
2507b4252e8SPeter Chubb         return;
251cdbdb648Spbrook     }
2527b4252e8SPeter Chubb 
2537b4252e8SPeter Chubb     if (offset < 0x40) {
2547b4252e8SPeter Chubb         arm_timer_write(s->timer[1], offset - 0x20, value);
2557b4252e8SPeter Chubb         return;
2567b4252e8SPeter Chubb     }
2577b4252e8SPeter Chubb 
2587b4252e8SPeter Chubb     /* Technically we could be writing to the Test Registers, but not likely */
259edb94a41SPeter Maydell     qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %x\n",
260edb94a41SPeter Maydell                   __func__, (int)offset);
261cdbdb648Spbrook }
262cdbdb648Spbrook 
263e219dea2SAvi Kivity static const MemoryRegionOps sp804_ops = {
264e219dea2SAvi Kivity     .read = sp804_read,
265e219dea2SAvi Kivity     .write = sp804_write,
266e219dea2SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
267cdbdb648Spbrook };
268cdbdb648Spbrook 
26981986ac4SJuan Quintela static const VMStateDescription vmstate_sp804 = {
27081986ac4SJuan Quintela     .name = "sp804",
27181986ac4SJuan Quintela     .version_id = 1,
27281986ac4SJuan Quintela     .minimum_version_id = 1,
27381986ac4SJuan Quintela     .fields = (VMStateField[]) {
2741024d7f0SAndreas Färber         VMSTATE_INT32_ARRAY(level, SP804State, 2),
27581986ac4SJuan Quintela         VMSTATE_END_OF_LIST()
27623e39294Spbrook     }
27781986ac4SJuan Quintela };
27823e39294Spbrook 
2790c88dea5SAndreas Färber static int sp804_init(SysBusDevice *sbd)
280cdbdb648Spbrook {
2810c88dea5SAndreas Färber     DeviceState *dev = DEVICE(sbd);
2820c88dea5SAndreas Färber     SP804State *s = SP804(dev);
283cdbdb648Spbrook 
2840c88dea5SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
285104a26a2SMark Langsdorf     s->timer[0] = arm_timer_init(s->freq0);
286104a26a2SMark Langsdorf     s->timer[1] = arm_timer_init(s->freq1);
287*b6412724SShannon Zhao     s->timer[0]->irq = qemu_allocate_irq(sp804_set_irq, s, 0);
288*b6412724SShannon Zhao     s->timer[1]->irq = qemu_allocate_irq(sp804_set_irq, s, 1);
289853dca12SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &sp804_ops, s,
290853dca12SPaolo Bonzini                           "sp804", 0x1000);
2910c88dea5SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
2920c88dea5SAndreas Färber     vmstate_register(dev, -1, &vmstate_sp804, s);
29381a322d4SGerd Hoffmann     return 0;
294cdbdb648Spbrook }
295cdbdb648Spbrook 
296cdbdb648Spbrook /* Integrator/CP timer module.  */
297cdbdb648Spbrook 
298e2051b42SAndreas Färber #define TYPE_INTEGRATOR_PIT "integrator_pit"
299e2051b42SAndreas Färber #define INTEGRATOR_PIT(obj) \
300e2051b42SAndreas Färber     OBJECT_CHECK(icp_pit_state, (obj), TYPE_INTEGRATOR_PIT)
301e2051b42SAndreas Färber 
302cdbdb648Spbrook typedef struct {
303e2051b42SAndreas Färber     SysBusDevice parent_obj;
304e2051b42SAndreas Färber 
305e219dea2SAvi Kivity     MemoryRegion iomem;
3066a824ec3SPaul Brook     arm_timer_state *timer[3];
307cdbdb648Spbrook } icp_pit_state;
308cdbdb648Spbrook 
309a8170e5eSAvi Kivity static uint64_t icp_pit_read(void *opaque, hwaddr offset,
310e219dea2SAvi Kivity                              unsigned size)
311cdbdb648Spbrook {
312cdbdb648Spbrook     icp_pit_state *s = (icp_pit_state *)opaque;
313cdbdb648Spbrook     int n;
314cdbdb648Spbrook 
315cdbdb648Spbrook     /* ??? Don't know the PrimeCell ID for this device.  */
316cdbdb648Spbrook     n = offset >> 8;
317ee71c984SPeter Maydell     if (n > 2) {
318edb94a41SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad timer %d\n", __func__, n);
319cba933b2SPeter Maydell         return 0;
3202ac71179SPaul Brook     }
321cdbdb648Spbrook 
322cdbdb648Spbrook     return arm_timer_read(s->timer[n], offset & 0xff);
323cdbdb648Spbrook }
324cdbdb648Spbrook 
325a8170e5eSAvi Kivity static void icp_pit_write(void *opaque, hwaddr offset,
326e219dea2SAvi Kivity                           uint64_t value, unsigned size)
327cdbdb648Spbrook {
328cdbdb648Spbrook     icp_pit_state *s = (icp_pit_state *)opaque;
329cdbdb648Spbrook     int n;
330cdbdb648Spbrook 
331cdbdb648Spbrook     n = offset >> 8;
332ee71c984SPeter Maydell     if (n > 2) {
333edb94a41SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad timer %d\n", __func__, n);
334cba933b2SPeter Maydell         return;
3352ac71179SPaul Brook     }
336cdbdb648Spbrook 
337cdbdb648Spbrook     arm_timer_write(s->timer[n], offset & 0xff, value);
338cdbdb648Spbrook }
339cdbdb648Spbrook 
340e219dea2SAvi Kivity static const MemoryRegionOps icp_pit_ops = {
341e219dea2SAvi Kivity     .read = icp_pit_read,
342e219dea2SAvi Kivity     .write = icp_pit_write,
343e219dea2SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
344cdbdb648Spbrook };
345cdbdb648Spbrook 
34681a322d4SGerd Hoffmann static int icp_pit_init(SysBusDevice *dev)
347cdbdb648Spbrook {
348e2051b42SAndreas Färber     icp_pit_state *s = INTEGRATOR_PIT(dev);
349cdbdb648Spbrook 
350cdbdb648Spbrook     /* Timer 0 runs at the system clock speed (40MHz).  */
3516a824ec3SPaul Brook     s->timer[0] = arm_timer_init(40000000);
352cdbdb648Spbrook     /* The other two timers run at 1MHz.  */
3536a824ec3SPaul Brook     s->timer[1] = arm_timer_init(1000000);
3546a824ec3SPaul Brook     s->timer[2] = arm_timer_init(1000000);
3556a824ec3SPaul Brook 
3566a824ec3SPaul Brook     sysbus_init_irq(dev, &s->timer[0]->irq);
3576a824ec3SPaul Brook     sysbus_init_irq(dev, &s->timer[1]->irq);
3586a824ec3SPaul Brook     sysbus_init_irq(dev, &s->timer[2]->irq);
359cdbdb648Spbrook 
360853dca12SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &icp_pit_ops, s,
361853dca12SPaolo Bonzini                           "icp_pit", 0x1000);
362750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
36323e39294Spbrook     /* This device has no state to save/restore.  The component timers will
36423e39294Spbrook        save themselves.  */
36581a322d4SGerd Hoffmann     return 0;
366cdbdb648Spbrook }
3676a824ec3SPaul Brook 
368999e12bbSAnthony Liguori static void icp_pit_class_init(ObjectClass *klass, void *data)
369999e12bbSAnthony Liguori {
370999e12bbSAnthony Liguori     SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
371999e12bbSAnthony Liguori 
372999e12bbSAnthony Liguori     sdc->init = icp_pit_init;
373999e12bbSAnthony Liguori }
374999e12bbSAnthony Liguori 
3758c43a6f0SAndreas Färber static const TypeInfo icp_pit_info = {
376e2051b42SAndreas Färber     .name          = TYPE_INTEGRATOR_PIT,
37739bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
37839bffca2SAnthony Liguori     .instance_size = sizeof(icp_pit_state),
379999e12bbSAnthony Liguori     .class_init    = icp_pit_class_init,
380999e12bbSAnthony Liguori };
381999e12bbSAnthony Liguori 
38239bffca2SAnthony Liguori static Property sp804_properties[] = {
3831024d7f0SAndreas Färber     DEFINE_PROP_UINT32("freq0", SP804State, freq0, 1000000),
3841024d7f0SAndreas Färber     DEFINE_PROP_UINT32("freq1", SP804State, freq1, 1000000),
38539bffca2SAnthony Liguori     DEFINE_PROP_END_OF_LIST(),
38639bffca2SAnthony Liguori };
38739bffca2SAnthony Liguori 
388999e12bbSAnthony Liguori static void sp804_class_init(ObjectClass *klass, void *data)
389999e12bbSAnthony Liguori {
390999e12bbSAnthony Liguori     SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
39139bffca2SAnthony Liguori     DeviceClass *k = DEVICE_CLASS(klass);
392999e12bbSAnthony Liguori 
393999e12bbSAnthony Liguori     sdc->init = sp804_init;
39439bffca2SAnthony Liguori     k->props = sp804_properties;
395999e12bbSAnthony Liguori }
396999e12bbSAnthony Liguori 
3978c43a6f0SAndreas Färber static const TypeInfo sp804_info = {
3980c88dea5SAndreas Färber     .name          = TYPE_SP804,
39939bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
4001024d7f0SAndreas Färber     .instance_size = sizeof(SP804State),
401999e12bbSAnthony Liguori     .class_init    = sp804_class_init,
402999e12bbSAnthony Liguori };
403999e12bbSAnthony Liguori 
40483f7d43aSAndreas Färber static void arm_timer_register_types(void)
4056a824ec3SPaul Brook {
40639bffca2SAnthony Liguori     type_register_static(&icp_pit_info);
40739bffca2SAnthony Liguori     type_register_static(&sp804_info);
4086a824ec3SPaul Brook }
4096a824ec3SPaul Brook 
41083f7d43aSAndreas Färber type_init(arm_timer_register_types)
411