xref: /qemu/hw/timer/arm_timer.c (revision 6a1751b7aad6e38e9d1ae6bcea72fa28bf6cc5fb)
1cdbdb648Spbrook /*
2cdbdb648Spbrook  * ARM PrimeCell Timer modules.
3cdbdb648Spbrook  *
4cdbdb648Spbrook  * Copyright (c) 2005-2006 CodeSourcery.
5cdbdb648Spbrook  * Written by Paul Brook
6cdbdb648Spbrook  *
78e31bf38SMatthew Fernandez  * This code is licensed under the GPL.
8cdbdb648Spbrook  */
9cdbdb648Spbrook 
1083c9f4caSPaolo Bonzini #include "hw/sysbus.h"
111de7afc9SPaolo Bonzini #include "qemu/timer.h"
12104a26a2SMark Langsdorf #include "qemu-common.h"
1383c9f4caSPaolo Bonzini #include "hw/qdev.h"
1483c9f4caSPaolo Bonzini #include "hw/ptimer.h"
15*6a1751b7SAlex Bligh #include "qemu/main-loop.h"
16cdbdb648Spbrook 
17cdbdb648Spbrook /* Common timer implementation.  */
18cdbdb648Spbrook 
19cdbdb648Spbrook #define TIMER_CTRL_ONESHOT      (1 << 0)
20cdbdb648Spbrook #define TIMER_CTRL_32BIT        (1 << 1)
21cdbdb648Spbrook #define TIMER_CTRL_DIV1         (0 << 2)
22cdbdb648Spbrook #define TIMER_CTRL_DIV16        (1 << 2)
23cdbdb648Spbrook #define TIMER_CTRL_DIV256       (2 << 2)
24cdbdb648Spbrook #define TIMER_CTRL_IE           (1 << 5)
25cdbdb648Spbrook #define TIMER_CTRL_PERIODIC     (1 << 6)
26cdbdb648Spbrook #define TIMER_CTRL_ENABLE       (1 << 7)
27cdbdb648Spbrook 
28cdbdb648Spbrook typedef struct {
29423f0742Spbrook     ptimer_state *timer;
30cdbdb648Spbrook     uint32_t control;
31cdbdb648Spbrook     uint32_t limit;
32cdbdb648Spbrook     int freq;
33cdbdb648Spbrook     int int_level;
34d537cf6cSpbrook     qemu_irq irq;
35cdbdb648Spbrook } arm_timer_state;
36cdbdb648Spbrook 
37cdbdb648Spbrook /* Check all active timers, and schedule the next timer interrupt.  */
38cdbdb648Spbrook 
39423f0742Spbrook static void arm_timer_update(arm_timer_state *s)
40cdbdb648Spbrook {
41cdbdb648Spbrook     /* Update interrupts.  */
42cdbdb648Spbrook     if (s->int_level && (s->control & TIMER_CTRL_IE)) {
43d537cf6cSpbrook         qemu_irq_raise(s->irq);
44cdbdb648Spbrook     } else {
45d537cf6cSpbrook         qemu_irq_lower(s->irq);
46cdbdb648Spbrook     }
47cdbdb648Spbrook }
48cdbdb648Spbrook 
49a8170e5eSAvi Kivity static uint32_t arm_timer_read(void *opaque, hwaddr offset)
50cdbdb648Spbrook {
51cdbdb648Spbrook     arm_timer_state *s = (arm_timer_state *)opaque;
52cdbdb648Spbrook 
53cdbdb648Spbrook     switch (offset >> 2) {
54cdbdb648Spbrook     case 0: /* TimerLoad */
55cdbdb648Spbrook     case 6: /* TimerBGLoad */
56cdbdb648Spbrook         return s->limit;
57cdbdb648Spbrook     case 1: /* TimerValue */
58423f0742Spbrook         return ptimer_get_count(s->timer);
59cdbdb648Spbrook     case 2: /* TimerControl */
60cdbdb648Spbrook         return s->control;
61cdbdb648Spbrook     case 4: /* TimerRIS */
62cdbdb648Spbrook         return s->int_level;
63cdbdb648Spbrook     case 5: /* TimerMIS */
64cdbdb648Spbrook         if ((s->control & TIMER_CTRL_IE) == 0)
65cdbdb648Spbrook             return 0;
66cdbdb648Spbrook         return s->int_level;
67cdbdb648Spbrook     default:
68edb94a41SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
69edb94a41SPeter Maydell                       "%s: Bad offset %x\n", __func__, (int)offset);
70cdbdb648Spbrook         return 0;
71cdbdb648Spbrook     }
72cdbdb648Spbrook }
73cdbdb648Spbrook 
74423f0742Spbrook /* Reset the timer limit after settings have changed.  */
75423f0742Spbrook static void arm_timer_recalibrate(arm_timer_state *s, int reload)
76423f0742Spbrook {
77423f0742Spbrook     uint32_t limit;
78423f0742Spbrook 
79a9cf98d9SRabin Vincent     if ((s->control & (TIMER_CTRL_PERIODIC | TIMER_CTRL_ONESHOT)) == 0) {
80423f0742Spbrook         /* Free running.  */
81423f0742Spbrook         if (s->control & TIMER_CTRL_32BIT)
82423f0742Spbrook             limit = 0xffffffff;
83423f0742Spbrook         else
84423f0742Spbrook             limit = 0xffff;
85423f0742Spbrook     } else {
86423f0742Spbrook           /* Periodic.  */
87423f0742Spbrook           limit = s->limit;
88423f0742Spbrook     }
89423f0742Spbrook     ptimer_set_limit(s->timer, limit, reload);
90423f0742Spbrook }
91423f0742Spbrook 
92a8170e5eSAvi Kivity static void arm_timer_write(void *opaque, hwaddr offset,
93cdbdb648Spbrook                             uint32_t value)
94cdbdb648Spbrook {
95cdbdb648Spbrook     arm_timer_state *s = (arm_timer_state *)opaque;
96423f0742Spbrook     int freq;
97cdbdb648Spbrook 
98cdbdb648Spbrook     switch (offset >> 2) {
99cdbdb648Spbrook     case 0: /* TimerLoad */
100cdbdb648Spbrook         s->limit = value;
101423f0742Spbrook         arm_timer_recalibrate(s, 1);
102cdbdb648Spbrook         break;
103cdbdb648Spbrook     case 1: /* TimerValue */
104cdbdb648Spbrook         /* ??? Linux seems to want to write to this readonly register.
105cdbdb648Spbrook            Ignore it.  */
106cdbdb648Spbrook         break;
107cdbdb648Spbrook     case 2: /* TimerControl */
108cdbdb648Spbrook         if (s->control & TIMER_CTRL_ENABLE) {
109cdbdb648Spbrook             /* Pause the timer if it is running.  This may cause some
110cdbdb648Spbrook                inaccuracy dure to rounding, but avoids a whole lot of other
111cdbdb648Spbrook                messyness.  */
112423f0742Spbrook             ptimer_stop(s->timer);
113cdbdb648Spbrook         }
114cdbdb648Spbrook         s->control = value;
115423f0742Spbrook         freq = s->freq;
116cdbdb648Spbrook         /* ??? Need to recalculate expiry time after changing divisor.  */
117cdbdb648Spbrook         switch ((value >> 2) & 3) {
118423f0742Spbrook         case 1: freq >>= 4; break;
119423f0742Spbrook         case 2: freq >>= 8; break;
120cdbdb648Spbrook         }
121d6759902SRabin Vincent         arm_timer_recalibrate(s, s->control & TIMER_CTRL_ENABLE);
122423f0742Spbrook         ptimer_set_freq(s->timer, freq);
123cdbdb648Spbrook         if (s->control & TIMER_CTRL_ENABLE) {
124cdbdb648Spbrook             /* Restart the timer if still enabled.  */
125423f0742Spbrook             ptimer_run(s->timer, (s->control & TIMER_CTRL_ONESHOT) != 0);
126cdbdb648Spbrook         }
127cdbdb648Spbrook         break;
128cdbdb648Spbrook     case 3: /* TimerIntClr */
129cdbdb648Spbrook         s->int_level = 0;
130cdbdb648Spbrook         break;
131cdbdb648Spbrook     case 6: /* TimerBGLoad */
132cdbdb648Spbrook         s->limit = value;
133423f0742Spbrook         arm_timer_recalibrate(s, 0);
134cdbdb648Spbrook         break;
135cdbdb648Spbrook     default:
136edb94a41SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
137edb94a41SPeter Maydell                       "%s: Bad offset %x\n", __func__, (int)offset);
138cdbdb648Spbrook     }
139423f0742Spbrook     arm_timer_update(s);
140cdbdb648Spbrook }
141cdbdb648Spbrook 
142cdbdb648Spbrook static void arm_timer_tick(void *opaque)
143cdbdb648Spbrook {
144423f0742Spbrook     arm_timer_state *s = (arm_timer_state *)opaque;
145423f0742Spbrook     s->int_level = 1;
146423f0742Spbrook     arm_timer_update(s);
147cdbdb648Spbrook }
148cdbdb648Spbrook 
149eecd33a5SJuan Quintela static const VMStateDescription vmstate_arm_timer = {
150eecd33a5SJuan Quintela     .name = "arm_timer",
151eecd33a5SJuan Quintela     .version_id = 1,
152eecd33a5SJuan Quintela     .minimum_version_id = 1,
153eecd33a5SJuan Quintela     .minimum_version_id_old = 1,
154eecd33a5SJuan Quintela     .fields      = (VMStateField[]) {
155eecd33a5SJuan Quintela         VMSTATE_UINT32(control, arm_timer_state),
156eecd33a5SJuan Quintela         VMSTATE_UINT32(limit, arm_timer_state),
157eecd33a5SJuan Quintela         VMSTATE_INT32(int_level, arm_timer_state),
158eecd33a5SJuan Quintela         VMSTATE_PTIMER(timer, arm_timer_state),
159eecd33a5SJuan Quintela         VMSTATE_END_OF_LIST()
16023e39294Spbrook     }
161eecd33a5SJuan Quintela };
16223e39294Spbrook 
1636a824ec3SPaul Brook static arm_timer_state *arm_timer_init(uint32_t freq)
164cdbdb648Spbrook {
165cdbdb648Spbrook     arm_timer_state *s;
166423f0742Spbrook     QEMUBH *bh;
167cdbdb648Spbrook 
1687267c094SAnthony Liguori     s = (arm_timer_state *)g_malloc0(sizeof(arm_timer_state));
169423f0742Spbrook     s->freq = freq;
170cdbdb648Spbrook     s->control = TIMER_CTRL_IE;
171cdbdb648Spbrook 
172423f0742Spbrook     bh = qemu_bh_new(arm_timer_tick, s);
173423f0742Spbrook     s->timer = ptimer_init(bh);
174eecd33a5SJuan Quintela     vmstate_register(NULL, -1, &vmstate_arm_timer, s);
175cdbdb648Spbrook     return s;
176cdbdb648Spbrook }
177cdbdb648Spbrook 
178cdbdb648Spbrook /* ARM PrimeCell SP804 dual timer module.
1797b4252e8SPeter Chubb  * Docs at
1807b4252e8SPeter Chubb  * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0271d/index.html
1817b4252e8SPeter Chubb */
182cdbdb648Spbrook 
1830c88dea5SAndreas Färber #define TYPE_SP804 "sp804"
1840c88dea5SAndreas Färber #define SP804(obj) OBJECT_CHECK(SP804State, (obj), TYPE_SP804)
1850c88dea5SAndreas Färber 
1861024d7f0SAndreas Färber typedef struct SP804State {
1870c88dea5SAndreas Färber     SysBusDevice parent_obj;
1880c88dea5SAndreas Färber 
189e219dea2SAvi Kivity     MemoryRegion iomem;
1906a824ec3SPaul Brook     arm_timer_state *timer[2];
191104a26a2SMark Langsdorf     uint32_t freq0, freq1;
192cdbdb648Spbrook     int level[2];
193d537cf6cSpbrook     qemu_irq irq;
1941024d7f0SAndreas Färber } SP804State;
195cdbdb648Spbrook 
1967b4252e8SPeter Chubb static const uint8_t sp804_ids[] = {
1977b4252e8SPeter Chubb     /* Timer ID */
1987b4252e8SPeter Chubb     0x04, 0x18, 0x14, 0,
1997b4252e8SPeter Chubb     /* PrimeCell ID */
2007b4252e8SPeter Chubb     0xd, 0xf0, 0x05, 0xb1
2017b4252e8SPeter Chubb };
2027b4252e8SPeter Chubb 
203d537cf6cSpbrook /* Merge the IRQs from the two component devices.  */
204cdbdb648Spbrook static void sp804_set_irq(void *opaque, int irq, int level)
205cdbdb648Spbrook {
2061024d7f0SAndreas Färber     SP804State *s = (SP804State *)opaque;
207cdbdb648Spbrook 
208cdbdb648Spbrook     s->level[irq] = level;
209d537cf6cSpbrook     qemu_set_irq(s->irq, s->level[0] || s->level[1]);
210cdbdb648Spbrook }
211cdbdb648Spbrook 
212a8170e5eSAvi Kivity static uint64_t sp804_read(void *opaque, hwaddr offset,
213e219dea2SAvi Kivity                            unsigned size)
214cdbdb648Spbrook {
2151024d7f0SAndreas Färber     SP804State *s = (SP804State *)opaque;
216cdbdb648Spbrook 
217cdbdb648Spbrook     if (offset < 0x20) {
218cdbdb648Spbrook         return arm_timer_read(s->timer[0], offset);
2197b4252e8SPeter Chubb     }
2207b4252e8SPeter Chubb     if (offset < 0x40) {
221cdbdb648Spbrook         return arm_timer_read(s->timer[1], offset - 0x20);
222cdbdb648Spbrook     }
2237b4252e8SPeter Chubb 
2247b4252e8SPeter Chubb     /* TimerPeriphID */
2257b4252e8SPeter Chubb     if (offset >= 0xfe0 && offset <= 0xffc) {
2267b4252e8SPeter Chubb         return sp804_ids[(offset - 0xfe0) >> 2];
2277b4252e8SPeter Chubb     }
2287b4252e8SPeter Chubb 
2297b4252e8SPeter Chubb     switch (offset) {
2307b4252e8SPeter Chubb     /* Integration Test control registers, which we won't support */
2317b4252e8SPeter Chubb     case 0xf00: /* TimerITCR */
2327b4252e8SPeter Chubb     case 0xf04: /* TimerITOP (strictly write only but..) */
233edb94a41SPeter Maydell         qemu_log_mask(LOG_UNIMP,
234edb94a41SPeter Maydell                       "%s: integration test registers unimplemented\n",
235edb94a41SPeter Maydell                       __func__);
2367b4252e8SPeter Chubb         return 0;
2377b4252e8SPeter Chubb     }
2387b4252e8SPeter Chubb 
239edb94a41SPeter Maydell     qemu_log_mask(LOG_GUEST_ERROR,
240edb94a41SPeter Maydell                   "%s: Bad offset %x\n", __func__, (int)offset);
2417b4252e8SPeter Chubb     return 0;
242cdbdb648Spbrook }
243cdbdb648Spbrook 
244a8170e5eSAvi Kivity static void sp804_write(void *opaque, hwaddr offset,
245e219dea2SAvi Kivity                         uint64_t value, unsigned size)
246cdbdb648Spbrook {
2471024d7f0SAndreas Färber     SP804State *s = (SP804State *)opaque;
248cdbdb648Spbrook 
249cdbdb648Spbrook     if (offset < 0x20) {
250cdbdb648Spbrook         arm_timer_write(s->timer[0], offset, value);
2517b4252e8SPeter Chubb         return;
252cdbdb648Spbrook     }
2537b4252e8SPeter Chubb 
2547b4252e8SPeter Chubb     if (offset < 0x40) {
2557b4252e8SPeter Chubb         arm_timer_write(s->timer[1], offset - 0x20, value);
2567b4252e8SPeter Chubb         return;
2577b4252e8SPeter Chubb     }
2587b4252e8SPeter Chubb 
2597b4252e8SPeter Chubb     /* Technically we could be writing to the Test Registers, but not likely */
260edb94a41SPeter Maydell     qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %x\n",
261edb94a41SPeter Maydell                   __func__, (int)offset);
262cdbdb648Spbrook }
263cdbdb648Spbrook 
264e219dea2SAvi Kivity static const MemoryRegionOps sp804_ops = {
265e219dea2SAvi Kivity     .read = sp804_read,
266e219dea2SAvi Kivity     .write = sp804_write,
267e219dea2SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
268cdbdb648Spbrook };
269cdbdb648Spbrook 
27081986ac4SJuan Quintela static const VMStateDescription vmstate_sp804 = {
27181986ac4SJuan Quintela     .name = "sp804",
27281986ac4SJuan Quintela     .version_id = 1,
27381986ac4SJuan Quintela     .minimum_version_id = 1,
27481986ac4SJuan Quintela     .minimum_version_id_old = 1,
27581986ac4SJuan Quintela     .fields      = (VMStateField[]) {
2761024d7f0SAndreas Färber         VMSTATE_INT32_ARRAY(level, SP804State, 2),
27781986ac4SJuan Quintela         VMSTATE_END_OF_LIST()
27823e39294Spbrook     }
27981986ac4SJuan Quintela };
28023e39294Spbrook 
2810c88dea5SAndreas Färber static int sp804_init(SysBusDevice *sbd)
282cdbdb648Spbrook {
2830c88dea5SAndreas Färber     DeviceState *dev = DEVICE(sbd);
2840c88dea5SAndreas Färber     SP804State *s = SP804(dev);
285d537cf6cSpbrook     qemu_irq *qi;
286cdbdb648Spbrook 
287d537cf6cSpbrook     qi = qemu_allocate_irqs(sp804_set_irq, s, 2);
2880c88dea5SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
289104a26a2SMark Langsdorf     s->timer[0] = arm_timer_init(s->freq0);
290104a26a2SMark Langsdorf     s->timer[1] = arm_timer_init(s->freq1);
2916a824ec3SPaul Brook     s->timer[0]->irq = qi[0];
2926a824ec3SPaul Brook     s->timer[1]->irq = qi[1];
293853dca12SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &sp804_ops, s,
294853dca12SPaolo Bonzini                           "sp804", 0x1000);
2950c88dea5SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
2960c88dea5SAndreas Färber     vmstate_register(dev, -1, &vmstate_sp804, s);
29781a322d4SGerd Hoffmann     return 0;
298cdbdb648Spbrook }
299cdbdb648Spbrook 
300cdbdb648Spbrook /* Integrator/CP timer module.  */
301cdbdb648Spbrook 
302e2051b42SAndreas Färber #define TYPE_INTEGRATOR_PIT "integrator_pit"
303e2051b42SAndreas Färber #define INTEGRATOR_PIT(obj) \
304e2051b42SAndreas Färber     OBJECT_CHECK(icp_pit_state, (obj), TYPE_INTEGRATOR_PIT)
305e2051b42SAndreas Färber 
306cdbdb648Spbrook typedef struct {
307e2051b42SAndreas Färber     SysBusDevice parent_obj;
308e2051b42SAndreas Färber 
309e219dea2SAvi Kivity     MemoryRegion iomem;
3106a824ec3SPaul Brook     arm_timer_state *timer[3];
311cdbdb648Spbrook } icp_pit_state;
312cdbdb648Spbrook 
313a8170e5eSAvi Kivity static uint64_t icp_pit_read(void *opaque, hwaddr offset,
314e219dea2SAvi Kivity                              unsigned size)
315cdbdb648Spbrook {
316cdbdb648Spbrook     icp_pit_state *s = (icp_pit_state *)opaque;
317cdbdb648Spbrook     int n;
318cdbdb648Spbrook 
319cdbdb648Spbrook     /* ??? Don't know the PrimeCell ID for this device.  */
320cdbdb648Spbrook     n = offset >> 8;
321ee71c984SPeter Maydell     if (n > 2) {
322edb94a41SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad timer %d\n", __func__, n);
3232ac71179SPaul Brook     }
324cdbdb648Spbrook 
325cdbdb648Spbrook     return arm_timer_read(s->timer[n], offset & 0xff);
326cdbdb648Spbrook }
327cdbdb648Spbrook 
328a8170e5eSAvi Kivity static void icp_pit_write(void *opaque, hwaddr offset,
329e219dea2SAvi Kivity                           uint64_t value, unsigned size)
330cdbdb648Spbrook {
331cdbdb648Spbrook     icp_pit_state *s = (icp_pit_state *)opaque;
332cdbdb648Spbrook     int n;
333cdbdb648Spbrook 
334cdbdb648Spbrook     n = offset >> 8;
335ee71c984SPeter Maydell     if (n > 2) {
336edb94a41SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad timer %d\n", __func__, n);
3372ac71179SPaul Brook     }
338cdbdb648Spbrook 
339cdbdb648Spbrook     arm_timer_write(s->timer[n], offset & 0xff, value);
340cdbdb648Spbrook }
341cdbdb648Spbrook 
342e219dea2SAvi Kivity static const MemoryRegionOps icp_pit_ops = {
343e219dea2SAvi Kivity     .read = icp_pit_read,
344e219dea2SAvi Kivity     .write = icp_pit_write,
345e219dea2SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
346cdbdb648Spbrook };
347cdbdb648Spbrook 
34881a322d4SGerd Hoffmann static int icp_pit_init(SysBusDevice *dev)
349cdbdb648Spbrook {
350e2051b42SAndreas Färber     icp_pit_state *s = INTEGRATOR_PIT(dev);
351cdbdb648Spbrook 
352cdbdb648Spbrook     /* Timer 0 runs at the system clock speed (40MHz).  */
3536a824ec3SPaul Brook     s->timer[0] = arm_timer_init(40000000);
354cdbdb648Spbrook     /* The other two timers run at 1MHz.  */
3556a824ec3SPaul Brook     s->timer[1] = arm_timer_init(1000000);
3566a824ec3SPaul Brook     s->timer[2] = arm_timer_init(1000000);
3576a824ec3SPaul Brook 
3586a824ec3SPaul Brook     sysbus_init_irq(dev, &s->timer[0]->irq);
3596a824ec3SPaul Brook     sysbus_init_irq(dev, &s->timer[1]->irq);
3606a824ec3SPaul Brook     sysbus_init_irq(dev, &s->timer[2]->irq);
361cdbdb648Spbrook 
362853dca12SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &icp_pit_ops, s,
363853dca12SPaolo Bonzini                           "icp_pit", 0x1000);
364750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
36523e39294Spbrook     /* This device has no state to save/restore.  The component timers will
36623e39294Spbrook        save themselves.  */
36781a322d4SGerd Hoffmann     return 0;
368cdbdb648Spbrook }
3696a824ec3SPaul Brook 
370999e12bbSAnthony Liguori static void icp_pit_class_init(ObjectClass *klass, void *data)
371999e12bbSAnthony Liguori {
372999e12bbSAnthony Liguori     SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
373999e12bbSAnthony Liguori 
374999e12bbSAnthony Liguori     sdc->init = icp_pit_init;
375999e12bbSAnthony Liguori }
376999e12bbSAnthony Liguori 
3778c43a6f0SAndreas Färber static const TypeInfo icp_pit_info = {
378e2051b42SAndreas Färber     .name          = TYPE_INTEGRATOR_PIT,
37939bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
38039bffca2SAnthony Liguori     .instance_size = sizeof(icp_pit_state),
381999e12bbSAnthony Liguori     .class_init    = icp_pit_class_init,
382999e12bbSAnthony Liguori };
383999e12bbSAnthony Liguori 
38439bffca2SAnthony Liguori static Property sp804_properties[] = {
3851024d7f0SAndreas Färber     DEFINE_PROP_UINT32("freq0", SP804State, freq0, 1000000),
3861024d7f0SAndreas Färber     DEFINE_PROP_UINT32("freq1", SP804State, freq1, 1000000),
38739bffca2SAnthony Liguori     DEFINE_PROP_END_OF_LIST(),
38839bffca2SAnthony Liguori };
38939bffca2SAnthony Liguori 
390999e12bbSAnthony Liguori static void sp804_class_init(ObjectClass *klass, void *data)
391999e12bbSAnthony Liguori {
392999e12bbSAnthony Liguori     SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
39339bffca2SAnthony Liguori     DeviceClass *k = DEVICE_CLASS(klass);
394999e12bbSAnthony Liguori 
395999e12bbSAnthony Liguori     sdc->init = sp804_init;
39639bffca2SAnthony Liguori     k->props = sp804_properties;
397999e12bbSAnthony Liguori }
398999e12bbSAnthony Liguori 
3998c43a6f0SAndreas Färber static const TypeInfo sp804_info = {
4000c88dea5SAndreas Färber     .name          = TYPE_SP804,
40139bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
4021024d7f0SAndreas Färber     .instance_size = sizeof(SP804State),
403999e12bbSAnthony Liguori     .class_init    = sp804_class_init,
404999e12bbSAnthony Liguori };
405999e12bbSAnthony Liguori 
40683f7d43aSAndreas Färber static void arm_timer_register_types(void)
4076a824ec3SPaul Brook {
40839bffca2SAnthony Liguori     type_register_static(&icp_pit_info);
40939bffca2SAnthony Liguori     type_register_static(&sp804_info);
4106a824ec3SPaul Brook }
4116a824ec3SPaul Brook 
41283f7d43aSAndreas Färber type_init(arm_timer_register_types)
413