1cdbdb648Spbrook /* 2cdbdb648Spbrook * ARM PrimeCell Timer modules. 3cdbdb648Spbrook * 4cdbdb648Spbrook * Copyright (c) 2005-2006 CodeSourcery. 5cdbdb648Spbrook * Written by Paul Brook 6cdbdb648Spbrook * 78e31bf38SMatthew Fernandez * This code is licensed under the GPL. 8cdbdb648Spbrook */ 9cdbdb648Spbrook 108ef94f0bSPeter Maydell #include "qemu/osdep.h" 1183c9f4caSPaolo Bonzini #include "hw/sysbus.h" 121de7afc9SPaolo Bonzini #include "qemu/timer.h" 1383c9f4caSPaolo Bonzini #include "hw/qdev.h" 14*64552b6bSMarkus Armbruster #include "hw/irq.h" 1583c9f4caSPaolo Bonzini #include "hw/ptimer.h" 166a1751b7SAlex Bligh #include "qemu/main-loop.h" 170b8fa32fSMarkus Armbruster #include "qemu/module.h" 1803dd024fSPaolo Bonzini #include "qemu/log.h" 19cdbdb648Spbrook 20cdbdb648Spbrook /* Common timer implementation. */ 21cdbdb648Spbrook 22cdbdb648Spbrook #define TIMER_CTRL_ONESHOT (1 << 0) 23cdbdb648Spbrook #define TIMER_CTRL_32BIT (1 << 1) 24cdbdb648Spbrook #define TIMER_CTRL_DIV1 (0 << 2) 25cdbdb648Spbrook #define TIMER_CTRL_DIV16 (1 << 2) 26cdbdb648Spbrook #define TIMER_CTRL_DIV256 (2 << 2) 27cdbdb648Spbrook #define TIMER_CTRL_IE (1 << 5) 28cdbdb648Spbrook #define TIMER_CTRL_PERIODIC (1 << 6) 29cdbdb648Spbrook #define TIMER_CTRL_ENABLE (1 << 7) 30cdbdb648Spbrook 31cdbdb648Spbrook typedef struct { 32423f0742Spbrook ptimer_state *timer; 33cdbdb648Spbrook uint32_t control; 34cdbdb648Spbrook uint32_t limit; 35cdbdb648Spbrook int freq; 36cdbdb648Spbrook int int_level; 37d537cf6cSpbrook qemu_irq irq; 38cdbdb648Spbrook } arm_timer_state; 39cdbdb648Spbrook 40cdbdb648Spbrook /* Check all active timers, and schedule the next timer interrupt. */ 41cdbdb648Spbrook 42423f0742Spbrook static void arm_timer_update(arm_timer_state *s) 43cdbdb648Spbrook { 44cdbdb648Spbrook /* Update interrupts. */ 45cdbdb648Spbrook if (s->int_level && (s->control & TIMER_CTRL_IE)) { 46d537cf6cSpbrook qemu_irq_raise(s->irq); 47cdbdb648Spbrook } else { 48d537cf6cSpbrook qemu_irq_lower(s->irq); 49cdbdb648Spbrook } 50cdbdb648Spbrook } 51cdbdb648Spbrook 52a8170e5eSAvi Kivity static uint32_t arm_timer_read(void *opaque, hwaddr offset) 53cdbdb648Spbrook { 54cdbdb648Spbrook arm_timer_state *s = (arm_timer_state *)opaque; 55cdbdb648Spbrook 56cdbdb648Spbrook switch (offset >> 2) { 57cdbdb648Spbrook case 0: /* TimerLoad */ 58cdbdb648Spbrook case 6: /* TimerBGLoad */ 59cdbdb648Spbrook return s->limit; 60cdbdb648Spbrook case 1: /* TimerValue */ 61423f0742Spbrook return ptimer_get_count(s->timer); 62cdbdb648Spbrook case 2: /* TimerControl */ 63cdbdb648Spbrook return s->control; 64cdbdb648Spbrook case 4: /* TimerRIS */ 65cdbdb648Spbrook return s->int_level; 66cdbdb648Spbrook case 5: /* TimerMIS */ 67cdbdb648Spbrook if ((s->control & TIMER_CTRL_IE) == 0) 68cdbdb648Spbrook return 0; 69cdbdb648Spbrook return s->int_level; 70cdbdb648Spbrook default: 71edb94a41SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 72edb94a41SPeter Maydell "%s: Bad offset %x\n", __func__, (int)offset); 73cdbdb648Spbrook return 0; 74cdbdb648Spbrook } 75cdbdb648Spbrook } 76cdbdb648Spbrook 77423f0742Spbrook /* Reset the timer limit after settings have changed. */ 78423f0742Spbrook static void arm_timer_recalibrate(arm_timer_state *s, int reload) 79423f0742Spbrook { 80423f0742Spbrook uint32_t limit; 81423f0742Spbrook 82a9cf98d9SRabin Vincent if ((s->control & (TIMER_CTRL_PERIODIC | TIMER_CTRL_ONESHOT)) == 0) { 83423f0742Spbrook /* Free running. */ 84423f0742Spbrook if (s->control & TIMER_CTRL_32BIT) 85423f0742Spbrook limit = 0xffffffff; 86423f0742Spbrook else 87423f0742Spbrook limit = 0xffff; 88423f0742Spbrook } else { 89423f0742Spbrook /* Periodic. */ 90423f0742Spbrook limit = s->limit; 91423f0742Spbrook } 92423f0742Spbrook ptimer_set_limit(s->timer, limit, reload); 93423f0742Spbrook } 94423f0742Spbrook 95a8170e5eSAvi Kivity static void arm_timer_write(void *opaque, hwaddr offset, 96cdbdb648Spbrook uint32_t value) 97cdbdb648Spbrook { 98cdbdb648Spbrook arm_timer_state *s = (arm_timer_state *)opaque; 99423f0742Spbrook int freq; 100cdbdb648Spbrook 101cdbdb648Spbrook switch (offset >> 2) { 102cdbdb648Spbrook case 0: /* TimerLoad */ 103cdbdb648Spbrook s->limit = value; 104423f0742Spbrook arm_timer_recalibrate(s, 1); 105cdbdb648Spbrook break; 106cdbdb648Spbrook case 1: /* TimerValue */ 107cdbdb648Spbrook /* ??? Linux seems to want to write to this readonly register. 108cdbdb648Spbrook Ignore it. */ 109cdbdb648Spbrook break; 110cdbdb648Spbrook case 2: /* TimerControl */ 111cdbdb648Spbrook if (s->control & TIMER_CTRL_ENABLE) { 112cdbdb648Spbrook /* Pause the timer if it is running. This may cause some 113cdbdb648Spbrook inaccuracy dure to rounding, but avoids a whole lot of other 114cdbdb648Spbrook messyness. */ 115423f0742Spbrook ptimer_stop(s->timer); 116cdbdb648Spbrook } 117cdbdb648Spbrook s->control = value; 118423f0742Spbrook freq = s->freq; 119cdbdb648Spbrook /* ??? Need to recalculate expiry time after changing divisor. */ 120cdbdb648Spbrook switch ((value >> 2) & 3) { 121423f0742Spbrook case 1: freq >>= 4; break; 122423f0742Spbrook case 2: freq >>= 8; break; 123cdbdb648Spbrook } 124d6759902SRabin Vincent arm_timer_recalibrate(s, s->control & TIMER_CTRL_ENABLE); 125423f0742Spbrook ptimer_set_freq(s->timer, freq); 126cdbdb648Spbrook if (s->control & TIMER_CTRL_ENABLE) { 127cdbdb648Spbrook /* Restart the timer if still enabled. */ 128423f0742Spbrook ptimer_run(s->timer, (s->control & TIMER_CTRL_ONESHOT) != 0); 129cdbdb648Spbrook } 130cdbdb648Spbrook break; 131cdbdb648Spbrook case 3: /* TimerIntClr */ 132cdbdb648Spbrook s->int_level = 0; 133cdbdb648Spbrook break; 134cdbdb648Spbrook case 6: /* TimerBGLoad */ 135cdbdb648Spbrook s->limit = value; 136423f0742Spbrook arm_timer_recalibrate(s, 0); 137cdbdb648Spbrook break; 138cdbdb648Spbrook default: 139edb94a41SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 140edb94a41SPeter Maydell "%s: Bad offset %x\n", __func__, (int)offset); 141cdbdb648Spbrook } 142423f0742Spbrook arm_timer_update(s); 143cdbdb648Spbrook } 144cdbdb648Spbrook 145cdbdb648Spbrook static void arm_timer_tick(void *opaque) 146cdbdb648Spbrook { 147423f0742Spbrook arm_timer_state *s = (arm_timer_state *)opaque; 148423f0742Spbrook s->int_level = 1; 149423f0742Spbrook arm_timer_update(s); 150cdbdb648Spbrook } 151cdbdb648Spbrook 152eecd33a5SJuan Quintela static const VMStateDescription vmstate_arm_timer = { 153eecd33a5SJuan Quintela .name = "arm_timer", 154eecd33a5SJuan Quintela .version_id = 1, 155eecd33a5SJuan Quintela .minimum_version_id = 1, 156eecd33a5SJuan Quintela .fields = (VMStateField[]) { 157eecd33a5SJuan Quintela VMSTATE_UINT32(control, arm_timer_state), 158eecd33a5SJuan Quintela VMSTATE_UINT32(limit, arm_timer_state), 159eecd33a5SJuan Quintela VMSTATE_INT32(int_level, arm_timer_state), 160eecd33a5SJuan Quintela VMSTATE_PTIMER(timer, arm_timer_state), 161eecd33a5SJuan Quintela VMSTATE_END_OF_LIST() 16223e39294Spbrook } 163eecd33a5SJuan Quintela }; 16423e39294Spbrook 1656a824ec3SPaul Brook static arm_timer_state *arm_timer_init(uint32_t freq) 166cdbdb648Spbrook { 167cdbdb648Spbrook arm_timer_state *s; 168423f0742Spbrook QEMUBH *bh; 169cdbdb648Spbrook 1707267c094SAnthony Liguori s = (arm_timer_state *)g_malloc0(sizeof(arm_timer_state)); 171423f0742Spbrook s->freq = freq; 172cdbdb648Spbrook s->control = TIMER_CTRL_IE; 173cdbdb648Spbrook 174423f0742Spbrook bh = qemu_bh_new(arm_timer_tick, s); 175e7ea81c3SDmitry Osipenko s->timer = ptimer_init(bh, PTIMER_POLICY_DEFAULT); 176eecd33a5SJuan Quintela vmstate_register(NULL, -1, &vmstate_arm_timer, s); 177cdbdb648Spbrook return s; 178cdbdb648Spbrook } 179cdbdb648Spbrook 180cdbdb648Spbrook /* ARM PrimeCell SP804 dual timer module. 1817b4252e8SPeter Chubb * Docs at 1827b4252e8SPeter Chubb * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0271d/index.html 1837b4252e8SPeter Chubb */ 184cdbdb648Spbrook 1850c88dea5SAndreas Färber #define TYPE_SP804 "sp804" 1860c88dea5SAndreas Färber #define SP804(obj) OBJECT_CHECK(SP804State, (obj), TYPE_SP804) 1870c88dea5SAndreas Färber 1881024d7f0SAndreas Färber typedef struct SP804State { 1890c88dea5SAndreas Färber SysBusDevice parent_obj; 1900c88dea5SAndreas Färber 191e219dea2SAvi Kivity MemoryRegion iomem; 1926a824ec3SPaul Brook arm_timer_state *timer[2]; 193104a26a2SMark Langsdorf uint32_t freq0, freq1; 194cdbdb648Spbrook int level[2]; 195d537cf6cSpbrook qemu_irq irq; 1961024d7f0SAndreas Färber } SP804State; 197cdbdb648Spbrook 1987b4252e8SPeter Chubb static const uint8_t sp804_ids[] = { 1997b4252e8SPeter Chubb /* Timer ID */ 2007b4252e8SPeter Chubb 0x04, 0x18, 0x14, 0, 2017b4252e8SPeter Chubb /* PrimeCell ID */ 2027b4252e8SPeter Chubb 0xd, 0xf0, 0x05, 0xb1 2037b4252e8SPeter Chubb }; 2047b4252e8SPeter Chubb 205d537cf6cSpbrook /* Merge the IRQs from the two component devices. */ 206cdbdb648Spbrook static void sp804_set_irq(void *opaque, int irq, int level) 207cdbdb648Spbrook { 2081024d7f0SAndreas Färber SP804State *s = (SP804State *)opaque; 209cdbdb648Spbrook 210cdbdb648Spbrook s->level[irq] = level; 211d537cf6cSpbrook qemu_set_irq(s->irq, s->level[0] || s->level[1]); 212cdbdb648Spbrook } 213cdbdb648Spbrook 214a8170e5eSAvi Kivity static uint64_t sp804_read(void *opaque, hwaddr offset, 215e219dea2SAvi Kivity unsigned size) 216cdbdb648Spbrook { 2171024d7f0SAndreas Färber SP804State *s = (SP804State *)opaque; 218cdbdb648Spbrook 219cdbdb648Spbrook if (offset < 0x20) { 220cdbdb648Spbrook return arm_timer_read(s->timer[0], offset); 2217b4252e8SPeter Chubb } 2227b4252e8SPeter Chubb if (offset < 0x40) { 223cdbdb648Spbrook return arm_timer_read(s->timer[1], offset - 0x20); 224cdbdb648Spbrook } 2257b4252e8SPeter Chubb 2267b4252e8SPeter Chubb /* TimerPeriphID */ 2277b4252e8SPeter Chubb if (offset >= 0xfe0 && offset <= 0xffc) { 2287b4252e8SPeter Chubb return sp804_ids[(offset - 0xfe0) >> 2]; 2297b4252e8SPeter Chubb } 2307b4252e8SPeter Chubb 2317b4252e8SPeter Chubb switch (offset) { 2327b4252e8SPeter Chubb /* Integration Test control registers, which we won't support */ 2337b4252e8SPeter Chubb case 0xf00: /* TimerITCR */ 2347b4252e8SPeter Chubb case 0xf04: /* TimerITOP (strictly write only but..) */ 235edb94a41SPeter Maydell qemu_log_mask(LOG_UNIMP, 236edb94a41SPeter Maydell "%s: integration test registers unimplemented\n", 237edb94a41SPeter Maydell __func__); 2387b4252e8SPeter Chubb return 0; 2397b4252e8SPeter Chubb } 2407b4252e8SPeter Chubb 241edb94a41SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 242edb94a41SPeter Maydell "%s: Bad offset %x\n", __func__, (int)offset); 2437b4252e8SPeter Chubb return 0; 244cdbdb648Spbrook } 245cdbdb648Spbrook 246a8170e5eSAvi Kivity static void sp804_write(void *opaque, hwaddr offset, 247e219dea2SAvi Kivity uint64_t value, unsigned size) 248cdbdb648Spbrook { 2491024d7f0SAndreas Färber SP804State *s = (SP804State *)opaque; 250cdbdb648Spbrook 251cdbdb648Spbrook if (offset < 0x20) { 252cdbdb648Spbrook arm_timer_write(s->timer[0], offset, value); 2537b4252e8SPeter Chubb return; 254cdbdb648Spbrook } 2557b4252e8SPeter Chubb 2567b4252e8SPeter Chubb if (offset < 0x40) { 2577b4252e8SPeter Chubb arm_timer_write(s->timer[1], offset - 0x20, value); 2587b4252e8SPeter Chubb return; 2597b4252e8SPeter Chubb } 2607b4252e8SPeter Chubb 2617b4252e8SPeter Chubb /* Technically we could be writing to the Test Registers, but not likely */ 262edb94a41SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %x\n", 263edb94a41SPeter Maydell __func__, (int)offset); 264cdbdb648Spbrook } 265cdbdb648Spbrook 266e219dea2SAvi Kivity static const MemoryRegionOps sp804_ops = { 267e219dea2SAvi Kivity .read = sp804_read, 268e219dea2SAvi Kivity .write = sp804_write, 269e219dea2SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 270cdbdb648Spbrook }; 271cdbdb648Spbrook 27281986ac4SJuan Quintela static const VMStateDescription vmstate_sp804 = { 27381986ac4SJuan Quintela .name = "sp804", 27481986ac4SJuan Quintela .version_id = 1, 27581986ac4SJuan Quintela .minimum_version_id = 1, 27681986ac4SJuan Quintela .fields = (VMStateField[]) { 2771024d7f0SAndreas Färber VMSTATE_INT32_ARRAY(level, SP804State, 2), 27881986ac4SJuan Quintela VMSTATE_END_OF_LIST() 27923e39294Spbrook } 28081986ac4SJuan Quintela }; 28123e39294Spbrook 2820d175e74Sxiaoqiang.zhao static void sp804_init(Object *obj) 283cdbdb648Spbrook { 2840d175e74Sxiaoqiang.zhao SP804State *s = SP804(obj); 2850d175e74Sxiaoqiang.zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 286cdbdb648Spbrook 2870c88dea5SAndreas Färber sysbus_init_irq(sbd, &s->irq); 2880d175e74Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &sp804_ops, s, 2890d175e74Sxiaoqiang.zhao "sp804", 0x1000); 2900d175e74Sxiaoqiang.zhao sysbus_init_mmio(sbd, &s->iomem); 2910d175e74Sxiaoqiang.zhao } 2920d175e74Sxiaoqiang.zhao 2930d175e74Sxiaoqiang.zhao static void sp804_realize(DeviceState *dev, Error **errp) 2940d175e74Sxiaoqiang.zhao { 2950d175e74Sxiaoqiang.zhao SP804State *s = SP804(dev); 2960d175e74Sxiaoqiang.zhao 297104a26a2SMark Langsdorf s->timer[0] = arm_timer_init(s->freq0); 298104a26a2SMark Langsdorf s->timer[1] = arm_timer_init(s->freq1); 299b6412724SShannon Zhao s->timer[0]->irq = qemu_allocate_irq(sp804_set_irq, s, 0); 300b6412724SShannon Zhao s->timer[1]->irq = qemu_allocate_irq(sp804_set_irq, s, 1); 301cdbdb648Spbrook } 302cdbdb648Spbrook 303cdbdb648Spbrook /* Integrator/CP timer module. */ 304cdbdb648Spbrook 305e2051b42SAndreas Färber #define TYPE_INTEGRATOR_PIT "integrator_pit" 306e2051b42SAndreas Färber #define INTEGRATOR_PIT(obj) \ 307e2051b42SAndreas Färber OBJECT_CHECK(icp_pit_state, (obj), TYPE_INTEGRATOR_PIT) 308e2051b42SAndreas Färber 309cdbdb648Spbrook typedef struct { 310e2051b42SAndreas Färber SysBusDevice parent_obj; 311e2051b42SAndreas Färber 312e219dea2SAvi Kivity MemoryRegion iomem; 3136a824ec3SPaul Brook arm_timer_state *timer[3]; 314cdbdb648Spbrook } icp_pit_state; 315cdbdb648Spbrook 316a8170e5eSAvi Kivity static uint64_t icp_pit_read(void *opaque, hwaddr offset, 317e219dea2SAvi Kivity unsigned size) 318cdbdb648Spbrook { 319cdbdb648Spbrook icp_pit_state *s = (icp_pit_state *)opaque; 320cdbdb648Spbrook int n; 321cdbdb648Spbrook 322cdbdb648Spbrook /* ??? Don't know the PrimeCell ID for this device. */ 323cdbdb648Spbrook n = offset >> 8; 324ee71c984SPeter Maydell if (n > 2) { 325edb94a41SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad timer %d\n", __func__, n); 326cba933b2SPeter Maydell return 0; 3272ac71179SPaul Brook } 328cdbdb648Spbrook 329cdbdb648Spbrook return arm_timer_read(s->timer[n], offset & 0xff); 330cdbdb648Spbrook } 331cdbdb648Spbrook 332a8170e5eSAvi Kivity static void icp_pit_write(void *opaque, hwaddr offset, 333e219dea2SAvi Kivity uint64_t value, unsigned size) 334cdbdb648Spbrook { 335cdbdb648Spbrook icp_pit_state *s = (icp_pit_state *)opaque; 336cdbdb648Spbrook int n; 337cdbdb648Spbrook 338cdbdb648Spbrook n = offset >> 8; 339ee71c984SPeter Maydell if (n > 2) { 340edb94a41SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad timer %d\n", __func__, n); 341cba933b2SPeter Maydell return; 3422ac71179SPaul Brook } 343cdbdb648Spbrook 344cdbdb648Spbrook arm_timer_write(s->timer[n], offset & 0xff, value); 345cdbdb648Spbrook } 346cdbdb648Spbrook 347e219dea2SAvi Kivity static const MemoryRegionOps icp_pit_ops = { 348e219dea2SAvi Kivity .read = icp_pit_read, 349e219dea2SAvi Kivity .write = icp_pit_write, 350e219dea2SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 351cdbdb648Spbrook }; 352cdbdb648Spbrook 3530d175e74Sxiaoqiang.zhao static void icp_pit_init(Object *obj) 354cdbdb648Spbrook { 3550d175e74Sxiaoqiang.zhao icp_pit_state *s = INTEGRATOR_PIT(obj); 3560d175e74Sxiaoqiang.zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 357cdbdb648Spbrook 358cdbdb648Spbrook /* Timer 0 runs at the system clock speed (40MHz). */ 3596a824ec3SPaul Brook s->timer[0] = arm_timer_init(40000000); 360cdbdb648Spbrook /* The other two timers run at 1MHz. */ 3616a824ec3SPaul Brook s->timer[1] = arm_timer_init(1000000); 3626a824ec3SPaul Brook s->timer[2] = arm_timer_init(1000000); 3636a824ec3SPaul Brook 3646a824ec3SPaul Brook sysbus_init_irq(dev, &s->timer[0]->irq); 3656a824ec3SPaul Brook sysbus_init_irq(dev, &s->timer[1]->irq); 3666a824ec3SPaul Brook sysbus_init_irq(dev, &s->timer[2]->irq); 367cdbdb648Spbrook 3680d175e74Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &icp_pit_ops, s, 369853dca12SPaolo Bonzini "icp_pit", 0x1000); 370750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem); 37123e39294Spbrook /* This device has no state to save/restore. The component timers will 37223e39294Spbrook save themselves. */ 373999e12bbSAnthony Liguori } 374999e12bbSAnthony Liguori 3758c43a6f0SAndreas Färber static const TypeInfo icp_pit_info = { 376e2051b42SAndreas Färber .name = TYPE_INTEGRATOR_PIT, 37739bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 37839bffca2SAnthony Liguori .instance_size = sizeof(icp_pit_state), 3790d175e74Sxiaoqiang.zhao .instance_init = icp_pit_init, 380999e12bbSAnthony Liguori }; 381999e12bbSAnthony Liguori 38239bffca2SAnthony Liguori static Property sp804_properties[] = { 3831024d7f0SAndreas Färber DEFINE_PROP_UINT32("freq0", SP804State, freq0, 1000000), 3841024d7f0SAndreas Färber DEFINE_PROP_UINT32("freq1", SP804State, freq1, 1000000), 38539bffca2SAnthony Liguori DEFINE_PROP_END_OF_LIST(), 38639bffca2SAnthony Liguori }; 38739bffca2SAnthony Liguori 388999e12bbSAnthony Liguori static void sp804_class_init(ObjectClass *klass, void *data) 389999e12bbSAnthony Liguori { 39039bffca2SAnthony Liguori DeviceClass *k = DEVICE_CLASS(klass); 391999e12bbSAnthony Liguori 3920d175e74Sxiaoqiang.zhao k->realize = sp804_realize; 39339bffca2SAnthony Liguori k->props = sp804_properties; 394d712a5a2Sxiaoqiang.zhao k->vmsd = &vmstate_sp804; 395999e12bbSAnthony Liguori } 396999e12bbSAnthony Liguori 3978c43a6f0SAndreas Färber static const TypeInfo sp804_info = { 3980c88dea5SAndreas Färber .name = TYPE_SP804, 39939bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 4001024d7f0SAndreas Färber .instance_size = sizeof(SP804State), 4010d175e74Sxiaoqiang.zhao .instance_init = sp804_init, 402999e12bbSAnthony Liguori .class_init = sp804_class_init, 403999e12bbSAnthony Liguori }; 404999e12bbSAnthony Liguori 40583f7d43aSAndreas Färber static void arm_timer_register_types(void) 4066a824ec3SPaul Brook { 40739bffca2SAnthony Liguori type_register_static(&icp_pit_info); 40839bffca2SAnthony Liguori type_register_static(&sp804_info); 4096a824ec3SPaul Brook } 4106a824ec3SPaul Brook 41183f7d43aSAndreas Färber type_init(arm_timer_register_types) 412