xref: /qemu/hw/timer/arm_timer.c (revision 03dd024ff57733a55cd2e455f361d053c81b1b29)
1cdbdb648Spbrook /*
2cdbdb648Spbrook  * ARM PrimeCell Timer modules.
3cdbdb648Spbrook  *
4cdbdb648Spbrook  * Copyright (c) 2005-2006 CodeSourcery.
5cdbdb648Spbrook  * Written by Paul Brook
6cdbdb648Spbrook  *
78e31bf38SMatthew Fernandez  * This code is licensed under the GPL.
8cdbdb648Spbrook  */
9cdbdb648Spbrook 
108ef94f0bSPeter Maydell #include "qemu/osdep.h"
1183c9f4caSPaolo Bonzini #include "hw/sysbus.h"
121de7afc9SPaolo Bonzini #include "qemu/timer.h"
13104a26a2SMark Langsdorf #include "qemu-common.h"
1483c9f4caSPaolo Bonzini #include "hw/qdev.h"
1583c9f4caSPaolo Bonzini #include "hw/ptimer.h"
166a1751b7SAlex Bligh #include "qemu/main-loop.h"
17*03dd024fSPaolo Bonzini #include "qemu/log.h"
18cdbdb648Spbrook 
19cdbdb648Spbrook /* Common timer implementation.  */
20cdbdb648Spbrook 
21cdbdb648Spbrook #define TIMER_CTRL_ONESHOT      (1 << 0)
22cdbdb648Spbrook #define TIMER_CTRL_32BIT        (1 << 1)
23cdbdb648Spbrook #define TIMER_CTRL_DIV1         (0 << 2)
24cdbdb648Spbrook #define TIMER_CTRL_DIV16        (1 << 2)
25cdbdb648Spbrook #define TIMER_CTRL_DIV256       (2 << 2)
26cdbdb648Spbrook #define TIMER_CTRL_IE           (1 << 5)
27cdbdb648Spbrook #define TIMER_CTRL_PERIODIC     (1 << 6)
28cdbdb648Spbrook #define TIMER_CTRL_ENABLE       (1 << 7)
29cdbdb648Spbrook 
30cdbdb648Spbrook typedef struct {
31423f0742Spbrook     ptimer_state *timer;
32cdbdb648Spbrook     uint32_t control;
33cdbdb648Spbrook     uint32_t limit;
34cdbdb648Spbrook     int freq;
35cdbdb648Spbrook     int int_level;
36d537cf6cSpbrook     qemu_irq irq;
37cdbdb648Spbrook } arm_timer_state;
38cdbdb648Spbrook 
39cdbdb648Spbrook /* Check all active timers, and schedule the next timer interrupt.  */
40cdbdb648Spbrook 
41423f0742Spbrook static void arm_timer_update(arm_timer_state *s)
42cdbdb648Spbrook {
43cdbdb648Spbrook     /* Update interrupts.  */
44cdbdb648Spbrook     if (s->int_level && (s->control & TIMER_CTRL_IE)) {
45d537cf6cSpbrook         qemu_irq_raise(s->irq);
46cdbdb648Spbrook     } else {
47d537cf6cSpbrook         qemu_irq_lower(s->irq);
48cdbdb648Spbrook     }
49cdbdb648Spbrook }
50cdbdb648Spbrook 
51a8170e5eSAvi Kivity static uint32_t arm_timer_read(void *opaque, hwaddr offset)
52cdbdb648Spbrook {
53cdbdb648Spbrook     arm_timer_state *s = (arm_timer_state *)opaque;
54cdbdb648Spbrook 
55cdbdb648Spbrook     switch (offset >> 2) {
56cdbdb648Spbrook     case 0: /* TimerLoad */
57cdbdb648Spbrook     case 6: /* TimerBGLoad */
58cdbdb648Spbrook         return s->limit;
59cdbdb648Spbrook     case 1: /* TimerValue */
60423f0742Spbrook         return ptimer_get_count(s->timer);
61cdbdb648Spbrook     case 2: /* TimerControl */
62cdbdb648Spbrook         return s->control;
63cdbdb648Spbrook     case 4: /* TimerRIS */
64cdbdb648Spbrook         return s->int_level;
65cdbdb648Spbrook     case 5: /* TimerMIS */
66cdbdb648Spbrook         if ((s->control & TIMER_CTRL_IE) == 0)
67cdbdb648Spbrook             return 0;
68cdbdb648Spbrook         return s->int_level;
69cdbdb648Spbrook     default:
70edb94a41SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
71edb94a41SPeter Maydell                       "%s: Bad offset %x\n", __func__, (int)offset);
72cdbdb648Spbrook         return 0;
73cdbdb648Spbrook     }
74cdbdb648Spbrook }
75cdbdb648Spbrook 
76423f0742Spbrook /* Reset the timer limit after settings have changed.  */
77423f0742Spbrook static void arm_timer_recalibrate(arm_timer_state *s, int reload)
78423f0742Spbrook {
79423f0742Spbrook     uint32_t limit;
80423f0742Spbrook 
81a9cf98d9SRabin Vincent     if ((s->control & (TIMER_CTRL_PERIODIC | TIMER_CTRL_ONESHOT)) == 0) {
82423f0742Spbrook         /* Free running.  */
83423f0742Spbrook         if (s->control & TIMER_CTRL_32BIT)
84423f0742Spbrook             limit = 0xffffffff;
85423f0742Spbrook         else
86423f0742Spbrook             limit = 0xffff;
87423f0742Spbrook     } else {
88423f0742Spbrook           /* Periodic.  */
89423f0742Spbrook           limit = s->limit;
90423f0742Spbrook     }
91423f0742Spbrook     ptimer_set_limit(s->timer, limit, reload);
92423f0742Spbrook }
93423f0742Spbrook 
94a8170e5eSAvi Kivity static void arm_timer_write(void *opaque, hwaddr offset,
95cdbdb648Spbrook                             uint32_t value)
96cdbdb648Spbrook {
97cdbdb648Spbrook     arm_timer_state *s = (arm_timer_state *)opaque;
98423f0742Spbrook     int freq;
99cdbdb648Spbrook 
100cdbdb648Spbrook     switch (offset >> 2) {
101cdbdb648Spbrook     case 0: /* TimerLoad */
102cdbdb648Spbrook         s->limit = value;
103423f0742Spbrook         arm_timer_recalibrate(s, 1);
104cdbdb648Spbrook         break;
105cdbdb648Spbrook     case 1: /* TimerValue */
106cdbdb648Spbrook         /* ??? Linux seems to want to write to this readonly register.
107cdbdb648Spbrook            Ignore it.  */
108cdbdb648Spbrook         break;
109cdbdb648Spbrook     case 2: /* TimerControl */
110cdbdb648Spbrook         if (s->control & TIMER_CTRL_ENABLE) {
111cdbdb648Spbrook             /* Pause the timer if it is running.  This may cause some
112cdbdb648Spbrook                inaccuracy dure to rounding, but avoids a whole lot of other
113cdbdb648Spbrook                messyness.  */
114423f0742Spbrook             ptimer_stop(s->timer);
115cdbdb648Spbrook         }
116cdbdb648Spbrook         s->control = value;
117423f0742Spbrook         freq = s->freq;
118cdbdb648Spbrook         /* ??? Need to recalculate expiry time after changing divisor.  */
119cdbdb648Spbrook         switch ((value >> 2) & 3) {
120423f0742Spbrook         case 1: freq >>= 4; break;
121423f0742Spbrook         case 2: freq >>= 8; break;
122cdbdb648Spbrook         }
123d6759902SRabin Vincent         arm_timer_recalibrate(s, s->control & TIMER_CTRL_ENABLE);
124423f0742Spbrook         ptimer_set_freq(s->timer, freq);
125cdbdb648Spbrook         if (s->control & TIMER_CTRL_ENABLE) {
126cdbdb648Spbrook             /* Restart the timer if still enabled.  */
127423f0742Spbrook             ptimer_run(s->timer, (s->control & TIMER_CTRL_ONESHOT) != 0);
128cdbdb648Spbrook         }
129cdbdb648Spbrook         break;
130cdbdb648Spbrook     case 3: /* TimerIntClr */
131cdbdb648Spbrook         s->int_level = 0;
132cdbdb648Spbrook         break;
133cdbdb648Spbrook     case 6: /* TimerBGLoad */
134cdbdb648Spbrook         s->limit = value;
135423f0742Spbrook         arm_timer_recalibrate(s, 0);
136cdbdb648Spbrook         break;
137cdbdb648Spbrook     default:
138edb94a41SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
139edb94a41SPeter Maydell                       "%s: Bad offset %x\n", __func__, (int)offset);
140cdbdb648Spbrook     }
141423f0742Spbrook     arm_timer_update(s);
142cdbdb648Spbrook }
143cdbdb648Spbrook 
144cdbdb648Spbrook static void arm_timer_tick(void *opaque)
145cdbdb648Spbrook {
146423f0742Spbrook     arm_timer_state *s = (arm_timer_state *)opaque;
147423f0742Spbrook     s->int_level = 1;
148423f0742Spbrook     arm_timer_update(s);
149cdbdb648Spbrook }
150cdbdb648Spbrook 
151eecd33a5SJuan Quintela static const VMStateDescription vmstate_arm_timer = {
152eecd33a5SJuan Quintela     .name = "arm_timer",
153eecd33a5SJuan Quintela     .version_id = 1,
154eecd33a5SJuan Quintela     .minimum_version_id = 1,
155eecd33a5SJuan Quintela     .fields = (VMStateField[]) {
156eecd33a5SJuan Quintela         VMSTATE_UINT32(control, arm_timer_state),
157eecd33a5SJuan Quintela         VMSTATE_UINT32(limit, arm_timer_state),
158eecd33a5SJuan Quintela         VMSTATE_INT32(int_level, arm_timer_state),
159eecd33a5SJuan Quintela         VMSTATE_PTIMER(timer, arm_timer_state),
160eecd33a5SJuan Quintela         VMSTATE_END_OF_LIST()
16123e39294Spbrook     }
162eecd33a5SJuan Quintela };
16323e39294Spbrook 
1646a824ec3SPaul Brook static arm_timer_state *arm_timer_init(uint32_t freq)
165cdbdb648Spbrook {
166cdbdb648Spbrook     arm_timer_state *s;
167423f0742Spbrook     QEMUBH *bh;
168cdbdb648Spbrook 
1697267c094SAnthony Liguori     s = (arm_timer_state *)g_malloc0(sizeof(arm_timer_state));
170423f0742Spbrook     s->freq = freq;
171cdbdb648Spbrook     s->control = TIMER_CTRL_IE;
172cdbdb648Spbrook 
173423f0742Spbrook     bh = qemu_bh_new(arm_timer_tick, s);
174423f0742Spbrook     s->timer = ptimer_init(bh);
175eecd33a5SJuan Quintela     vmstate_register(NULL, -1, &vmstate_arm_timer, s);
176cdbdb648Spbrook     return s;
177cdbdb648Spbrook }
178cdbdb648Spbrook 
179cdbdb648Spbrook /* ARM PrimeCell SP804 dual timer module.
1807b4252e8SPeter Chubb  * Docs at
1817b4252e8SPeter Chubb  * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0271d/index.html
1827b4252e8SPeter Chubb */
183cdbdb648Spbrook 
1840c88dea5SAndreas Färber #define TYPE_SP804 "sp804"
1850c88dea5SAndreas Färber #define SP804(obj) OBJECT_CHECK(SP804State, (obj), TYPE_SP804)
1860c88dea5SAndreas Färber 
1871024d7f0SAndreas Färber typedef struct SP804State {
1880c88dea5SAndreas Färber     SysBusDevice parent_obj;
1890c88dea5SAndreas Färber 
190e219dea2SAvi Kivity     MemoryRegion iomem;
1916a824ec3SPaul Brook     arm_timer_state *timer[2];
192104a26a2SMark Langsdorf     uint32_t freq0, freq1;
193cdbdb648Spbrook     int level[2];
194d537cf6cSpbrook     qemu_irq irq;
1951024d7f0SAndreas Färber } SP804State;
196cdbdb648Spbrook 
1977b4252e8SPeter Chubb static const uint8_t sp804_ids[] = {
1987b4252e8SPeter Chubb     /* Timer ID */
1997b4252e8SPeter Chubb     0x04, 0x18, 0x14, 0,
2007b4252e8SPeter Chubb     /* PrimeCell ID */
2017b4252e8SPeter Chubb     0xd, 0xf0, 0x05, 0xb1
2027b4252e8SPeter Chubb };
2037b4252e8SPeter Chubb 
204d537cf6cSpbrook /* Merge the IRQs from the two component devices.  */
205cdbdb648Spbrook static void sp804_set_irq(void *opaque, int irq, int level)
206cdbdb648Spbrook {
2071024d7f0SAndreas Färber     SP804State *s = (SP804State *)opaque;
208cdbdb648Spbrook 
209cdbdb648Spbrook     s->level[irq] = level;
210d537cf6cSpbrook     qemu_set_irq(s->irq, s->level[0] || s->level[1]);
211cdbdb648Spbrook }
212cdbdb648Spbrook 
213a8170e5eSAvi Kivity static uint64_t sp804_read(void *opaque, hwaddr offset,
214e219dea2SAvi Kivity                            unsigned size)
215cdbdb648Spbrook {
2161024d7f0SAndreas Färber     SP804State *s = (SP804State *)opaque;
217cdbdb648Spbrook 
218cdbdb648Spbrook     if (offset < 0x20) {
219cdbdb648Spbrook         return arm_timer_read(s->timer[0], offset);
2207b4252e8SPeter Chubb     }
2217b4252e8SPeter Chubb     if (offset < 0x40) {
222cdbdb648Spbrook         return arm_timer_read(s->timer[1], offset - 0x20);
223cdbdb648Spbrook     }
2247b4252e8SPeter Chubb 
2257b4252e8SPeter Chubb     /* TimerPeriphID */
2267b4252e8SPeter Chubb     if (offset >= 0xfe0 && offset <= 0xffc) {
2277b4252e8SPeter Chubb         return sp804_ids[(offset - 0xfe0) >> 2];
2287b4252e8SPeter Chubb     }
2297b4252e8SPeter Chubb 
2307b4252e8SPeter Chubb     switch (offset) {
2317b4252e8SPeter Chubb     /* Integration Test control registers, which we won't support */
2327b4252e8SPeter Chubb     case 0xf00: /* TimerITCR */
2337b4252e8SPeter Chubb     case 0xf04: /* TimerITOP (strictly write only but..) */
234edb94a41SPeter Maydell         qemu_log_mask(LOG_UNIMP,
235edb94a41SPeter Maydell                       "%s: integration test registers unimplemented\n",
236edb94a41SPeter Maydell                       __func__);
2377b4252e8SPeter Chubb         return 0;
2387b4252e8SPeter Chubb     }
2397b4252e8SPeter Chubb 
240edb94a41SPeter Maydell     qemu_log_mask(LOG_GUEST_ERROR,
241edb94a41SPeter Maydell                   "%s: Bad offset %x\n", __func__, (int)offset);
2427b4252e8SPeter Chubb     return 0;
243cdbdb648Spbrook }
244cdbdb648Spbrook 
245a8170e5eSAvi Kivity static void sp804_write(void *opaque, hwaddr offset,
246e219dea2SAvi Kivity                         uint64_t value, unsigned size)
247cdbdb648Spbrook {
2481024d7f0SAndreas Färber     SP804State *s = (SP804State *)opaque;
249cdbdb648Spbrook 
250cdbdb648Spbrook     if (offset < 0x20) {
251cdbdb648Spbrook         arm_timer_write(s->timer[0], offset, value);
2527b4252e8SPeter Chubb         return;
253cdbdb648Spbrook     }
2547b4252e8SPeter Chubb 
2557b4252e8SPeter Chubb     if (offset < 0x40) {
2567b4252e8SPeter Chubb         arm_timer_write(s->timer[1], offset - 0x20, value);
2577b4252e8SPeter Chubb         return;
2587b4252e8SPeter Chubb     }
2597b4252e8SPeter Chubb 
2607b4252e8SPeter Chubb     /* Technically we could be writing to the Test Registers, but not likely */
261edb94a41SPeter Maydell     qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %x\n",
262edb94a41SPeter Maydell                   __func__, (int)offset);
263cdbdb648Spbrook }
264cdbdb648Spbrook 
265e219dea2SAvi Kivity static const MemoryRegionOps sp804_ops = {
266e219dea2SAvi Kivity     .read = sp804_read,
267e219dea2SAvi Kivity     .write = sp804_write,
268e219dea2SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
269cdbdb648Spbrook };
270cdbdb648Spbrook 
27181986ac4SJuan Quintela static const VMStateDescription vmstate_sp804 = {
27281986ac4SJuan Quintela     .name = "sp804",
27381986ac4SJuan Quintela     .version_id = 1,
27481986ac4SJuan Quintela     .minimum_version_id = 1,
27581986ac4SJuan Quintela     .fields = (VMStateField[]) {
2761024d7f0SAndreas Färber         VMSTATE_INT32_ARRAY(level, SP804State, 2),
27781986ac4SJuan Quintela         VMSTATE_END_OF_LIST()
27823e39294Spbrook     }
27981986ac4SJuan Quintela };
28023e39294Spbrook 
2810d175e74Sxiaoqiang.zhao static void sp804_init(Object *obj)
282cdbdb648Spbrook {
2830d175e74Sxiaoqiang.zhao     SP804State *s = SP804(obj);
2840d175e74Sxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
285cdbdb648Spbrook 
2860c88dea5SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
2870d175e74Sxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &sp804_ops, s,
2880d175e74Sxiaoqiang.zhao                           "sp804", 0x1000);
2890d175e74Sxiaoqiang.zhao     sysbus_init_mmio(sbd, &s->iomem);
2900d175e74Sxiaoqiang.zhao }
2910d175e74Sxiaoqiang.zhao 
2920d175e74Sxiaoqiang.zhao static void sp804_realize(DeviceState *dev, Error **errp)
2930d175e74Sxiaoqiang.zhao {
2940d175e74Sxiaoqiang.zhao     SP804State *s = SP804(dev);
2950d175e74Sxiaoqiang.zhao 
296104a26a2SMark Langsdorf     s->timer[0] = arm_timer_init(s->freq0);
297104a26a2SMark Langsdorf     s->timer[1] = arm_timer_init(s->freq1);
298b6412724SShannon Zhao     s->timer[0]->irq = qemu_allocate_irq(sp804_set_irq, s, 0);
299b6412724SShannon Zhao     s->timer[1]->irq = qemu_allocate_irq(sp804_set_irq, s, 1);
300cdbdb648Spbrook }
301cdbdb648Spbrook 
302cdbdb648Spbrook /* Integrator/CP timer module.  */
303cdbdb648Spbrook 
304e2051b42SAndreas Färber #define TYPE_INTEGRATOR_PIT "integrator_pit"
305e2051b42SAndreas Färber #define INTEGRATOR_PIT(obj) \
306e2051b42SAndreas Färber     OBJECT_CHECK(icp_pit_state, (obj), TYPE_INTEGRATOR_PIT)
307e2051b42SAndreas Färber 
308cdbdb648Spbrook typedef struct {
309e2051b42SAndreas Färber     SysBusDevice parent_obj;
310e2051b42SAndreas Färber 
311e219dea2SAvi Kivity     MemoryRegion iomem;
3126a824ec3SPaul Brook     arm_timer_state *timer[3];
313cdbdb648Spbrook } icp_pit_state;
314cdbdb648Spbrook 
315a8170e5eSAvi Kivity static uint64_t icp_pit_read(void *opaque, hwaddr offset,
316e219dea2SAvi Kivity                              unsigned size)
317cdbdb648Spbrook {
318cdbdb648Spbrook     icp_pit_state *s = (icp_pit_state *)opaque;
319cdbdb648Spbrook     int n;
320cdbdb648Spbrook 
321cdbdb648Spbrook     /* ??? Don't know the PrimeCell ID for this device.  */
322cdbdb648Spbrook     n = offset >> 8;
323ee71c984SPeter Maydell     if (n > 2) {
324edb94a41SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad timer %d\n", __func__, n);
325cba933b2SPeter Maydell         return 0;
3262ac71179SPaul Brook     }
327cdbdb648Spbrook 
328cdbdb648Spbrook     return arm_timer_read(s->timer[n], offset & 0xff);
329cdbdb648Spbrook }
330cdbdb648Spbrook 
331a8170e5eSAvi Kivity static void icp_pit_write(void *opaque, hwaddr offset,
332e219dea2SAvi Kivity                           uint64_t value, unsigned size)
333cdbdb648Spbrook {
334cdbdb648Spbrook     icp_pit_state *s = (icp_pit_state *)opaque;
335cdbdb648Spbrook     int n;
336cdbdb648Spbrook 
337cdbdb648Spbrook     n = offset >> 8;
338ee71c984SPeter Maydell     if (n > 2) {
339edb94a41SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad timer %d\n", __func__, n);
340cba933b2SPeter Maydell         return;
3412ac71179SPaul Brook     }
342cdbdb648Spbrook 
343cdbdb648Spbrook     arm_timer_write(s->timer[n], offset & 0xff, value);
344cdbdb648Spbrook }
345cdbdb648Spbrook 
346e219dea2SAvi Kivity static const MemoryRegionOps icp_pit_ops = {
347e219dea2SAvi Kivity     .read = icp_pit_read,
348e219dea2SAvi Kivity     .write = icp_pit_write,
349e219dea2SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
350cdbdb648Spbrook };
351cdbdb648Spbrook 
3520d175e74Sxiaoqiang.zhao static void icp_pit_init(Object *obj)
353cdbdb648Spbrook {
3540d175e74Sxiaoqiang.zhao     icp_pit_state *s = INTEGRATOR_PIT(obj);
3550d175e74Sxiaoqiang.zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
356cdbdb648Spbrook 
357cdbdb648Spbrook     /* Timer 0 runs at the system clock speed (40MHz).  */
3586a824ec3SPaul Brook     s->timer[0] = arm_timer_init(40000000);
359cdbdb648Spbrook     /* The other two timers run at 1MHz.  */
3606a824ec3SPaul Brook     s->timer[1] = arm_timer_init(1000000);
3616a824ec3SPaul Brook     s->timer[2] = arm_timer_init(1000000);
3626a824ec3SPaul Brook 
3636a824ec3SPaul Brook     sysbus_init_irq(dev, &s->timer[0]->irq);
3646a824ec3SPaul Brook     sysbus_init_irq(dev, &s->timer[1]->irq);
3656a824ec3SPaul Brook     sysbus_init_irq(dev, &s->timer[2]->irq);
366cdbdb648Spbrook 
3670d175e74Sxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &icp_pit_ops, s,
368853dca12SPaolo Bonzini                           "icp_pit", 0x1000);
369750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
37023e39294Spbrook     /* This device has no state to save/restore.  The component timers will
37123e39294Spbrook        save themselves.  */
372999e12bbSAnthony Liguori }
373999e12bbSAnthony Liguori 
3748c43a6f0SAndreas Färber static const TypeInfo icp_pit_info = {
375e2051b42SAndreas Färber     .name          = TYPE_INTEGRATOR_PIT,
37639bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
37739bffca2SAnthony Liguori     .instance_size = sizeof(icp_pit_state),
3780d175e74Sxiaoqiang.zhao     .instance_init = icp_pit_init,
379999e12bbSAnthony Liguori };
380999e12bbSAnthony Liguori 
38139bffca2SAnthony Liguori static Property sp804_properties[] = {
3821024d7f0SAndreas Färber     DEFINE_PROP_UINT32("freq0", SP804State, freq0, 1000000),
3831024d7f0SAndreas Färber     DEFINE_PROP_UINT32("freq1", SP804State, freq1, 1000000),
38439bffca2SAnthony Liguori     DEFINE_PROP_END_OF_LIST(),
38539bffca2SAnthony Liguori };
38639bffca2SAnthony Liguori 
387999e12bbSAnthony Liguori static void sp804_class_init(ObjectClass *klass, void *data)
388999e12bbSAnthony Liguori {
38939bffca2SAnthony Liguori     DeviceClass *k = DEVICE_CLASS(klass);
390999e12bbSAnthony Liguori 
3910d175e74Sxiaoqiang.zhao     k->realize = sp804_realize;
39239bffca2SAnthony Liguori     k->props = sp804_properties;
393d712a5a2Sxiaoqiang.zhao     k->vmsd = &vmstate_sp804;
394999e12bbSAnthony Liguori }
395999e12bbSAnthony Liguori 
3968c43a6f0SAndreas Färber static const TypeInfo sp804_info = {
3970c88dea5SAndreas Färber     .name          = TYPE_SP804,
39839bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
3991024d7f0SAndreas Färber     .instance_size = sizeof(SP804State),
4000d175e74Sxiaoqiang.zhao     .instance_init = sp804_init,
401999e12bbSAnthony Liguori     .class_init    = sp804_class_init,
402999e12bbSAnthony Liguori };
403999e12bbSAnthony Liguori 
40483f7d43aSAndreas Färber static void arm_timer_register_types(void)
4056a824ec3SPaul Brook {
40639bffca2SAnthony Liguori     type_register_static(&icp_pit_info);
40739bffca2SAnthony Liguori     type_register_static(&sp804_info);
4086a824ec3SPaul Brook }
4096a824ec3SPaul Brook 
41083f7d43aSAndreas Färber type_init(arm_timer_register_types)
411